109cdd1b9SBen Warren /* 209cdd1b9SBen Warren * Ethernet driver for TI TMS320DM644x (DaVinci) chips. 309cdd1b9SBen Warren * 409cdd1b9SBen Warren * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net> 509cdd1b9SBen Warren * 609cdd1b9SBen Warren * Parts shamelessly stolen from TI's dm644x_emac.c. Original copyright 709cdd1b9SBen Warren * follows: 809cdd1b9SBen Warren * 909cdd1b9SBen Warren * ---------------------------------------------------------------------------- 1009cdd1b9SBen Warren * 1109cdd1b9SBen Warren * dm644x_emac.c 1209cdd1b9SBen Warren * 1309cdd1b9SBen Warren * TI DaVinci (DM644X) EMAC peripheral driver source for DV-EVM 1409cdd1b9SBen Warren * 1509cdd1b9SBen Warren * Copyright (C) 2005 Texas Instruments. 1609cdd1b9SBen Warren * 1709cdd1b9SBen Warren * ---------------------------------------------------------------------------- 1809cdd1b9SBen Warren * 191a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 2009cdd1b9SBen Warren * 2109cdd1b9SBen Warren * Modifications: 2209cdd1b9SBen Warren * ver. 1.0: Sep 2005, Anant Gole - Created EMAC version for uBoot. 2309cdd1b9SBen Warren * ver 1.1: Nov 2005, Anant Gole - Extended the RX logic for multiple descriptors 2409cdd1b9SBen Warren */ 2509cdd1b9SBen Warren #include <common.h> 2609cdd1b9SBen Warren #include <command.h> 2709cdd1b9SBen Warren #include <net.h> 2809cdd1b9SBen Warren #include <miiphy.h> 298453587eSBen Warren #include <malloc.h> 30ee3fad87SJeroen Hofstee #include <netdev.h> 312aa87202SIlya Yanok #include <linux/compiler.h> 3209cdd1b9SBen Warren #include <asm/arch/emac_defs.h> 33d7e35437SNick Thompson #include <asm/io.h> 347c587d32SIlya Yanok #include "davinci_emac.h" 3509cdd1b9SBen Warren 3609cdd1b9SBen Warren unsigned int emac_dbg = 0; 3709cdd1b9SBen Warren #define debug_emac(fmt,args...) if (emac_dbg) printf(fmt,##args) 3809cdd1b9SBen Warren 3982b77217SIlya Yanok #ifdef EMAC_HW_RAM_ADDR 4082b77217SIlya Yanok static inline unsigned long BD_TO_HW(unsigned long x) 4182b77217SIlya Yanok { 4282b77217SIlya Yanok if (x == 0) 4382b77217SIlya Yanok return 0; 4482b77217SIlya Yanok 4582b77217SIlya Yanok return x - EMAC_WRAPPER_RAM_ADDR + EMAC_HW_RAM_ADDR; 4682b77217SIlya Yanok } 4782b77217SIlya Yanok 4882b77217SIlya Yanok static inline unsigned long HW_TO_BD(unsigned long x) 4982b77217SIlya Yanok { 5082b77217SIlya Yanok if (x == 0) 5182b77217SIlya Yanok return 0; 5282b77217SIlya Yanok 5382b77217SIlya Yanok return x - EMAC_HW_RAM_ADDR + EMAC_WRAPPER_RAM_ADDR; 5482b77217SIlya Yanok } 5582b77217SIlya Yanok #else 5682b77217SIlya Yanok #define BD_TO_HW(x) (x) 5782b77217SIlya Yanok #define HW_TO_BD(x) (x) 5882b77217SIlya Yanok #endif 5982b77217SIlya Yanok 60d7e35437SNick Thompson #ifdef DAVINCI_EMAC_GIG_ENABLE 61fb1d6332SManjunath Hadli #define emac_gigabit_enable(phy_addr) davinci_eth_gigabit_enable(phy_addr) 62d7e35437SNick Thompson #else 63fb1d6332SManjunath Hadli #define emac_gigabit_enable(phy_addr) /* no gigabit to enable */ 64d7e35437SNick Thompson #endif 65d7e35437SNick Thompson 66882ecfa3SHeiko Schocher #if !defined(CONFIG_SYS_EMAC_TI_CLKDIV) 67882ecfa3SHeiko Schocher #define CONFIG_SYS_EMAC_TI_CLKDIV ((EMAC_MDIO_BUS_FREQ / \ 68882ecfa3SHeiko Schocher EMAC_MDIO_CLOCK_FREQ) - 1) 69882ecfa3SHeiko Schocher #endif 70882ecfa3SHeiko Schocher 7109cdd1b9SBen Warren static void davinci_eth_mdio_enable(void); 7209cdd1b9SBen Warren 7309cdd1b9SBen Warren static int gen_init_phy(int phy_addr); 7409cdd1b9SBen Warren static int gen_is_phy_connected(int phy_addr); 7509cdd1b9SBen Warren static int gen_get_link_speed(int phy_addr); 7609cdd1b9SBen Warren static int gen_auto_negotiate(int phy_addr); 7709cdd1b9SBen Warren 7809cdd1b9SBen Warren void eth_mdio_enable(void) 7909cdd1b9SBen Warren { 8009cdd1b9SBen Warren davinci_eth_mdio_enable(); 8109cdd1b9SBen Warren } 8209cdd1b9SBen Warren 8309cdd1b9SBen Warren /* EMAC Addresses */ 8409cdd1b9SBen Warren static volatile emac_regs *adap_emac = (emac_regs *)EMAC_BASE_ADDR; 8509cdd1b9SBen Warren static volatile ewrap_regs *adap_ewrap = (ewrap_regs *)EMAC_WRAPPER_BASE_ADDR; 8609cdd1b9SBen Warren static volatile mdio_regs *adap_mdio = (mdio_regs *)EMAC_MDIO_BASE_ADDR; 8709cdd1b9SBen Warren 8809cdd1b9SBen Warren /* EMAC descriptors */ 8909cdd1b9SBen Warren static volatile emac_desc *emac_rx_desc = (emac_desc *)(EMAC_WRAPPER_RAM_ADDR + EMAC_RX_DESC_BASE); 9009cdd1b9SBen Warren static volatile emac_desc *emac_tx_desc = (emac_desc *)(EMAC_WRAPPER_RAM_ADDR + EMAC_TX_DESC_BASE); 9109cdd1b9SBen Warren static volatile emac_desc *emac_rx_active_head = 0; 9209cdd1b9SBen Warren static volatile emac_desc *emac_rx_active_tail = 0; 9309cdd1b9SBen Warren static int emac_rx_queue_active = 0; 9409cdd1b9SBen Warren 9509cdd1b9SBen Warren /* Receive packet buffers */ 962aa87202SIlya Yanok static unsigned char emac_rx_buffers[EMAC_MAX_RX_BUFFERS * EMAC_RXBUF_SIZE] 972aa87202SIlya Yanok __aligned(ARCH_DMA_MINALIGN); 9809cdd1b9SBen Warren 99dc02badaSHeiko Schocher #ifndef CONFIG_SYS_DAVINCI_EMAC_PHY_COUNT 100dc02badaSHeiko Schocher #define CONFIG_SYS_DAVINCI_EMAC_PHY_COUNT 3 101dc02badaSHeiko Schocher #endif 10209cdd1b9SBen Warren 103062fe7d3SManjunath Hadli /* PHY address for a discovered PHY (0xff - not found) */ 104dc02badaSHeiko Schocher static u_int8_t active_phy_addr[CONFIG_SYS_DAVINCI_EMAC_PHY_COUNT]; 105062fe7d3SManjunath Hadli 106062fe7d3SManjunath Hadli /* number of PHY found active */ 107062fe7d3SManjunath Hadli static u_int8_t num_phy; 108062fe7d3SManjunath Hadli 109dc02badaSHeiko Schocher phy_t phy[CONFIG_SYS_DAVINCI_EMAC_PHY_COUNT]; 11009cdd1b9SBen Warren 1117b37a27eSBen Gardiner static int davinci_eth_set_mac_addr(struct eth_device *dev) 1127b37a27eSBen Gardiner { 1137b37a27eSBen Gardiner unsigned long mac_hi; 1147b37a27eSBen Gardiner unsigned long mac_lo; 1157b37a27eSBen Gardiner 1167b37a27eSBen Gardiner /* 1177b37a27eSBen Gardiner * Set MAC Addresses & Init multicast Hash to 0 (disable any multicast 1187b37a27eSBen Gardiner * receive) 1197b37a27eSBen Gardiner * Using channel 0 only - other channels are disabled 1207b37a27eSBen Gardiner * */ 1217b37a27eSBen Gardiner writel(0, &adap_emac->MACINDEX); 1227b37a27eSBen Gardiner mac_hi = (dev->enetaddr[3] << 24) | 1237b37a27eSBen Gardiner (dev->enetaddr[2] << 16) | 1247b37a27eSBen Gardiner (dev->enetaddr[1] << 8) | 1257b37a27eSBen Gardiner (dev->enetaddr[0]); 1267b37a27eSBen Gardiner mac_lo = (dev->enetaddr[5] << 8) | 1277b37a27eSBen Gardiner (dev->enetaddr[4]); 1287b37a27eSBen Gardiner 1297b37a27eSBen Gardiner writel(mac_hi, &adap_emac->MACADDRHI); 1307b37a27eSBen Gardiner #if defined(DAVINCI_EMAC_VERSION2) 1317b37a27eSBen Gardiner writel(mac_lo | EMAC_MAC_ADDR_IS_VALID | EMAC_MAC_ADDR_MATCH, 1327b37a27eSBen Gardiner &adap_emac->MACADDRLO); 1337b37a27eSBen Gardiner #else 1347b37a27eSBen Gardiner writel(mac_lo, &adap_emac->MACADDRLO); 1357b37a27eSBen Gardiner #endif 1367b37a27eSBen Gardiner 1377b37a27eSBen Gardiner writel(0, &adap_emac->MACHASH1); 1387b37a27eSBen Gardiner writel(0, &adap_emac->MACHASH2); 1397b37a27eSBen Gardiner 1407b37a27eSBen Gardiner /* Set source MAC address - REQUIRED */ 1417b37a27eSBen Gardiner writel(mac_hi, &adap_emac->MACSRCADDRHI); 1427b37a27eSBen Gardiner writel(mac_lo, &adap_emac->MACSRCADDRLO); 1437b37a27eSBen Gardiner 1447b37a27eSBen Gardiner 1457b37a27eSBen Gardiner return 0; 1467b37a27eSBen Gardiner } 1477b37a27eSBen Gardiner 14809cdd1b9SBen Warren static void davinci_eth_mdio_enable(void) 14909cdd1b9SBen Warren { 15009cdd1b9SBen Warren u_int32_t clkdiv; 15109cdd1b9SBen Warren 152882ecfa3SHeiko Schocher clkdiv = CONFIG_SYS_EMAC_TI_CLKDIV; 15309cdd1b9SBen Warren 154d7e35437SNick Thompson writel((clkdiv & 0xff) | 15509cdd1b9SBen Warren MDIO_CONTROL_ENABLE | 15609cdd1b9SBen Warren MDIO_CONTROL_FAULT | 157d7e35437SNick Thompson MDIO_CONTROL_FAULT_ENABLE, 158d7e35437SNick Thompson &adap_mdio->CONTROL); 15909cdd1b9SBen Warren 160d7e35437SNick Thompson while (readl(&adap_mdio->CONTROL) & MDIO_CONTROL_IDLE) 161d7e35437SNick Thompson ; 16209cdd1b9SBen Warren } 16309cdd1b9SBen Warren 16409cdd1b9SBen Warren /* 16509cdd1b9SBen Warren * Tries to find an active connected PHY. Returns 1 if address if found. 16609cdd1b9SBen Warren * If no active PHY (or more than one PHY) found returns 0. 16709cdd1b9SBen Warren * Sets active_phy_addr variable. 16809cdd1b9SBen Warren */ 16909cdd1b9SBen Warren static int davinci_eth_phy_detect(void) 17009cdd1b9SBen Warren { 17109cdd1b9SBen Warren u_int32_t phy_act_state; 17209cdd1b9SBen Warren int i; 173062fe7d3SManjunath Hadli int j; 174062fe7d3SManjunath Hadli unsigned int count = 0; 17509cdd1b9SBen Warren 176dc02badaSHeiko Schocher for (i = 0; i < CONFIG_SYS_DAVINCI_EMAC_PHY_COUNT; i++) 177dc02badaSHeiko Schocher active_phy_addr[i] = 0xff; 17809cdd1b9SBen Warren 179062fe7d3SManjunath Hadli udelay(1000); 180062fe7d3SManjunath Hadli phy_act_state = readl(&adap_mdio->ALIVE); 181062fe7d3SManjunath Hadli 182d7e35437SNick Thompson if (phy_act_state == 0) 183062fe7d3SManjunath Hadli return 0; /* No active PHYs */ 18409cdd1b9SBen Warren 18509cdd1b9SBen Warren debug_emac("davinci_eth_phy_detect(), ALIVE = 0x%08x\n", phy_act_state); 18609cdd1b9SBen Warren 187062fe7d3SManjunath Hadli for (i = 0, j = 0; i < 32; i++) 18809cdd1b9SBen Warren if (phy_act_state & (1 << i)) { 189062fe7d3SManjunath Hadli count++; 190b6090098SPrabhakar Lad if (count <= CONFIG_SYS_DAVINCI_EMAC_PHY_COUNT) { 191062fe7d3SManjunath Hadli active_phy_addr[j++] = i; 192dc02badaSHeiko Schocher } else { 193dc02badaSHeiko Schocher printf("%s: to many PHYs detected.\n", 194dc02badaSHeiko Schocher __func__); 195dc02badaSHeiko Schocher count = 0; 196dc02badaSHeiko Schocher break; 197dc02badaSHeiko Schocher } 19809cdd1b9SBen Warren } 19909cdd1b9SBen Warren 200062fe7d3SManjunath Hadli num_phy = count; 201062fe7d3SManjunath Hadli 202062fe7d3SManjunath Hadli return count; 20309cdd1b9SBen Warren } 20409cdd1b9SBen Warren 20509cdd1b9SBen Warren 20609cdd1b9SBen Warren /* Read a PHY register via MDIO inteface. Returns 1 on success, 0 otherwise */ 20709cdd1b9SBen Warren int davinci_eth_phy_read(u_int8_t phy_addr, u_int8_t reg_num, u_int16_t *data) 20809cdd1b9SBen Warren { 20909cdd1b9SBen Warren int tmp; 21009cdd1b9SBen Warren 211d7e35437SNick Thompson while (readl(&adap_mdio->USERACCESS0) & MDIO_USERACCESS0_GO) 212d7e35437SNick Thompson ; 21309cdd1b9SBen Warren 214d7e35437SNick Thompson writel(MDIO_USERACCESS0_GO | 21509cdd1b9SBen Warren MDIO_USERACCESS0_WRITE_READ | 21609cdd1b9SBen Warren ((reg_num & 0x1f) << 21) | 217d7e35437SNick Thompson ((phy_addr & 0x1f) << 16), 218d7e35437SNick Thompson &adap_mdio->USERACCESS0); 21909cdd1b9SBen Warren 22009cdd1b9SBen Warren /* Wait for command to complete */ 221d7e35437SNick Thompson while ((tmp = readl(&adap_mdio->USERACCESS0)) & MDIO_USERACCESS0_GO) 222d7e35437SNick Thompson ; 22309cdd1b9SBen Warren 22409cdd1b9SBen Warren if (tmp & MDIO_USERACCESS0_ACK) { 22509cdd1b9SBen Warren *data = tmp & 0xffff; 226875e0bc6SJoe Hershberger return 0; 22709cdd1b9SBen Warren } 22809cdd1b9SBen Warren 229875e0bc6SJoe Hershberger return -EIO; 23009cdd1b9SBen Warren } 23109cdd1b9SBen Warren 23209cdd1b9SBen Warren /* Write to a PHY register via MDIO inteface. Blocks until operation is complete. */ 23309cdd1b9SBen Warren int davinci_eth_phy_write(u_int8_t phy_addr, u_int8_t reg_num, u_int16_t data) 23409cdd1b9SBen Warren { 23509cdd1b9SBen Warren 236d7e35437SNick Thompson while (readl(&adap_mdio->USERACCESS0) & MDIO_USERACCESS0_GO) 237d7e35437SNick Thompson ; 23809cdd1b9SBen Warren 239d7e35437SNick Thompson writel(MDIO_USERACCESS0_GO | 24009cdd1b9SBen Warren MDIO_USERACCESS0_WRITE_WRITE | 24109cdd1b9SBen Warren ((reg_num & 0x1f) << 21) | 24209cdd1b9SBen Warren ((phy_addr & 0x1f) << 16) | 243d7e35437SNick Thompson (data & 0xffff), 244d7e35437SNick Thompson &adap_mdio->USERACCESS0); 24509cdd1b9SBen Warren 24609cdd1b9SBen Warren /* Wait for command to complete */ 247d7e35437SNick Thompson while (readl(&adap_mdio->USERACCESS0) & MDIO_USERACCESS0_GO) 248d7e35437SNick Thompson ; 24909cdd1b9SBen Warren 250875e0bc6SJoe Hershberger return 0; 25109cdd1b9SBen Warren } 25209cdd1b9SBen Warren 25309cdd1b9SBen Warren /* PHY functions for a generic PHY */ 25409cdd1b9SBen Warren static int gen_init_phy(int phy_addr) 25509cdd1b9SBen Warren { 25609cdd1b9SBen Warren int ret = 1; 25709cdd1b9SBen Warren 25809cdd1b9SBen Warren if (gen_get_link_speed(phy_addr)) { 25909cdd1b9SBen Warren /* Try another time */ 26009cdd1b9SBen Warren ret = gen_get_link_speed(phy_addr); 26109cdd1b9SBen Warren } 26209cdd1b9SBen Warren 26309cdd1b9SBen Warren return(ret); 26409cdd1b9SBen Warren } 26509cdd1b9SBen Warren 26609cdd1b9SBen Warren static int gen_is_phy_connected(int phy_addr) 26709cdd1b9SBen Warren { 26809cdd1b9SBen Warren u_int16_t dummy; 26909cdd1b9SBen Warren 270062fe7d3SManjunath Hadli return davinci_eth_phy_read(phy_addr, MII_PHYSID1, &dummy); 271062fe7d3SManjunath Hadli } 272062fe7d3SManjunath Hadli 273062fe7d3SManjunath Hadli static int get_active_phy(void) 274062fe7d3SManjunath Hadli { 275062fe7d3SManjunath Hadli int i; 276062fe7d3SManjunath Hadli 277062fe7d3SManjunath Hadli for (i = 0; i < num_phy; i++) 278062fe7d3SManjunath Hadli if (phy[i].get_link_speed(active_phy_addr[i])) 279062fe7d3SManjunath Hadli return i; 280062fe7d3SManjunath Hadli 281062fe7d3SManjunath Hadli return -1; /* Return error if no link */ 28209cdd1b9SBen Warren } 28309cdd1b9SBen Warren 28409cdd1b9SBen Warren static int gen_get_link_speed(int phy_addr) 28509cdd1b9SBen Warren { 28609cdd1b9SBen Warren u_int16_t tmp; 28709cdd1b9SBen Warren 288d2607401SSudhakar Rajashekhara if (davinci_eth_phy_read(phy_addr, MII_STATUS_REG, &tmp) && 289d2607401SSudhakar Rajashekhara (tmp & 0x04)) { 290d2607401SSudhakar Rajashekhara #if defined(CONFIG_DRIVER_TI_EMAC_USE_RMII) && \ 291d2607401SSudhakar Rajashekhara defined(CONFIG_MACH_DAVINCI_DA850_EVM) 2927d2fade7SBen Gardiner davinci_eth_phy_read(phy_addr, MII_LPA, &tmp); 293d2607401SSudhakar Rajashekhara 294d2607401SSudhakar Rajashekhara /* Speed doesn't matter, there is no setting for it in EMAC. */ 2957d2fade7SBen Gardiner if (tmp & (LPA_100FULL | LPA_10FULL)) { 296d2607401SSudhakar Rajashekhara /* set EMAC for Full Duplex */ 297d2607401SSudhakar Rajashekhara writel(EMAC_MACCONTROL_MIIEN_ENABLE | 298d2607401SSudhakar Rajashekhara EMAC_MACCONTROL_FULLDUPLEX_ENABLE, 299d2607401SSudhakar Rajashekhara &adap_emac->MACCONTROL); 300d2607401SSudhakar Rajashekhara } else { 301d2607401SSudhakar Rajashekhara /*set EMAC for Half Duplex */ 302d2607401SSudhakar Rajashekhara writel(EMAC_MACCONTROL_MIIEN_ENABLE, 303d2607401SSudhakar Rajashekhara &adap_emac->MACCONTROL); 304d2607401SSudhakar Rajashekhara } 305d2607401SSudhakar Rajashekhara 3067d2fade7SBen Gardiner if (tmp & (LPA_100FULL | LPA_100HALF)) 307d2607401SSudhakar Rajashekhara writel(readl(&adap_emac->MACCONTROL) | 308d2607401SSudhakar Rajashekhara EMAC_MACCONTROL_RMIISPEED_100, 309d2607401SSudhakar Rajashekhara &adap_emac->MACCONTROL); 310d2607401SSudhakar Rajashekhara else 311d2607401SSudhakar Rajashekhara writel(readl(&adap_emac->MACCONTROL) & 312d2607401SSudhakar Rajashekhara ~EMAC_MACCONTROL_RMIISPEED_100, 313d2607401SSudhakar Rajashekhara &adap_emac->MACCONTROL); 314d2607401SSudhakar Rajashekhara #endif 31509cdd1b9SBen Warren return(1); 316d2607401SSudhakar Rajashekhara } 31709cdd1b9SBen Warren 31809cdd1b9SBen Warren return(0); 31909cdd1b9SBen Warren } 32009cdd1b9SBen Warren 32109cdd1b9SBen Warren static int gen_auto_negotiate(int phy_addr) 32209cdd1b9SBen Warren { 32309cdd1b9SBen Warren u_int16_t tmp; 324cc4bd47fSManjunath Hadli u_int16_t val; 325cc4bd47fSManjunath Hadli unsigned long cntr = 0; 326cc4bd47fSManjunath Hadli 327cc4bd47fSManjunath Hadli if (!davinci_eth_phy_read(phy_addr, MII_BMCR, &tmp)) 328cc4bd47fSManjunath Hadli return 0; 329cc4bd47fSManjunath Hadli 330cc4bd47fSManjunath Hadli val = tmp | BMCR_FULLDPLX | BMCR_ANENABLE | 331cc4bd47fSManjunath Hadli BMCR_SPEED100; 332cc4bd47fSManjunath Hadli davinci_eth_phy_write(phy_addr, MII_BMCR, val); 333cc4bd47fSManjunath Hadli 334cc4bd47fSManjunath Hadli if (!davinci_eth_phy_read(phy_addr, MII_ADVERTISE, &val)) 335cc4bd47fSManjunath Hadli return 0; 336cc4bd47fSManjunath Hadli 337cc4bd47fSManjunath Hadli val |= (ADVERTISE_100FULL | ADVERTISE_100HALF | ADVERTISE_10FULL | 338cc4bd47fSManjunath Hadli ADVERTISE_10HALF); 339cc4bd47fSManjunath Hadli davinci_eth_phy_write(phy_addr, MII_ADVERTISE, val); 34009cdd1b9SBen Warren 3418ef583a0SMike Frysinger if (!davinci_eth_phy_read(phy_addr, MII_BMCR, &tmp)) 34209cdd1b9SBen Warren return(0); 34309cdd1b9SBen Warren 34409cdd1b9SBen Warren /* Restart Auto_negotiation */ 345cc4bd47fSManjunath Hadli tmp |= BMCR_ANRESTART; 3468ef583a0SMike Frysinger davinci_eth_phy_write(phy_addr, MII_BMCR, tmp); 34709cdd1b9SBen Warren 34809cdd1b9SBen Warren /*check AutoNegotiate complete */ 349cc4bd47fSManjunath Hadli do { 350cc4bd47fSManjunath Hadli udelay(40000); 351cc4bd47fSManjunath Hadli if (!davinci_eth_phy_read(phy_addr, MII_BMSR, &tmp)) 352cc4bd47fSManjunath Hadli return 0; 353cc4bd47fSManjunath Hadli 354cc4bd47fSManjunath Hadli if (tmp & BMSR_ANEGCOMPLETE) 355cc4bd47fSManjunath Hadli break; 356cc4bd47fSManjunath Hadli 357cc4bd47fSManjunath Hadli cntr++; 358cc4bd47fSManjunath Hadli } while (cntr < 200); 359cc4bd47fSManjunath Hadli 3608ef583a0SMike Frysinger if (!davinci_eth_phy_read(phy_addr, MII_BMSR, &tmp)) 36109cdd1b9SBen Warren return(0); 36209cdd1b9SBen Warren 3638ef583a0SMike Frysinger if (!(tmp & BMSR_ANEGCOMPLETE)) 36409cdd1b9SBen Warren return(0); 36509cdd1b9SBen Warren 36609cdd1b9SBen Warren return(gen_get_link_speed(phy_addr)); 36709cdd1b9SBen Warren } 36809cdd1b9SBen Warren /* End of generic PHY functions */ 36909cdd1b9SBen Warren 37009cdd1b9SBen Warren 37109cdd1b9SBen Warren #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) 3725a49f174SJoe Hershberger static int davinci_mii_phy_read(struct mii_dev *bus, int addr, int devad, 3735a49f174SJoe Hershberger int reg) 37409cdd1b9SBen Warren { 3755a49f174SJoe Hershberger unsigned short value = 0; 376875e0bc6SJoe Hershberger int retval = davinci_eth_phy_read(addr, reg, &value); 3775a49f174SJoe Hershberger if (retval < 0) 3785a49f174SJoe Hershberger return retval; 3795a49f174SJoe Hershberger return value; 38009cdd1b9SBen Warren } 38109cdd1b9SBen Warren 3825a49f174SJoe Hershberger static int davinci_mii_phy_write(struct mii_dev *bus, int addr, int devad, 3835a49f174SJoe Hershberger int reg, u16 value) 38409cdd1b9SBen Warren { 385875e0bc6SJoe Hershberger return davinci_eth_phy_write(addr, reg, value); 38609cdd1b9SBen Warren } 38709cdd1b9SBen Warren #endif 38809cdd1b9SBen Warren 389fb1d6332SManjunath Hadli static void __attribute__((unused)) davinci_eth_gigabit_enable(int phy_addr) 390d7e35437SNick Thompson { 391d7e35437SNick Thompson u_int16_t data; 392d7e35437SNick Thompson 393fb1d6332SManjunath Hadli if (davinci_eth_phy_read(phy_addr, 0, &data)) { 394d7e35437SNick Thompson if (data & (1 << 6)) { /* speed selection MSB */ 395d7e35437SNick Thompson /* 396d7e35437SNick Thompson * Check if link detected is giga-bit 397d7e35437SNick Thompson * If Gigabit mode detected, enable gigbit in MAC 398d7e35437SNick Thompson */ 3994b9b9e7cSSandeep Paulraj writel(readl(&adap_emac->MACCONTROL) | 4004b9b9e7cSSandeep Paulraj EMAC_MACCONTROL_GIGFORCE | 401d7e35437SNick Thompson EMAC_MACCONTROL_GIGABIT_ENABLE, 402d7e35437SNick Thompson &adap_emac->MACCONTROL); 403d7e35437SNick Thompson } 404d7e35437SNick Thompson } 405d7e35437SNick Thompson } 40609cdd1b9SBen Warren 40709cdd1b9SBen Warren /* Eth device open */ 4088453587eSBen Warren static int davinci_eth_open(struct eth_device *dev, bd_t *bis) 40909cdd1b9SBen Warren { 41009cdd1b9SBen Warren dv_reg_p addr; 41109cdd1b9SBen Warren u_int32_t clkdiv, cnt; 41209cdd1b9SBen Warren volatile emac_desc *rx_desc; 413062fe7d3SManjunath Hadli int index; 41409cdd1b9SBen Warren 41509cdd1b9SBen Warren debug_emac("+ emac_open\n"); 41609cdd1b9SBen Warren 41709cdd1b9SBen Warren /* Reset EMAC module and disable interrupts in wrapper */ 418d7e35437SNick Thompson writel(1, &adap_emac->SOFTRESET); 419d7e35437SNick Thompson while (readl(&adap_emac->SOFTRESET) != 0) 420d7e35437SNick Thompson ; 421d7e35437SNick Thompson #if defined(DAVINCI_EMAC_VERSION2) 422d7e35437SNick Thompson writel(1, &adap_ewrap->softrst); 423d7e35437SNick Thompson while (readl(&adap_ewrap->softrst) != 0) 424d7e35437SNick Thompson ; 425d7e35437SNick Thompson #else 426d7e35437SNick Thompson writel(0, &adap_ewrap->EWCTL); 42709cdd1b9SBen Warren for (cnt = 0; cnt < 5; cnt++) { 428d7e35437SNick Thompson clkdiv = readl(&adap_ewrap->EWCTL); 42909cdd1b9SBen Warren } 430d7e35437SNick Thompson #endif 43109cdd1b9SBen Warren 432d2607401SSudhakar Rajashekhara #if defined(CONFIG_DRIVER_TI_EMAC_USE_RMII) && \ 433d2607401SSudhakar Rajashekhara defined(CONFIG_MACH_DAVINCI_DA850_EVM) 434d2607401SSudhakar Rajashekhara adap_ewrap->c0rxen = adap_ewrap->c1rxen = adap_ewrap->c2rxen = 0; 435d2607401SSudhakar Rajashekhara adap_ewrap->c0txen = adap_ewrap->c1txen = adap_ewrap->c2txen = 0; 436d2607401SSudhakar Rajashekhara adap_ewrap->c0miscen = adap_ewrap->c1miscen = adap_ewrap->c2miscen = 0; 437d2607401SSudhakar Rajashekhara #endif 43809cdd1b9SBen Warren rx_desc = emac_rx_desc; 43909cdd1b9SBen Warren 440d7e35437SNick Thompson writel(1, &adap_emac->TXCONTROL); 441d7e35437SNick Thompson writel(1, &adap_emac->RXCONTROL); 44209cdd1b9SBen Warren 4437b37a27eSBen Gardiner davinci_eth_set_mac_addr(dev); 44409cdd1b9SBen Warren 44509cdd1b9SBen Warren /* Set DMA 8 TX / 8 RX Head pointers to 0 */ 44609cdd1b9SBen Warren addr = &adap_emac->TX0HDP; 447abbf2d9bSVishwas Srivastava for (cnt = 0; cnt < 8; cnt++) 448d7e35437SNick Thompson writel(0, addr++); 44909cdd1b9SBen Warren 45009cdd1b9SBen Warren addr = &adap_emac->RX0HDP; 451abbf2d9bSVishwas Srivastava for (cnt = 0; cnt < 8; cnt++) 452d7e35437SNick Thompson writel(0, addr++); 45309cdd1b9SBen Warren 45409cdd1b9SBen Warren /* Clear Statistics (do this before setting MacControl register) */ 45509cdd1b9SBen Warren addr = &adap_emac->RXGOODFRAMES; 45609cdd1b9SBen Warren for(cnt = 0; cnt < EMAC_NUM_STATS; cnt++) 457d7e35437SNick Thompson writel(0, addr++); 45809cdd1b9SBen Warren 45909cdd1b9SBen Warren /* No multicast addressing */ 460d7e35437SNick Thompson writel(0, &adap_emac->MACHASH1); 461d7e35437SNick Thompson writel(0, &adap_emac->MACHASH2); 46209cdd1b9SBen Warren 46309cdd1b9SBen Warren /* Create RX queue and set receive process in place */ 46409cdd1b9SBen Warren emac_rx_active_head = emac_rx_desc; 46509cdd1b9SBen Warren for (cnt = 0; cnt < EMAC_MAX_RX_BUFFERS; cnt++) { 46682b77217SIlya Yanok rx_desc->next = BD_TO_HW((u_int32_t)(rx_desc + 1)); 4672aa87202SIlya Yanok rx_desc->buffer = &emac_rx_buffers[cnt * EMAC_RXBUF_SIZE]; 46809cdd1b9SBen Warren rx_desc->buff_off_len = EMAC_MAX_ETHERNET_PKT_SIZE; 46909cdd1b9SBen Warren rx_desc->pkt_flag_len = EMAC_CPPI_OWNERSHIP_BIT; 47009cdd1b9SBen Warren rx_desc++; 47109cdd1b9SBen Warren } 47209cdd1b9SBen Warren 473d7e35437SNick Thompson /* Finalize the rx desc list */ 47409cdd1b9SBen Warren rx_desc--; 47509cdd1b9SBen Warren rx_desc->next = 0; 47609cdd1b9SBen Warren emac_rx_active_tail = rx_desc; 47709cdd1b9SBen Warren emac_rx_queue_active = 1; 47809cdd1b9SBen Warren 47909cdd1b9SBen Warren /* Enable TX/RX */ 480d7e35437SNick Thompson writel(EMAC_MAX_ETHERNET_PKT_SIZE, &adap_emac->RXMAXLEN); 481d7e35437SNick Thompson writel(0, &adap_emac->RXBUFFEROFFSET); 48209cdd1b9SBen Warren 483d7e35437SNick Thompson /* 484d7e35437SNick Thompson * No fancy configs - Use this for promiscous debug 485d7e35437SNick Thompson * - EMAC_RXMBPENABLE_RXCAFEN_ENABLE 486d7e35437SNick Thompson */ 487d7e35437SNick Thompson writel(EMAC_RXMBPENABLE_RXBROADEN, &adap_emac->RXMBPENABLE); 48809cdd1b9SBen Warren 48909cdd1b9SBen Warren /* Enable ch 0 only */ 490d7e35437SNick Thompson writel(1, &adap_emac->RXUNICASTSET); 49109cdd1b9SBen Warren 49209cdd1b9SBen Warren /* Enable MII interface and Full duplex mode */ 49380deda5dSIlya Yanok #if defined(CONFIG_SOC_DA8XX) || \ 49480deda5dSIlya Yanok (defined(CONFIG_OMAP34XX) && defined(CONFIG_DRIVER_TI_EMAC_USE_RMII)) 495d7e35437SNick Thompson writel((EMAC_MACCONTROL_MIIEN_ENABLE | 496d7e35437SNick Thompson EMAC_MACCONTROL_FULLDUPLEX_ENABLE | 497d7e35437SNick Thompson EMAC_MACCONTROL_RMIISPEED_100), 498d7e35437SNick Thompson &adap_emac->MACCONTROL); 499d7e35437SNick Thompson #else 500d7e35437SNick Thompson writel((EMAC_MACCONTROL_MIIEN_ENABLE | 501d7e35437SNick Thompson EMAC_MACCONTROL_FULLDUPLEX_ENABLE), 502d7e35437SNick Thompson &adap_emac->MACCONTROL); 503d7e35437SNick Thompson #endif 50409cdd1b9SBen Warren 50509cdd1b9SBen Warren /* Init MDIO & get link state */ 506882ecfa3SHeiko Schocher clkdiv = CONFIG_SYS_EMAC_TI_CLKDIV; 507d7e35437SNick Thompson writel((clkdiv & 0xff) | MDIO_CONTROL_ENABLE | MDIO_CONTROL_FAULT, 508d7e35437SNick Thompson &adap_mdio->CONTROL); 509d7e35437SNick Thompson 510d7e35437SNick Thompson /* We need to wait for MDIO to start */ 511d7e35437SNick Thompson udelay(1000); 51209cdd1b9SBen Warren 513062fe7d3SManjunath Hadli index = get_active_phy(); 514062fe7d3SManjunath Hadli if (index == -1) 51509cdd1b9SBen Warren return(0); 51609cdd1b9SBen Warren 517fb1d6332SManjunath Hadli emac_gigabit_enable(active_phy_addr[index]); 518d7e35437SNick Thompson 51909cdd1b9SBen Warren /* Start receive process */ 52082b77217SIlya Yanok writel(BD_TO_HW((u_int32_t)emac_rx_desc), &adap_emac->RX0HDP); 52109cdd1b9SBen Warren 52209cdd1b9SBen Warren debug_emac("- emac_open\n"); 52309cdd1b9SBen Warren 52409cdd1b9SBen Warren return(1); 52509cdd1b9SBen Warren } 52609cdd1b9SBen Warren 52709cdd1b9SBen Warren /* EMAC Channel Teardown */ 52809cdd1b9SBen Warren static void davinci_eth_ch_teardown(int ch) 52909cdd1b9SBen Warren { 53009cdd1b9SBen Warren dv_reg dly = 0xff; 53109cdd1b9SBen Warren dv_reg cnt; 53209cdd1b9SBen Warren 53309cdd1b9SBen Warren debug_emac("+ emac_ch_teardown\n"); 53409cdd1b9SBen Warren 53509cdd1b9SBen Warren if (ch == EMAC_CH_TX) { 53609cdd1b9SBen Warren /* Init TX channel teardown */ 537ba511f77SNagabhushana Netagunte writel(0, &adap_emac->TXTEARDOWN); 538d7e35437SNick Thompson do { 539d7e35437SNick Thompson /* 540d7e35437SNick Thompson * Wait here for Tx teardown completion interrupt to 541d7e35437SNick Thompson * occur. Note: A task delay can be called here to pend 542d7e35437SNick Thompson * rather than occupying CPU cycles - anyway it has 543d7e35437SNick Thompson * been found that teardown takes very few cpu cycles 544d7e35437SNick Thompson * and does not affect functionality 545d7e35437SNick Thompson */ 54609cdd1b9SBen Warren dly--; 54709cdd1b9SBen Warren udelay(1); 54809cdd1b9SBen Warren if (dly == 0) 54909cdd1b9SBen Warren break; 550d7e35437SNick Thompson cnt = readl(&adap_emac->TX0CP); 551d7e35437SNick Thompson } while (cnt != 0xfffffffc); 552d7e35437SNick Thompson writel(cnt, &adap_emac->TX0CP); 553d7e35437SNick Thompson writel(0, &adap_emac->TX0HDP); 55409cdd1b9SBen Warren } else { 55509cdd1b9SBen Warren /* Init RX channel teardown */ 556ba511f77SNagabhushana Netagunte writel(0, &adap_emac->RXTEARDOWN); 557d7e35437SNick Thompson do { 558d7e35437SNick Thompson /* 559d7e35437SNick Thompson * Wait here for Rx teardown completion interrupt to 560d7e35437SNick Thompson * occur. Note: A task delay can be called here to pend 561d7e35437SNick Thompson * rather than occupying CPU cycles - anyway it has 562d7e35437SNick Thompson * been found that teardown takes very few cpu cycles 563d7e35437SNick Thompson * and does not affect functionality 564d7e35437SNick Thompson */ 56509cdd1b9SBen Warren dly--; 56609cdd1b9SBen Warren udelay(1); 56709cdd1b9SBen Warren if (dly == 0) 56809cdd1b9SBen Warren break; 569d7e35437SNick Thompson cnt = readl(&adap_emac->RX0CP); 570d7e35437SNick Thompson } while (cnt != 0xfffffffc); 571d7e35437SNick Thompson writel(cnt, &adap_emac->RX0CP); 572d7e35437SNick Thompson writel(0, &adap_emac->RX0HDP); 57309cdd1b9SBen Warren } 57409cdd1b9SBen Warren 57509cdd1b9SBen Warren debug_emac("- emac_ch_teardown\n"); 57609cdd1b9SBen Warren } 57709cdd1b9SBen Warren 57809cdd1b9SBen Warren /* Eth device close */ 5798453587eSBen Warren static void davinci_eth_close(struct eth_device *dev) 58009cdd1b9SBen Warren { 58109cdd1b9SBen Warren debug_emac("+ emac_close\n"); 58209cdd1b9SBen Warren 58309cdd1b9SBen Warren davinci_eth_ch_teardown(EMAC_CH_TX); /* TX Channel teardown */ 5840b830198SJeroen Hofstee if (readl(&adap_emac->RXCONTROL) & 1) 58509cdd1b9SBen Warren davinci_eth_ch_teardown(EMAC_CH_RX); /* RX Channel teardown */ 58609cdd1b9SBen Warren 58709cdd1b9SBen Warren /* Reset EMAC module and disable interrupts in wrapper */ 588d7e35437SNick Thompson writel(1, &adap_emac->SOFTRESET); 589d7e35437SNick Thompson #if defined(DAVINCI_EMAC_VERSION2) 590d7e35437SNick Thompson writel(1, &adap_ewrap->softrst); 591d7e35437SNick Thompson #else 592d7e35437SNick Thompson writel(0, &adap_ewrap->EWCTL); 593d7e35437SNick Thompson #endif 59409cdd1b9SBen Warren 595d2607401SSudhakar Rajashekhara #if defined(CONFIG_DRIVER_TI_EMAC_USE_RMII) && \ 596d2607401SSudhakar Rajashekhara defined(CONFIG_MACH_DAVINCI_DA850_EVM) 597d2607401SSudhakar Rajashekhara adap_ewrap->c0rxen = adap_ewrap->c1rxen = adap_ewrap->c2rxen = 0; 598d2607401SSudhakar Rajashekhara adap_ewrap->c0txen = adap_ewrap->c1txen = adap_ewrap->c2txen = 0; 599d2607401SSudhakar Rajashekhara adap_ewrap->c0miscen = adap_ewrap->c1miscen = adap_ewrap->c2miscen = 0; 600d2607401SSudhakar Rajashekhara #endif 60109cdd1b9SBen Warren debug_emac("- emac_close\n"); 60209cdd1b9SBen Warren } 60309cdd1b9SBen Warren 60409cdd1b9SBen Warren static int tx_send_loop = 0; 60509cdd1b9SBen Warren 60609cdd1b9SBen Warren /* 60709cdd1b9SBen Warren * This function sends a single packet on the network and returns 60809cdd1b9SBen Warren * positive number (number of bytes transmitted) or negative for error 60909cdd1b9SBen Warren */ 6108453587eSBen Warren static int davinci_eth_send_packet (struct eth_device *dev, 611bbcdefb3SJoe Hershberger void *packet, int length) 61209cdd1b9SBen Warren { 61309cdd1b9SBen Warren int ret_status = -1; 614062fe7d3SManjunath Hadli int index; 61509cdd1b9SBen Warren tx_send_loop = 0; 61609cdd1b9SBen Warren 617062fe7d3SManjunath Hadli index = get_active_phy(); 618062fe7d3SManjunath Hadli if (index == -1) { 61909cdd1b9SBen Warren printf(" WARN: emac_send_packet: No link\n"); 62009cdd1b9SBen Warren return (ret_status); 62109cdd1b9SBen Warren } 62209cdd1b9SBen Warren 623fb1d6332SManjunath Hadli emac_gigabit_enable(active_phy_addr[index]); 624d7e35437SNick Thompson 62509cdd1b9SBen Warren /* Check packet size and if < EMAC_MIN_ETHERNET_PKT_SIZE, pad it up */ 62609cdd1b9SBen Warren if (length < EMAC_MIN_ETHERNET_PKT_SIZE) { 62709cdd1b9SBen Warren length = EMAC_MIN_ETHERNET_PKT_SIZE; 62809cdd1b9SBen Warren } 62909cdd1b9SBen Warren 63009cdd1b9SBen Warren /* Populate the TX descriptor */ 63109cdd1b9SBen Warren emac_tx_desc->next = 0; 63209cdd1b9SBen Warren emac_tx_desc->buffer = (u_int8_t *) packet; 63309cdd1b9SBen Warren emac_tx_desc->buff_off_len = (length & 0xffff); 63409cdd1b9SBen Warren emac_tx_desc->pkt_flag_len = ((length & 0xffff) | 63509cdd1b9SBen Warren EMAC_CPPI_SOP_BIT | 63609cdd1b9SBen Warren EMAC_CPPI_OWNERSHIP_BIT | 63709cdd1b9SBen Warren EMAC_CPPI_EOP_BIT); 6382aa87202SIlya Yanok 6392aa87202SIlya Yanok flush_dcache_range((unsigned long)packet, 6406202b8f2Skarl beldan (unsigned long)packet + ALIGN(length, PKTALIGN)); 6412aa87202SIlya Yanok 64209cdd1b9SBen Warren /* Send the packet */ 64382b77217SIlya Yanok writel(BD_TO_HW((unsigned long)emac_tx_desc), &adap_emac->TX0HDP); 64409cdd1b9SBen Warren 64509cdd1b9SBen Warren /* Wait for packet to complete or link down */ 64609cdd1b9SBen Warren while (1) { 647062fe7d3SManjunath Hadli if (!phy[index].get_link_speed(active_phy_addr[index])) { 64809cdd1b9SBen Warren davinci_eth_ch_teardown (EMAC_CH_TX); 64909cdd1b9SBen Warren return (ret_status); 65009cdd1b9SBen Warren } 651d7e35437SNick Thompson 652fb1d6332SManjunath Hadli emac_gigabit_enable(active_phy_addr[index]); 653d7e35437SNick Thompson 654d7e35437SNick Thompson if (readl(&adap_emac->TXINTSTATRAW) & 0x01) { 65509cdd1b9SBen Warren ret_status = length; 65609cdd1b9SBen Warren break; 65709cdd1b9SBen Warren } 65809cdd1b9SBen Warren tx_send_loop++; 65909cdd1b9SBen Warren } 66009cdd1b9SBen Warren 66109cdd1b9SBen Warren return (ret_status); 66209cdd1b9SBen Warren } 66309cdd1b9SBen Warren 66409cdd1b9SBen Warren /* 66509cdd1b9SBen Warren * This function handles receipt of a packet from the network 66609cdd1b9SBen Warren */ 6678453587eSBen Warren static int davinci_eth_rcv_packet (struct eth_device *dev) 66809cdd1b9SBen Warren { 66909cdd1b9SBen Warren volatile emac_desc *rx_curr_desc; 67009cdd1b9SBen Warren volatile emac_desc *curr_desc; 67109cdd1b9SBen Warren volatile emac_desc *tail_desc; 67209cdd1b9SBen Warren int status, ret = -1; 67309cdd1b9SBen Warren 67409cdd1b9SBen Warren rx_curr_desc = emac_rx_active_head; 6752300184fSVishwas Srivastava if (!rx_curr_desc) 6762300184fSVishwas Srivastava return 0; 67709cdd1b9SBen Warren status = rx_curr_desc->pkt_flag_len; 6782300184fSVishwas Srivastava if ((status & EMAC_CPPI_OWNERSHIP_BIT) == 0) { 67909cdd1b9SBen Warren if (status & EMAC_CPPI_RX_ERROR_FRAME) { 68009cdd1b9SBen Warren /* Error in packet - discard it and requeue desc */ 68109cdd1b9SBen Warren printf ("WARN: emac_rcv_pkt: Error in packet\n"); 68209cdd1b9SBen Warren } else { 6832aa87202SIlya Yanok unsigned long tmp = (unsigned long)rx_curr_desc->buffer; 684*a51897b6Skarl beldan unsigned short len = 685*a51897b6Skarl beldan rx_curr_desc->buff_off_len & 0xffff; 6862aa87202SIlya Yanok 687*a51897b6Skarl beldan invalidate_dcache_range(tmp, tmp + ALIGN(len, PKTALIGN)); 688*a51897b6Skarl beldan net_process_received_packet(rx_curr_desc->buffer, len); 689*a51897b6Skarl beldan ret = len; 69009cdd1b9SBen Warren } 69109cdd1b9SBen Warren 69209cdd1b9SBen Warren /* Ack received packet descriptor */ 69382b77217SIlya Yanok writel(BD_TO_HW((ulong)rx_curr_desc), &adap_emac->RX0CP); 69409cdd1b9SBen Warren curr_desc = rx_curr_desc; 69509cdd1b9SBen Warren emac_rx_active_head = 69682b77217SIlya Yanok (volatile emac_desc *) (HW_TO_BD(rx_curr_desc->next)); 69709cdd1b9SBen Warren 69809cdd1b9SBen Warren if (status & EMAC_CPPI_EOQ_BIT) { 69909cdd1b9SBen Warren if (emac_rx_active_head) { 70082b77217SIlya Yanok writel(BD_TO_HW((ulong)emac_rx_active_head), 701d7e35437SNick Thompson &adap_emac->RX0HDP); 70209cdd1b9SBen Warren } else { 70309cdd1b9SBen Warren emac_rx_queue_active = 0; 70409cdd1b9SBen Warren printf ("INFO:emac_rcv_packet: RX Queue not active\n"); 70509cdd1b9SBen Warren } 70609cdd1b9SBen Warren } 70709cdd1b9SBen Warren 70809cdd1b9SBen Warren /* Recycle RX descriptor */ 70909cdd1b9SBen Warren rx_curr_desc->buff_off_len = EMAC_MAX_ETHERNET_PKT_SIZE; 71009cdd1b9SBen Warren rx_curr_desc->pkt_flag_len = EMAC_CPPI_OWNERSHIP_BIT; 71109cdd1b9SBen Warren rx_curr_desc->next = 0; 71209cdd1b9SBen Warren 71309cdd1b9SBen Warren if (emac_rx_active_head == 0) { 71409cdd1b9SBen Warren printf ("INFO: emac_rcv_pkt: active queue head = 0\n"); 71509cdd1b9SBen Warren emac_rx_active_head = curr_desc; 71609cdd1b9SBen Warren emac_rx_active_tail = curr_desc; 71709cdd1b9SBen Warren if (emac_rx_queue_active != 0) { 71882b77217SIlya Yanok writel(BD_TO_HW((ulong)emac_rx_active_head), 719d7e35437SNick Thompson &adap_emac->RX0HDP); 72009cdd1b9SBen Warren printf ("INFO: emac_rcv_pkt: active queue head = 0, HDP fired\n"); 72109cdd1b9SBen Warren emac_rx_queue_active = 1; 72209cdd1b9SBen Warren } 72309cdd1b9SBen Warren } else { 72409cdd1b9SBen Warren tail_desc = emac_rx_active_tail; 72509cdd1b9SBen Warren emac_rx_active_tail = curr_desc; 72682b77217SIlya Yanok tail_desc->next = BD_TO_HW((ulong) curr_desc); 72709cdd1b9SBen Warren status = tail_desc->pkt_flag_len; 72809cdd1b9SBen Warren if (status & EMAC_CPPI_EOQ_BIT) { 72982b77217SIlya Yanok writel(BD_TO_HW((ulong)curr_desc), 730d7e35437SNick Thompson &adap_emac->RX0HDP); 73109cdd1b9SBen Warren status &= ~EMAC_CPPI_EOQ_BIT; 73209cdd1b9SBen Warren tail_desc->pkt_flag_len = status; 73309cdd1b9SBen Warren } 73409cdd1b9SBen Warren } 73509cdd1b9SBen Warren return (ret); 73609cdd1b9SBen Warren } 73709cdd1b9SBen Warren return (0); 73809cdd1b9SBen Warren } 73909cdd1b9SBen Warren 7408cc13c13SBen Warren /* 7418cc13c13SBen Warren * This function initializes the emac hardware. It does NOT initialize 7428cc13c13SBen Warren * EMAC modules power or pin multiplexors, that is done by board_init() 7438cc13c13SBen Warren * much earlier in bootup process. Returns 1 on success, 0 otherwise. 7448cc13c13SBen Warren */ 7458453587eSBen Warren int davinci_emac_initialize(void) 7468cc13c13SBen Warren { 7478cc13c13SBen Warren u_int32_t phy_id; 7488cc13c13SBen Warren u_int16_t tmp; 7498cc13c13SBen Warren int i; 750062fe7d3SManjunath Hadli int ret; 7518453587eSBen Warren struct eth_device *dev; 7528453587eSBen Warren 7538453587eSBen Warren dev = malloc(sizeof *dev); 7548453587eSBen Warren 7558453587eSBen Warren if (dev == NULL) 7568453587eSBen Warren return -1; 7578453587eSBen Warren 7588453587eSBen Warren memset(dev, 0, sizeof *dev); 759192bc694SBen Whitten strcpy(dev->name, "DaVinci-EMAC"); 7608453587eSBen Warren 7618453587eSBen Warren dev->iobase = 0; 7628453587eSBen Warren dev->init = davinci_eth_open; 7638453587eSBen Warren dev->halt = davinci_eth_close; 7648453587eSBen Warren dev->send = davinci_eth_send_packet; 7658453587eSBen Warren dev->recv = davinci_eth_rcv_packet; 7667b37a27eSBen Gardiner dev->write_hwaddr = davinci_eth_set_mac_addr; 7678453587eSBen Warren 7688453587eSBen Warren eth_register(dev); 76909cdd1b9SBen Warren 7708cc13c13SBen Warren davinci_eth_mdio_enable(); 7718cc13c13SBen Warren 77219fdf9a1SHeiko Schocher /* let the EMAC detect the PHYs */ 77319fdf9a1SHeiko Schocher udelay(5000); 77419fdf9a1SHeiko Schocher 7758cc13c13SBen Warren for (i = 0; i < 256; i++) { 776d7e35437SNick Thompson if (readl(&adap_mdio->ALIVE)) 7778cc13c13SBen Warren break; 778062fe7d3SManjunath Hadli udelay(1000); 7798cc13c13SBen Warren } 7808cc13c13SBen Warren 7818cc13c13SBen Warren if (i >= 256) { 7828cc13c13SBen Warren printf("No ETH PHY detected!!!\n"); 7838cc13c13SBen Warren return(0); 7848cc13c13SBen Warren } 7858cc13c13SBen Warren 786062fe7d3SManjunath Hadli /* Find if PHY(s) is/are connected */ 787062fe7d3SManjunath Hadli ret = davinci_eth_phy_detect(); 788062fe7d3SManjunath Hadli if (!ret) 7898cc13c13SBen Warren return(0); 790062fe7d3SManjunath Hadli else 791dc02badaSHeiko Schocher debug_emac(" %d ETH PHY detected\n", ret); 7928cc13c13SBen Warren 7938cc13c13SBen Warren /* Get PHY ID and initialize phy_ops for a detected PHY */ 794062fe7d3SManjunath Hadli for (i = 0; i < num_phy; i++) { 795062fe7d3SManjunath Hadli if (!davinci_eth_phy_read(active_phy_addr[i], MII_PHYSID1, 796062fe7d3SManjunath Hadli &tmp)) { 797062fe7d3SManjunath Hadli active_phy_addr[i] = 0xff; 798062fe7d3SManjunath Hadli continue; 7998cc13c13SBen Warren } 8008cc13c13SBen Warren 8018cc13c13SBen Warren phy_id = (tmp << 16) & 0xffff0000; 8028cc13c13SBen Warren 803062fe7d3SManjunath Hadli if (!davinci_eth_phy_read(active_phy_addr[i], MII_PHYSID2, 804062fe7d3SManjunath Hadli &tmp)) { 805062fe7d3SManjunath Hadli active_phy_addr[i] = 0xff; 806062fe7d3SManjunath Hadli continue; 8078cc13c13SBen Warren } 8088cc13c13SBen Warren 8098cc13c13SBen Warren phy_id |= tmp & 0x0000ffff; 8108cc13c13SBen Warren 8118cc13c13SBen Warren switch (phy_id) { 812918588cfSIlya Yanok #ifdef PHY_KSZ8873 8134f3c42acSHeiko Schocher case PHY_KSZ8873: 814062fe7d3SManjunath Hadli sprintf(phy[i].name, "KSZ8873 @ 0x%02x", 815062fe7d3SManjunath Hadli active_phy_addr[i]); 816062fe7d3SManjunath Hadli phy[i].init = ksz8873_init_phy; 817062fe7d3SManjunath Hadli phy[i].is_phy_connected = ksz8873_is_phy_connected; 818062fe7d3SManjunath Hadli phy[i].get_link_speed = ksz8873_get_link_speed; 819062fe7d3SManjunath Hadli phy[i].auto_negotiate = ksz8873_auto_negotiate; 8204f3c42acSHeiko Schocher break; 821918588cfSIlya Yanok #endif 822918588cfSIlya Yanok #ifdef PHY_LXT972 8238cc13c13SBen Warren case PHY_LXT972: 824062fe7d3SManjunath Hadli sprintf(phy[i].name, "LXT972 @ 0x%02x", 825062fe7d3SManjunath Hadli active_phy_addr[i]); 826062fe7d3SManjunath Hadli phy[i].init = lxt972_init_phy; 827062fe7d3SManjunath Hadli phy[i].is_phy_connected = lxt972_is_phy_connected; 828062fe7d3SManjunath Hadli phy[i].get_link_speed = lxt972_get_link_speed; 829062fe7d3SManjunath Hadli phy[i].auto_negotiate = lxt972_auto_negotiate; 8308cc13c13SBen Warren break; 831918588cfSIlya Yanok #endif 832918588cfSIlya Yanok #ifdef PHY_DP83848 8338cc13c13SBen Warren case PHY_DP83848: 834062fe7d3SManjunath Hadli sprintf(phy[i].name, "DP83848 @ 0x%02x", 835062fe7d3SManjunath Hadli active_phy_addr[i]); 836062fe7d3SManjunath Hadli phy[i].init = dp83848_init_phy; 837062fe7d3SManjunath Hadli phy[i].is_phy_connected = dp83848_is_phy_connected; 838062fe7d3SManjunath Hadli phy[i].get_link_speed = dp83848_get_link_speed; 839062fe7d3SManjunath Hadli phy[i].auto_negotiate = dp83848_auto_negotiate; 8408cc13c13SBen Warren break; 841918588cfSIlya Yanok #endif 842918588cfSIlya Yanok #ifdef PHY_ET1011C 843840f8923SSandeep Paulraj case PHY_ET1011C: 844062fe7d3SManjunath Hadli sprintf(phy[i].name, "ET1011C @ 0x%02x", 845062fe7d3SManjunath Hadli active_phy_addr[i]); 846062fe7d3SManjunath Hadli phy[i].init = gen_init_phy; 847062fe7d3SManjunath Hadli phy[i].is_phy_connected = gen_is_phy_connected; 848062fe7d3SManjunath Hadli phy[i].get_link_speed = et1011c_get_link_speed; 849062fe7d3SManjunath Hadli phy[i].auto_negotiate = gen_auto_negotiate; 850840f8923SSandeep Paulraj break; 851918588cfSIlya Yanok #endif 8528cc13c13SBen Warren default: 853062fe7d3SManjunath Hadli sprintf(phy[i].name, "GENERIC @ 0x%02x", 854062fe7d3SManjunath Hadli active_phy_addr[i]); 855062fe7d3SManjunath Hadli phy[i].init = gen_init_phy; 856062fe7d3SManjunath Hadli phy[i].is_phy_connected = gen_is_phy_connected; 857062fe7d3SManjunath Hadli phy[i].get_link_speed = gen_get_link_speed; 858062fe7d3SManjunath Hadli phy[i].auto_negotiate = gen_auto_negotiate; 8598cc13c13SBen Warren } 8608cc13c13SBen Warren 861e0297a55SIlya Yanok debug("Ethernet PHY: %s\n", phy[i].name); 8628cc13c13SBen Warren 8635a49f174SJoe Hershberger int retval; 8645a49f174SJoe Hershberger struct mii_dev *mdiodev = mdio_alloc(); 8655a49f174SJoe Hershberger if (!mdiodev) 8665a49f174SJoe Hershberger return -ENOMEM; 8675a49f174SJoe Hershberger strncpy(mdiodev->name, phy[i].name, MDIO_NAME_LEN); 8685a49f174SJoe Hershberger mdiodev->read = davinci_mii_phy_read; 8695a49f174SJoe Hershberger mdiodev->write = davinci_mii_phy_write; 8705a49f174SJoe Hershberger 8715a49f174SJoe Hershberger retval = mdio_register(mdiodev); 8725a49f174SJoe Hershberger if (retval < 0) 8735a49f174SJoe Hershberger return retval; 874062fe7d3SManjunath Hadli } 875b78375a8SRajashekhara, Sudhakar 876b78375a8SRajashekhara, Sudhakar #if defined(CONFIG_DRIVER_TI_EMAC_USE_RMII) && \ 877de575502SBastian Ruppert defined(CONFIG_MACH_DAVINCI_DA850_EVM) && \ 878de575502SBastian Ruppert !defined(CONFIG_DRIVER_TI_EMAC_RMII_NO_NEGOTIATE) 879b78375a8SRajashekhara, Sudhakar for (i = 0; i < num_phy; i++) { 880b78375a8SRajashekhara, Sudhakar if (phy[i].is_phy_connected(i)) 881b78375a8SRajashekhara, Sudhakar phy[i].auto_negotiate(i); 882b78375a8SRajashekhara, Sudhakar } 883b78375a8SRajashekhara, Sudhakar #endif 8848cc13c13SBen Warren return(1); 8858cc13c13SBen Warren } 886