109cdd1b9SBen Warren /* 209cdd1b9SBen Warren * Ethernet driver for TI TMS320DM644x (DaVinci) chips. 309cdd1b9SBen Warren * 409cdd1b9SBen Warren * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net> 509cdd1b9SBen Warren * 609cdd1b9SBen Warren * Parts shamelessly stolen from TI's dm644x_emac.c. Original copyright 709cdd1b9SBen Warren * follows: 809cdd1b9SBen Warren * 909cdd1b9SBen Warren * ---------------------------------------------------------------------------- 1009cdd1b9SBen Warren * 1109cdd1b9SBen Warren * dm644x_emac.c 1209cdd1b9SBen Warren * 1309cdd1b9SBen Warren * TI DaVinci (DM644X) EMAC peripheral driver source for DV-EVM 1409cdd1b9SBen Warren * 1509cdd1b9SBen Warren * Copyright (C) 2005 Texas Instruments. 1609cdd1b9SBen Warren * 1709cdd1b9SBen Warren * ---------------------------------------------------------------------------- 1809cdd1b9SBen Warren * 1909cdd1b9SBen Warren * This program is free software; you can redistribute it and/or modify 2009cdd1b9SBen Warren * it under the terms of the GNU General Public License as published by 2109cdd1b9SBen Warren * the Free Software Foundation; either version 2 of the License, or 2209cdd1b9SBen Warren * (at your option) any later version. 2309cdd1b9SBen Warren * 2409cdd1b9SBen Warren * This program is distributed in the hope that it will be useful, 2509cdd1b9SBen Warren * but WITHOUT ANY WARRANTY; without even the implied warranty of 2609cdd1b9SBen Warren * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 2709cdd1b9SBen Warren * GNU General Public License for more details. 2809cdd1b9SBen Warren * 2909cdd1b9SBen Warren * You should have received a copy of the GNU General Public License 3009cdd1b9SBen Warren * along with this program; if not, write to the Free Software 3109cdd1b9SBen Warren * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. 3209cdd1b9SBen Warren * ---------------------------------------------------------------------------- 3309cdd1b9SBen Warren 3409cdd1b9SBen Warren * Modifications: 3509cdd1b9SBen Warren * ver. 1.0: Sep 2005, Anant Gole - Created EMAC version for uBoot. 3609cdd1b9SBen Warren * ver 1.1: Nov 2005, Anant Gole - Extended the RX logic for multiple descriptors 3709cdd1b9SBen Warren * 3809cdd1b9SBen Warren */ 3909cdd1b9SBen Warren #include <common.h> 4009cdd1b9SBen Warren #include <command.h> 4109cdd1b9SBen Warren #include <net.h> 4209cdd1b9SBen Warren #include <miiphy.h> 4309cdd1b9SBen Warren #include <asm/arch/emac_defs.h> 4409cdd1b9SBen Warren 4509cdd1b9SBen Warren unsigned int emac_dbg = 0; 4609cdd1b9SBen Warren #define debug_emac(fmt,args...) if (emac_dbg) printf(fmt,##args) 4709cdd1b9SBen Warren 4809cdd1b9SBen Warren /* Internal static functions */ 4909cdd1b9SBen Warren static int davinci_eth_hw_init (void); 5009cdd1b9SBen Warren static int davinci_eth_open (void); 5109cdd1b9SBen Warren static int davinci_eth_close (void); 5209cdd1b9SBen Warren static int davinci_eth_send_packet (volatile void *packet, int length); 5309cdd1b9SBen Warren static int davinci_eth_rcv_packet (void); 5409cdd1b9SBen Warren static void davinci_eth_mdio_enable(void); 5509cdd1b9SBen Warren 5609cdd1b9SBen Warren static int gen_init_phy(int phy_addr); 5709cdd1b9SBen Warren static int gen_is_phy_connected(int phy_addr); 5809cdd1b9SBen Warren static int gen_get_link_speed(int phy_addr); 5909cdd1b9SBen Warren static int gen_auto_negotiate(int phy_addr); 6009cdd1b9SBen Warren 6109cdd1b9SBen Warren /* Wrappers exported to the U-Boot proper */ 6209cdd1b9SBen Warren int eth_hw_init(void) 6309cdd1b9SBen Warren { 6409cdd1b9SBen Warren return(davinci_eth_hw_init()); 6509cdd1b9SBen Warren } 6609cdd1b9SBen Warren 6709cdd1b9SBen Warren int eth_init(bd_t * bd) 6809cdd1b9SBen Warren { 6909cdd1b9SBen Warren return(davinci_eth_open()); 7009cdd1b9SBen Warren } 7109cdd1b9SBen Warren 7209cdd1b9SBen Warren void eth_halt(void) 7309cdd1b9SBen Warren { 7409cdd1b9SBen Warren davinci_eth_close(); 7509cdd1b9SBen Warren } 7609cdd1b9SBen Warren 7709cdd1b9SBen Warren int eth_send(volatile void *packet, int length) 7809cdd1b9SBen Warren { 7909cdd1b9SBen Warren return(davinci_eth_send_packet(packet, length)); 8009cdd1b9SBen Warren } 8109cdd1b9SBen Warren 8209cdd1b9SBen Warren int eth_rx(void) 8309cdd1b9SBen Warren { 8409cdd1b9SBen Warren return(davinci_eth_rcv_packet()); 8509cdd1b9SBen Warren } 8609cdd1b9SBen Warren 8709cdd1b9SBen Warren void eth_mdio_enable(void) 8809cdd1b9SBen Warren { 8909cdd1b9SBen Warren davinci_eth_mdio_enable(); 9009cdd1b9SBen Warren } 9109cdd1b9SBen Warren /* End of wrappers */ 9209cdd1b9SBen Warren 9309cdd1b9SBen Warren 9409cdd1b9SBen Warren static u_int8_t davinci_eth_mac_addr[] = { 0xff, 0xff, 0xff, 0xff, 0xff, 0xff }; 9509cdd1b9SBen Warren 9609cdd1b9SBen Warren /* 9709cdd1b9SBen Warren * This function must be called before emac_open() if you want to override 9809cdd1b9SBen Warren * the default mac address. 9909cdd1b9SBen Warren */ 10009cdd1b9SBen Warren void davinci_eth_set_mac_addr(const u_int8_t *addr) 10109cdd1b9SBen Warren { 10209cdd1b9SBen Warren int i; 10309cdd1b9SBen Warren 10409cdd1b9SBen Warren for (i = 0; i < sizeof (davinci_eth_mac_addr); i++) { 10509cdd1b9SBen Warren davinci_eth_mac_addr[i] = addr[i]; 10609cdd1b9SBen Warren } 10709cdd1b9SBen Warren } 10809cdd1b9SBen Warren 10909cdd1b9SBen Warren /* EMAC Addresses */ 11009cdd1b9SBen Warren static volatile emac_regs *adap_emac = (emac_regs *)EMAC_BASE_ADDR; 11109cdd1b9SBen Warren static volatile ewrap_regs *adap_ewrap = (ewrap_regs *)EMAC_WRAPPER_BASE_ADDR; 11209cdd1b9SBen Warren static volatile mdio_regs *adap_mdio = (mdio_regs *)EMAC_MDIO_BASE_ADDR; 11309cdd1b9SBen Warren 11409cdd1b9SBen Warren /* EMAC descriptors */ 11509cdd1b9SBen Warren static volatile emac_desc *emac_rx_desc = (emac_desc *)(EMAC_WRAPPER_RAM_ADDR + EMAC_RX_DESC_BASE); 11609cdd1b9SBen Warren static volatile emac_desc *emac_tx_desc = (emac_desc *)(EMAC_WRAPPER_RAM_ADDR + EMAC_TX_DESC_BASE); 11709cdd1b9SBen Warren static volatile emac_desc *emac_rx_active_head = 0; 11809cdd1b9SBen Warren static volatile emac_desc *emac_rx_active_tail = 0; 11909cdd1b9SBen Warren static int emac_rx_queue_active = 0; 12009cdd1b9SBen Warren 12109cdd1b9SBen Warren /* Receive packet buffers */ 12209cdd1b9SBen Warren static unsigned char emac_rx_buffers[EMAC_MAX_RX_BUFFERS * (EMAC_MAX_ETHERNET_PKT_SIZE + EMAC_PKT_ALIGN)]; 12309cdd1b9SBen Warren 12409cdd1b9SBen Warren /* PHY address for a discovered PHY (0xff - not found) */ 12509cdd1b9SBen Warren static volatile u_int8_t active_phy_addr = 0xff; 12609cdd1b9SBen Warren 12709cdd1b9SBen Warren phy_t phy; 12809cdd1b9SBen Warren 12909cdd1b9SBen Warren static void davinci_eth_mdio_enable(void) 13009cdd1b9SBen Warren { 13109cdd1b9SBen Warren u_int32_t clkdiv; 13209cdd1b9SBen Warren 13309cdd1b9SBen Warren clkdiv = (EMAC_MDIO_BUS_FREQ / EMAC_MDIO_CLOCK_FREQ) - 1; 13409cdd1b9SBen Warren 13509cdd1b9SBen Warren adap_mdio->CONTROL = (clkdiv & 0xff) | 13609cdd1b9SBen Warren MDIO_CONTROL_ENABLE | 13709cdd1b9SBen Warren MDIO_CONTROL_FAULT | 13809cdd1b9SBen Warren MDIO_CONTROL_FAULT_ENABLE; 13909cdd1b9SBen Warren 14009cdd1b9SBen Warren while (adap_mdio->CONTROL & MDIO_CONTROL_IDLE) {;} 14109cdd1b9SBen Warren } 14209cdd1b9SBen Warren 14309cdd1b9SBen Warren /* 14409cdd1b9SBen Warren * Tries to find an active connected PHY. Returns 1 if address if found. 14509cdd1b9SBen Warren * If no active PHY (or more than one PHY) found returns 0. 14609cdd1b9SBen Warren * Sets active_phy_addr variable. 14709cdd1b9SBen Warren */ 14809cdd1b9SBen Warren static int davinci_eth_phy_detect(void) 14909cdd1b9SBen Warren { 15009cdd1b9SBen Warren u_int32_t phy_act_state; 15109cdd1b9SBen Warren int i; 15209cdd1b9SBen Warren 15309cdd1b9SBen Warren active_phy_addr = 0xff; 15409cdd1b9SBen Warren 15509cdd1b9SBen Warren if ((phy_act_state = adap_mdio->ALIVE) == 0) 15609cdd1b9SBen Warren return(0); /* No active PHYs */ 15709cdd1b9SBen Warren 15809cdd1b9SBen Warren debug_emac("davinci_eth_phy_detect(), ALIVE = 0x%08x\n", phy_act_state); 15909cdd1b9SBen Warren 16009cdd1b9SBen Warren for (i = 0; i < 32; i++) { 16109cdd1b9SBen Warren if (phy_act_state & (1 << i)) { 16209cdd1b9SBen Warren if (phy_act_state & ~(1 << i)) 16309cdd1b9SBen Warren return(0); /* More than one PHY */ 16409cdd1b9SBen Warren else { 16509cdd1b9SBen Warren active_phy_addr = i; 16609cdd1b9SBen Warren return(1); 16709cdd1b9SBen Warren } 16809cdd1b9SBen Warren } 16909cdd1b9SBen Warren } 17009cdd1b9SBen Warren 17109cdd1b9SBen Warren return(0); /* Just to make GCC happy */ 17209cdd1b9SBen Warren } 17309cdd1b9SBen Warren 17409cdd1b9SBen Warren 17509cdd1b9SBen Warren /* Read a PHY register via MDIO inteface. Returns 1 on success, 0 otherwise */ 17609cdd1b9SBen Warren int davinci_eth_phy_read(u_int8_t phy_addr, u_int8_t reg_num, u_int16_t *data) 17709cdd1b9SBen Warren { 17809cdd1b9SBen Warren int tmp; 17909cdd1b9SBen Warren 18009cdd1b9SBen Warren while (adap_mdio->USERACCESS0 & MDIO_USERACCESS0_GO) {;} 18109cdd1b9SBen Warren 18209cdd1b9SBen Warren adap_mdio->USERACCESS0 = MDIO_USERACCESS0_GO | 18309cdd1b9SBen Warren MDIO_USERACCESS0_WRITE_READ | 18409cdd1b9SBen Warren ((reg_num & 0x1f) << 21) | 18509cdd1b9SBen Warren ((phy_addr & 0x1f) << 16); 18609cdd1b9SBen Warren 18709cdd1b9SBen Warren /* Wait for command to complete */ 18809cdd1b9SBen Warren while ((tmp = adap_mdio->USERACCESS0) & MDIO_USERACCESS0_GO) {;} 18909cdd1b9SBen Warren 19009cdd1b9SBen Warren if (tmp & MDIO_USERACCESS0_ACK) { 19109cdd1b9SBen Warren *data = tmp & 0xffff; 19209cdd1b9SBen Warren return(1); 19309cdd1b9SBen Warren } 19409cdd1b9SBen Warren 19509cdd1b9SBen Warren *data = -1; 19609cdd1b9SBen Warren return(0); 19709cdd1b9SBen Warren } 19809cdd1b9SBen Warren 19909cdd1b9SBen Warren /* Write to a PHY register via MDIO inteface. Blocks until operation is complete. */ 20009cdd1b9SBen Warren int davinci_eth_phy_write(u_int8_t phy_addr, u_int8_t reg_num, u_int16_t data) 20109cdd1b9SBen Warren { 20209cdd1b9SBen Warren 20309cdd1b9SBen Warren while (adap_mdio->USERACCESS0 & MDIO_USERACCESS0_GO) {;} 20409cdd1b9SBen Warren 20509cdd1b9SBen Warren adap_mdio->USERACCESS0 = MDIO_USERACCESS0_GO | 20609cdd1b9SBen Warren MDIO_USERACCESS0_WRITE_WRITE | 20709cdd1b9SBen Warren ((reg_num & 0x1f) << 21) | 20809cdd1b9SBen Warren ((phy_addr & 0x1f) << 16) | 20909cdd1b9SBen Warren (data & 0xffff); 21009cdd1b9SBen Warren 21109cdd1b9SBen Warren /* Wait for command to complete */ 21209cdd1b9SBen Warren while (adap_mdio->USERACCESS0 & MDIO_USERACCESS0_GO) {;} 21309cdd1b9SBen Warren 21409cdd1b9SBen Warren return(1); 21509cdd1b9SBen Warren } 21609cdd1b9SBen Warren 21709cdd1b9SBen Warren /* PHY functions for a generic PHY */ 21809cdd1b9SBen Warren static int gen_init_phy(int phy_addr) 21909cdd1b9SBen Warren { 22009cdd1b9SBen Warren int ret = 1; 22109cdd1b9SBen Warren 22209cdd1b9SBen Warren if (gen_get_link_speed(phy_addr)) { 22309cdd1b9SBen Warren /* Try another time */ 22409cdd1b9SBen Warren ret = gen_get_link_speed(phy_addr); 22509cdd1b9SBen Warren } 22609cdd1b9SBen Warren 22709cdd1b9SBen Warren return(ret); 22809cdd1b9SBen Warren } 22909cdd1b9SBen Warren 23009cdd1b9SBen Warren static int gen_is_phy_connected(int phy_addr) 23109cdd1b9SBen Warren { 23209cdd1b9SBen Warren u_int16_t dummy; 23309cdd1b9SBen Warren 23409cdd1b9SBen Warren return(davinci_eth_phy_read(phy_addr, PHY_PHYIDR1, &dummy)); 23509cdd1b9SBen Warren } 23609cdd1b9SBen Warren 23709cdd1b9SBen Warren static int gen_get_link_speed(int phy_addr) 23809cdd1b9SBen Warren { 23909cdd1b9SBen Warren u_int16_t tmp; 24009cdd1b9SBen Warren 24109cdd1b9SBen Warren if (davinci_eth_phy_read(phy_addr, MII_STATUS_REG, &tmp) && (tmp & 0x04)) 24209cdd1b9SBen Warren return(1); 24309cdd1b9SBen Warren 24409cdd1b9SBen Warren return(0); 24509cdd1b9SBen Warren } 24609cdd1b9SBen Warren 24709cdd1b9SBen Warren static int gen_auto_negotiate(int phy_addr) 24809cdd1b9SBen Warren { 24909cdd1b9SBen Warren u_int16_t tmp; 25009cdd1b9SBen Warren 25109cdd1b9SBen Warren if (!davinci_eth_phy_read(phy_addr, PHY_BMCR, &tmp)) 25209cdd1b9SBen Warren return(0); 25309cdd1b9SBen Warren 25409cdd1b9SBen Warren /* Restart Auto_negotiation */ 25509cdd1b9SBen Warren tmp |= PHY_BMCR_AUTON; 25609cdd1b9SBen Warren davinci_eth_phy_write(phy_addr, PHY_BMCR, tmp); 25709cdd1b9SBen Warren 25809cdd1b9SBen Warren /*check AutoNegotiate complete */ 25909cdd1b9SBen Warren udelay (10000); 26009cdd1b9SBen Warren if (!davinci_eth_phy_read(phy_addr, PHY_BMSR, &tmp)) 26109cdd1b9SBen Warren return(0); 26209cdd1b9SBen Warren 26309cdd1b9SBen Warren if (!(tmp & PHY_BMSR_AUTN_COMP)) 26409cdd1b9SBen Warren return(0); 26509cdd1b9SBen Warren 26609cdd1b9SBen Warren return(gen_get_link_speed(phy_addr)); 26709cdd1b9SBen Warren } 26809cdd1b9SBen Warren /* End of generic PHY functions */ 26909cdd1b9SBen Warren 27009cdd1b9SBen Warren 27109cdd1b9SBen Warren #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) 27209cdd1b9SBen Warren static int davinci_mii_phy_read(char *devname, unsigned char addr, unsigned char reg, unsigned short *value) 27309cdd1b9SBen Warren { 27409cdd1b9SBen Warren return(davinci_eth_phy_read(addr, reg, value) ? 0 : 1); 27509cdd1b9SBen Warren } 27609cdd1b9SBen Warren 27709cdd1b9SBen Warren static int davinci_mii_phy_write(char *devname, unsigned char addr, unsigned char reg, unsigned short value) 27809cdd1b9SBen Warren { 27909cdd1b9SBen Warren return(davinci_eth_phy_write(addr, reg, value) ? 0 : 1); 28009cdd1b9SBen Warren } 28109cdd1b9SBen Warren 28209cdd1b9SBen Warren int davinci_eth_miiphy_initialize(bd_t *bis) 28309cdd1b9SBen Warren { 28409cdd1b9SBen Warren miiphy_register(phy.name, davinci_mii_phy_read, davinci_mii_phy_write); 28509cdd1b9SBen Warren 28609cdd1b9SBen Warren return(1); 28709cdd1b9SBen Warren } 28809cdd1b9SBen Warren #endif 28909cdd1b9SBen Warren 29009cdd1b9SBen Warren 29109cdd1b9SBen Warren /* Eth device open */ 29209cdd1b9SBen Warren static int davinci_eth_open(void) 29309cdd1b9SBen Warren { 29409cdd1b9SBen Warren dv_reg_p addr; 29509cdd1b9SBen Warren u_int32_t clkdiv, cnt; 29609cdd1b9SBen Warren volatile emac_desc *rx_desc; 29709cdd1b9SBen Warren 29809cdd1b9SBen Warren debug_emac("+ emac_open\n"); 29909cdd1b9SBen Warren 30009cdd1b9SBen Warren /* Reset EMAC module and disable interrupts in wrapper */ 30109cdd1b9SBen Warren adap_emac->SOFTRESET = 1; 30209cdd1b9SBen Warren while (adap_emac->SOFTRESET != 0) {;} 30309cdd1b9SBen Warren adap_ewrap->EWCTL = 0; 30409cdd1b9SBen Warren for (cnt = 0; cnt < 5; cnt++) { 30509cdd1b9SBen Warren clkdiv = adap_ewrap->EWCTL; 30609cdd1b9SBen Warren } 30709cdd1b9SBen Warren 30809cdd1b9SBen Warren rx_desc = emac_rx_desc; 30909cdd1b9SBen Warren 31009cdd1b9SBen Warren adap_emac->TXCONTROL = 0x01; 31109cdd1b9SBen Warren adap_emac->RXCONTROL = 0x01; 31209cdd1b9SBen Warren 31309cdd1b9SBen Warren /* Set MAC Addresses & Init multicast Hash to 0 (disable any multicast receive) */ 31409cdd1b9SBen Warren /* Using channel 0 only - other channels are disabled */ 31509cdd1b9SBen Warren adap_emac->MACINDEX = 0; 31609cdd1b9SBen Warren adap_emac->MACADDRHI = 31709cdd1b9SBen Warren (davinci_eth_mac_addr[3] << 24) | 31809cdd1b9SBen Warren (davinci_eth_mac_addr[2] << 16) | 31909cdd1b9SBen Warren (davinci_eth_mac_addr[1] << 8) | 32009cdd1b9SBen Warren (davinci_eth_mac_addr[0]); 32109cdd1b9SBen Warren adap_emac->MACADDRLO = 32209cdd1b9SBen Warren (davinci_eth_mac_addr[5] << 8) | 32309cdd1b9SBen Warren (davinci_eth_mac_addr[4]); 32409cdd1b9SBen Warren 32509cdd1b9SBen Warren adap_emac->MACHASH1 = 0; 32609cdd1b9SBen Warren adap_emac->MACHASH2 = 0; 32709cdd1b9SBen Warren 32809cdd1b9SBen Warren /* Set source MAC address - REQUIRED */ 32909cdd1b9SBen Warren adap_emac->MACSRCADDRHI = 33009cdd1b9SBen Warren (davinci_eth_mac_addr[3] << 24) | 33109cdd1b9SBen Warren (davinci_eth_mac_addr[2] << 16) | 33209cdd1b9SBen Warren (davinci_eth_mac_addr[1] << 8) | 33309cdd1b9SBen Warren (davinci_eth_mac_addr[0]); 33409cdd1b9SBen Warren adap_emac->MACSRCADDRLO = 33509cdd1b9SBen Warren (davinci_eth_mac_addr[4] << 8) | 33609cdd1b9SBen Warren (davinci_eth_mac_addr[5]); 33709cdd1b9SBen Warren 33809cdd1b9SBen Warren /* Set DMA 8 TX / 8 RX Head pointers to 0 */ 33909cdd1b9SBen Warren addr = &adap_emac->TX0HDP; 34009cdd1b9SBen Warren for(cnt = 0; cnt < 16; cnt++) 34109cdd1b9SBen Warren *addr++ = 0; 34209cdd1b9SBen Warren 34309cdd1b9SBen Warren addr = &adap_emac->RX0HDP; 34409cdd1b9SBen Warren for(cnt = 0; cnt < 16; cnt++) 34509cdd1b9SBen Warren *addr++ = 0; 34609cdd1b9SBen Warren 34709cdd1b9SBen Warren /* Clear Statistics (do this before setting MacControl register) */ 34809cdd1b9SBen Warren addr = &adap_emac->RXGOODFRAMES; 34909cdd1b9SBen Warren for(cnt = 0; cnt < EMAC_NUM_STATS; cnt++) 35009cdd1b9SBen Warren *addr++ = 0; 35109cdd1b9SBen Warren 35209cdd1b9SBen Warren /* No multicast addressing */ 35309cdd1b9SBen Warren adap_emac->MACHASH1 = 0; 35409cdd1b9SBen Warren adap_emac->MACHASH2 = 0; 35509cdd1b9SBen Warren 35609cdd1b9SBen Warren /* Create RX queue and set receive process in place */ 35709cdd1b9SBen Warren emac_rx_active_head = emac_rx_desc; 35809cdd1b9SBen Warren for (cnt = 0; cnt < EMAC_MAX_RX_BUFFERS; cnt++) { 35909cdd1b9SBen Warren rx_desc->next = (u_int32_t)(rx_desc + 1); 36009cdd1b9SBen Warren rx_desc->buffer = &emac_rx_buffers[cnt * (EMAC_MAX_ETHERNET_PKT_SIZE + EMAC_PKT_ALIGN)]; 36109cdd1b9SBen Warren rx_desc->buff_off_len = EMAC_MAX_ETHERNET_PKT_SIZE; 36209cdd1b9SBen Warren rx_desc->pkt_flag_len = EMAC_CPPI_OWNERSHIP_BIT; 36309cdd1b9SBen Warren rx_desc++; 36409cdd1b9SBen Warren } 36509cdd1b9SBen Warren 36609cdd1b9SBen Warren /* Set the last descriptor's "next" parameter to 0 to end the RX desc list */ 36709cdd1b9SBen Warren rx_desc--; 36809cdd1b9SBen Warren rx_desc->next = 0; 36909cdd1b9SBen Warren emac_rx_active_tail = rx_desc; 37009cdd1b9SBen Warren emac_rx_queue_active = 1; 37109cdd1b9SBen Warren 37209cdd1b9SBen Warren /* Enable TX/RX */ 37309cdd1b9SBen Warren adap_emac->RXMAXLEN = EMAC_MAX_ETHERNET_PKT_SIZE; 37409cdd1b9SBen Warren adap_emac->RXBUFFEROFFSET = 0; 37509cdd1b9SBen Warren 37609cdd1b9SBen Warren /* No fancy configs - Use this for promiscous for debug - EMAC_RXMBPENABLE_RXCAFEN_ENABLE */ 37709cdd1b9SBen Warren adap_emac->RXMBPENABLE = EMAC_RXMBPENABLE_RXBROADEN; 37809cdd1b9SBen Warren 37909cdd1b9SBen Warren /* Enable ch 0 only */ 38009cdd1b9SBen Warren adap_emac->RXUNICASTSET = 0x01; 38109cdd1b9SBen Warren 38209cdd1b9SBen Warren /* Enable MII interface and Full duplex mode */ 38309cdd1b9SBen Warren adap_emac->MACCONTROL = (EMAC_MACCONTROL_MIIEN_ENABLE | EMAC_MACCONTROL_FULLDUPLEX_ENABLE); 38409cdd1b9SBen Warren 38509cdd1b9SBen Warren /* Init MDIO & get link state */ 38609cdd1b9SBen Warren clkdiv = (EMAC_MDIO_BUS_FREQ / EMAC_MDIO_CLOCK_FREQ) - 1; 38709cdd1b9SBen Warren adap_mdio->CONTROL = ((clkdiv & 0xff) | MDIO_CONTROL_ENABLE | MDIO_CONTROL_FAULT); 38809cdd1b9SBen Warren 38909cdd1b9SBen Warren if (!phy.get_link_speed(active_phy_addr)) 39009cdd1b9SBen Warren return(0); 39109cdd1b9SBen Warren 39209cdd1b9SBen Warren /* Start receive process */ 39309cdd1b9SBen Warren adap_emac->RX0HDP = (u_int32_t)emac_rx_desc; 39409cdd1b9SBen Warren 39509cdd1b9SBen Warren debug_emac("- emac_open\n"); 39609cdd1b9SBen Warren 39709cdd1b9SBen Warren return(1); 39809cdd1b9SBen Warren } 39909cdd1b9SBen Warren 40009cdd1b9SBen Warren /* EMAC Channel Teardown */ 40109cdd1b9SBen Warren static void davinci_eth_ch_teardown(int ch) 40209cdd1b9SBen Warren { 40309cdd1b9SBen Warren dv_reg dly = 0xff; 40409cdd1b9SBen Warren dv_reg cnt; 40509cdd1b9SBen Warren 40609cdd1b9SBen Warren debug_emac("+ emac_ch_teardown\n"); 40709cdd1b9SBen Warren 40809cdd1b9SBen Warren if (ch == EMAC_CH_TX) { 40909cdd1b9SBen Warren /* Init TX channel teardown */ 41009cdd1b9SBen Warren adap_emac->TXTEARDOWN = 1; 41109cdd1b9SBen Warren for(cnt = 0; cnt != 0xfffffffc; cnt = adap_emac->TX0CP) { 41209cdd1b9SBen Warren /* Wait here for Tx teardown completion interrupt to occur 41309cdd1b9SBen Warren * Note: A task delay can be called here to pend rather than 41409cdd1b9SBen Warren * occupying CPU cycles - anyway it has been found that teardown 41509cdd1b9SBen Warren * takes very few cpu cycles and does not affect functionality */ 41609cdd1b9SBen Warren dly--; 41709cdd1b9SBen Warren udelay(1); 41809cdd1b9SBen Warren if (dly == 0) 41909cdd1b9SBen Warren break; 42009cdd1b9SBen Warren } 42109cdd1b9SBen Warren adap_emac->TX0CP = cnt; 42209cdd1b9SBen Warren adap_emac->TX0HDP = 0; 42309cdd1b9SBen Warren } else { 42409cdd1b9SBen Warren /* Init RX channel teardown */ 42509cdd1b9SBen Warren adap_emac->RXTEARDOWN = 1; 42609cdd1b9SBen Warren for(cnt = 0; cnt != 0xfffffffc; cnt = adap_emac->RX0CP) { 42709cdd1b9SBen Warren /* Wait here for Rx teardown completion interrupt to occur 42809cdd1b9SBen Warren * Note: A task delay can be called here to pend rather than 42909cdd1b9SBen Warren * occupying CPU cycles - anyway it has been found that teardown 43009cdd1b9SBen Warren * takes very few cpu cycles and does not affect functionality */ 43109cdd1b9SBen Warren dly--; 43209cdd1b9SBen Warren udelay(1); 43309cdd1b9SBen Warren if (dly == 0) 43409cdd1b9SBen Warren break; 43509cdd1b9SBen Warren } 43609cdd1b9SBen Warren adap_emac->RX0CP = cnt; 43709cdd1b9SBen Warren adap_emac->RX0HDP = 0; 43809cdd1b9SBen Warren } 43909cdd1b9SBen Warren 44009cdd1b9SBen Warren debug_emac("- emac_ch_teardown\n"); 44109cdd1b9SBen Warren } 44209cdd1b9SBen Warren 44309cdd1b9SBen Warren /* Eth device close */ 44409cdd1b9SBen Warren static int davinci_eth_close(void) 44509cdd1b9SBen Warren { 44609cdd1b9SBen Warren debug_emac("+ emac_close\n"); 44709cdd1b9SBen Warren 44809cdd1b9SBen Warren davinci_eth_ch_teardown(EMAC_CH_TX); /* TX Channel teardown */ 44909cdd1b9SBen Warren davinci_eth_ch_teardown(EMAC_CH_RX); /* RX Channel teardown */ 45009cdd1b9SBen Warren 45109cdd1b9SBen Warren /* Reset EMAC module and disable interrupts in wrapper */ 45209cdd1b9SBen Warren adap_emac->SOFTRESET = 1; 45309cdd1b9SBen Warren adap_ewrap->EWCTL = 0; 45409cdd1b9SBen Warren 45509cdd1b9SBen Warren debug_emac("- emac_close\n"); 45609cdd1b9SBen Warren return(1); 45709cdd1b9SBen Warren } 45809cdd1b9SBen Warren 45909cdd1b9SBen Warren static int tx_send_loop = 0; 46009cdd1b9SBen Warren 46109cdd1b9SBen Warren /* 46209cdd1b9SBen Warren * This function sends a single packet on the network and returns 46309cdd1b9SBen Warren * positive number (number of bytes transmitted) or negative for error 46409cdd1b9SBen Warren */ 46509cdd1b9SBen Warren static int davinci_eth_send_packet (volatile void *packet, int length) 46609cdd1b9SBen Warren { 46709cdd1b9SBen Warren int ret_status = -1; 46809cdd1b9SBen Warren 46909cdd1b9SBen Warren tx_send_loop = 0; 47009cdd1b9SBen Warren 47109cdd1b9SBen Warren /* Return error if no link */ 47209cdd1b9SBen Warren if (!phy.get_link_speed (active_phy_addr)) { 47309cdd1b9SBen Warren printf ("WARN: emac_send_packet: No link\n"); 47409cdd1b9SBen Warren return (ret_status); 47509cdd1b9SBen Warren } 47609cdd1b9SBen Warren 47709cdd1b9SBen Warren /* Check packet size and if < EMAC_MIN_ETHERNET_PKT_SIZE, pad it up */ 47809cdd1b9SBen Warren if (length < EMAC_MIN_ETHERNET_PKT_SIZE) { 47909cdd1b9SBen Warren length = EMAC_MIN_ETHERNET_PKT_SIZE; 48009cdd1b9SBen Warren } 48109cdd1b9SBen Warren 48209cdd1b9SBen Warren /* Populate the TX descriptor */ 48309cdd1b9SBen Warren emac_tx_desc->next = 0; 48409cdd1b9SBen Warren emac_tx_desc->buffer = (u_int8_t *) packet; 48509cdd1b9SBen Warren emac_tx_desc->buff_off_len = (length & 0xffff); 48609cdd1b9SBen Warren emac_tx_desc->pkt_flag_len = ((length & 0xffff) | 48709cdd1b9SBen Warren EMAC_CPPI_SOP_BIT | 48809cdd1b9SBen Warren EMAC_CPPI_OWNERSHIP_BIT | 48909cdd1b9SBen Warren EMAC_CPPI_EOP_BIT); 49009cdd1b9SBen Warren /* Send the packet */ 49109cdd1b9SBen Warren adap_emac->TX0HDP = (unsigned int) emac_tx_desc; 49209cdd1b9SBen Warren 49309cdd1b9SBen Warren /* Wait for packet to complete or link down */ 49409cdd1b9SBen Warren while (1) { 49509cdd1b9SBen Warren if (!phy.get_link_speed (active_phy_addr)) { 49609cdd1b9SBen Warren davinci_eth_ch_teardown (EMAC_CH_TX); 49709cdd1b9SBen Warren return (ret_status); 49809cdd1b9SBen Warren } 49909cdd1b9SBen Warren if (adap_emac->TXINTSTATRAW & 0x01) { 50009cdd1b9SBen Warren ret_status = length; 50109cdd1b9SBen Warren break; 50209cdd1b9SBen Warren } 50309cdd1b9SBen Warren tx_send_loop++; 50409cdd1b9SBen Warren } 50509cdd1b9SBen Warren 50609cdd1b9SBen Warren return (ret_status); 50709cdd1b9SBen Warren } 50809cdd1b9SBen Warren 50909cdd1b9SBen Warren /* 51009cdd1b9SBen Warren * This function handles receipt of a packet from the network 51109cdd1b9SBen Warren */ 51209cdd1b9SBen Warren static int davinci_eth_rcv_packet (void) 51309cdd1b9SBen Warren { 51409cdd1b9SBen Warren volatile emac_desc *rx_curr_desc; 51509cdd1b9SBen Warren volatile emac_desc *curr_desc; 51609cdd1b9SBen Warren volatile emac_desc *tail_desc; 51709cdd1b9SBen Warren int status, ret = -1; 51809cdd1b9SBen Warren 51909cdd1b9SBen Warren rx_curr_desc = emac_rx_active_head; 52009cdd1b9SBen Warren status = rx_curr_desc->pkt_flag_len; 52109cdd1b9SBen Warren if ((rx_curr_desc) && ((status & EMAC_CPPI_OWNERSHIP_BIT) == 0)) { 52209cdd1b9SBen Warren if (status & EMAC_CPPI_RX_ERROR_FRAME) { 52309cdd1b9SBen Warren /* Error in packet - discard it and requeue desc */ 52409cdd1b9SBen Warren printf ("WARN: emac_rcv_pkt: Error in packet\n"); 52509cdd1b9SBen Warren } else { 52609cdd1b9SBen Warren NetReceive (rx_curr_desc->buffer, 52709cdd1b9SBen Warren (rx_curr_desc->buff_off_len & 0xffff)); 52809cdd1b9SBen Warren ret = rx_curr_desc->buff_off_len & 0xffff; 52909cdd1b9SBen Warren } 53009cdd1b9SBen Warren 53109cdd1b9SBen Warren /* Ack received packet descriptor */ 53209cdd1b9SBen Warren adap_emac->RX0CP = (unsigned int) rx_curr_desc; 53309cdd1b9SBen Warren curr_desc = rx_curr_desc; 53409cdd1b9SBen Warren emac_rx_active_head = 53509cdd1b9SBen Warren (volatile emac_desc *) rx_curr_desc->next; 53609cdd1b9SBen Warren 53709cdd1b9SBen Warren if (status & EMAC_CPPI_EOQ_BIT) { 53809cdd1b9SBen Warren if (emac_rx_active_head) { 53909cdd1b9SBen Warren adap_emac->RX0HDP = 54009cdd1b9SBen Warren (unsigned int) emac_rx_active_head; 54109cdd1b9SBen Warren } else { 54209cdd1b9SBen Warren emac_rx_queue_active = 0; 54309cdd1b9SBen Warren printf ("INFO:emac_rcv_packet: RX Queue not active\n"); 54409cdd1b9SBen Warren } 54509cdd1b9SBen Warren } 54609cdd1b9SBen Warren 54709cdd1b9SBen Warren /* Recycle RX descriptor */ 54809cdd1b9SBen Warren rx_curr_desc->buff_off_len = EMAC_MAX_ETHERNET_PKT_SIZE; 54909cdd1b9SBen Warren rx_curr_desc->pkt_flag_len = EMAC_CPPI_OWNERSHIP_BIT; 55009cdd1b9SBen Warren rx_curr_desc->next = 0; 55109cdd1b9SBen Warren 55209cdd1b9SBen Warren if (emac_rx_active_head == 0) { 55309cdd1b9SBen Warren printf ("INFO: emac_rcv_pkt: active queue head = 0\n"); 55409cdd1b9SBen Warren emac_rx_active_head = curr_desc; 55509cdd1b9SBen Warren emac_rx_active_tail = curr_desc; 55609cdd1b9SBen Warren if (emac_rx_queue_active != 0) { 55709cdd1b9SBen Warren adap_emac->RX0HDP = 55809cdd1b9SBen Warren (unsigned int) emac_rx_active_head; 55909cdd1b9SBen Warren printf ("INFO: emac_rcv_pkt: active queue head = 0, HDP fired\n"); 56009cdd1b9SBen Warren emac_rx_queue_active = 1; 56109cdd1b9SBen Warren } 56209cdd1b9SBen Warren } else { 56309cdd1b9SBen Warren tail_desc = emac_rx_active_tail; 56409cdd1b9SBen Warren emac_rx_active_tail = curr_desc; 56509cdd1b9SBen Warren tail_desc->next = (unsigned int) curr_desc; 56609cdd1b9SBen Warren status = tail_desc->pkt_flag_len; 56709cdd1b9SBen Warren if (status & EMAC_CPPI_EOQ_BIT) { 56809cdd1b9SBen Warren adap_emac->RX0HDP = (unsigned int) curr_desc; 56909cdd1b9SBen Warren status &= ~EMAC_CPPI_EOQ_BIT; 57009cdd1b9SBen Warren tail_desc->pkt_flag_len = status; 57109cdd1b9SBen Warren } 57209cdd1b9SBen Warren } 57309cdd1b9SBen Warren return (ret); 57409cdd1b9SBen Warren } 57509cdd1b9SBen Warren return (0); 57609cdd1b9SBen Warren } 57709cdd1b9SBen Warren 578*8cc13c13SBen Warren /* 579*8cc13c13SBen Warren * This function initializes the emac hardware. It does NOT initialize 580*8cc13c13SBen Warren * EMAC modules power or pin multiplexors, that is done by board_init() 581*8cc13c13SBen Warren * much earlier in bootup process. Returns 1 on success, 0 otherwise. 582*8cc13c13SBen Warren */ 583*8cc13c13SBen Warren static int davinci_eth_hw_init(void) 584*8cc13c13SBen Warren { 585*8cc13c13SBen Warren u_int32_t phy_id; 586*8cc13c13SBen Warren u_int16_t tmp; 587*8cc13c13SBen Warren int i; 58809cdd1b9SBen Warren 589*8cc13c13SBen Warren davinci_eth_mdio_enable(); 590*8cc13c13SBen Warren 591*8cc13c13SBen Warren for (i = 0; i < 256; i++) { 592*8cc13c13SBen Warren if (adap_mdio->ALIVE) 593*8cc13c13SBen Warren break; 594*8cc13c13SBen Warren udelay(10); 595*8cc13c13SBen Warren } 596*8cc13c13SBen Warren 597*8cc13c13SBen Warren if (i >= 256) { 598*8cc13c13SBen Warren printf("No ETH PHY detected!!!\n"); 599*8cc13c13SBen Warren return(0); 600*8cc13c13SBen Warren } 601*8cc13c13SBen Warren 602*8cc13c13SBen Warren /* Find if a PHY is connected and get it's address */ 603*8cc13c13SBen Warren if (!davinci_eth_phy_detect()) 604*8cc13c13SBen Warren return(0); 605*8cc13c13SBen Warren 606*8cc13c13SBen Warren /* Get PHY ID and initialize phy_ops for a detected PHY */ 607*8cc13c13SBen Warren if (!davinci_eth_phy_read(active_phy_addr, PHY_PHYIDR1, &tmp)) { 608*8cc13c13SBen Warren active_phy_addr = 0xff; 609*8cc13c13SBen Warren return(0); 610*8cc13c13SBen Warren } 611*8cc13c13SBen Warren 612*8cc13c13SBen Warren phy_id = (tmp << 16) & 0xffff0000; 613*8cc13c13SBen Warren 614*8cc13c13SBen Warren if (!davinci_eth_phy_read(active_phy_addr, PHY_PHYIDR2, &tmp)) { 615*8cc13c13SBen Warren active_phy_addr = 0xff; 616*8cc13c13SBen Warren return(0); 617*8cc13c13SBen Warren } 618*8cc13c13SBen Warren 619*8cc13c13SBen Warren phy_id |= tmp & 0x0000ffff; 620*8cc13c13SBen Warren 621*8cc13c13SBen Warren switch (phy_id) { 622*8cc13c13SBen Warren case PHY_LXT972: 623*8cc13c13SBen Warren sprintf(phy.name, "LXT972 @ 0x%02x", active_phy_addr); 624*8cc13c13SBen Warren phy.init = lxt972_init_phy; 625*8cc13c13SBen Warren phy.is_phy_connected = lxt972_is_phy_connected; 626*8cc13c13SBen Warren phy.get_link_speed = lxt972_get_link_speed; 627*8cc13c13SBen Warren phy.auto_negotiate = lxt972_auto_negotiate; 628*8cc13c13SBen Warren break; 629*8cc13c13SBen Warren case PHY_DP83848: 630*8cc13c13SBen Warren sprintf(phy.name, "DP83848 @ 0x%02x", active_phy_addr); 631*8cc13c13SBen Warren phy.init = dp83848_init_phy; 632*8cc13c13SBen Warren phy.is_phy_connected = dp83848_is_phy_connected; 633*8cc13c13SBen Warren phy.get_link_speed = dp83848_get_link_speed; 634*8cc13c13SBen Warren phy.auto_negotiate = dp83848_auto_negotiate; 635*8cc13c13SBen Warren break; 636*8cc13c13SBen Warren default: 637*8cc13c13SBen Warren sprintf(phy.name, "GENERIC @ 0x%02x", active_phy_addr); 638*8cc13c13SBen Warren phy.init = gen_init_phy; 639*8cc13c13SBen Warren phy.is_phy_connected = gen_is_phy_connected; 640*8cc13c13SBen Warren phy.get_link_speed = gen_get_link_speed; 641*8cc13c13SBen Warren phy.auto_negotiate = gen_auto_negotiate; 642*8cc13c13SBen Warren } 643*8cc13c13SBen Warren 644*8cc13c13SBen Warren printf("Ethernet PHY: %s\n", phy.name); 645*8cc13c13SBen Warren 646*8cc13c13SBen Warren return(1); 647*8cc13c13SBen Warren } 648