109cdd1b9SBen Warren /* 209cdd1b9SBen Warren * Ethernet driver for TI TMS320DM644x (DaVinci) chips. 309cdd1b9SBen Warren * 409cdd1b9SBen Warren * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net> 509cdd1b9SBen Warren * 609cdd1b9SBen Warren * Parts shamelessly stolen from TI's dm644x_emac.c. Original copyright 709cdd1b9SBen Warren * follows: 809cdd1b9SBen Warren * 909cdd1b9SBen Warren * ---------------------------------------------------------------------------- 1009cdd1b9SBen Warren * 1109cdd1b9SBen Warren * dm644x_emac.c 1209cdd1b9SBen Warren * 1309cdd1b9SBen Warren * TI DaVinci (DM644X) EMAC peripheral driver source for DV-EVM 1409cdd1b9SBen Warren * 1509cdd1b9SBen Warren * Copyright (C) 2005 Texas Instruments. 1609cdd1b9SBen Warren * 1709cdd1b9SBen Warren * ---------------------------------------------------------------------------- 1809cdd1b9SBen Warren * 191a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 2009cdd1b9SBen Warren * 2109cdd1b9SBen Warren * Modifications: 2209cdd1b9SBen Warren * ver. 1.0: Sep 2005, Anant Gole - Created EMAC version for uBoot. 2309cdd1b9SBen Warren * ver 1.1: Nov 2005, Anant Gole - Extended the RX logic for multiple descriptors 2409cdd1b9SBen Warren */ 2509cdd1b9SBen Warren #include <common.h> 2609cdd1b9SBen Warren #include <command.h> 2709cdd1b9SBen Warren #include <net.h> 2809cdd1b9SBen Warren #include <miiphy.h> 298453587eSBen Warren #include <malloc.h> 30ee3fad87SJeroen Hofstee #include <netdev.h> 312aa87202SIlya Yanok #include <linux/compiler.h> 3209cdd1b9SBen Warren #include <asm/arch/emac_defs.h> 33d7e35437SNick Thompson #include <asm/io.h> 347c587d32SIlya Yanok #include "davinci_emac.h" 3509cdd1b9SBen Warren 3609cdd1b9SBen Warren unsigned int emac_dbg = 0; 3709cdd1b9SBen Warren #define debug_emac(fmt,args...) if (emac_dbg) printf(fmt,##args) 3809cdd1b9SBen Warren 3982b77217SIlya Yanok #ifdef EMAC_HW_RAM_ADDR 4082b77217SIlya Yanok static inline unsigned long BD_TO_HW(unsigned long x) 4182b77217SIlya Yanok { 4282b77217SIlya Yanok if (x == 0) 4382b77217SIlya Yanok return 0; 4482b77217SIlya Yanok 4582b77217SIlya Yanok return x - EMAC_WRAPPER_RAM_ADDR + EMAC_HW_RAM_ADDR; 4682b77217SIlya Yanok } 4782b77217SIlya Yanok 4882b77217SIlya Yanok static inline unsigned long HW_TO_BD(unsigned long x) 4982b77217SIlya Yanok { 5082b77217SIlya Yanok if (x == 0) 5182b77217SIlya Yanok return 0; 5282b77217SIlya Yanok 5382b77217SIlya Yanok return x - EMAC_HW_RAM_ADDR + EMAC_WRAPPER_RAM_ADDR; 5482b77217SIlya Yanok } 5582b77217SIlya Yanok #else 5682b77217SIlya Yanok #define BD_TO_HW(x) (x) 5782b77217SIlya Yanok #define HW_TO_BD(x) (x) 5882b77217SIlya Yanok #endif 5982b77217SIlya Yanok 60d7e35437SNick Thompson #ifdef DAVINCI_EMAC_GIG_ENABLE 61fb1d6332SManjunath Hadli #define emac_gigabit_enable(phy_addr) davinci_eth_gigabit_enable(phy_addr) 62d7e35437SNick Thompson #else 63fb1d6332SManjunath Hadli #define emac_gigabit_enable(phy_addr) /* no gigabit to enable */ 64d7e35437SNick Thompson #endif 65d7e35437SNick Thompson 66882ecfa3SHeiko Schocher #if !defined(CONFIG_SYS_EMAC_TI_CLKDIV) 67882ecfa3SHeiko Schocher #define CONFIG_SYS_EMAC_TI_CLKDIV ((EMAC_MDIO_BUS_FREQ / \ 68882ecfa3SHeiko Schocher EMAC_MDIO_CLOCK_FREQ) - 1) 69882ecfa3SHeiko Schocher #endif 70882ecfa3SHeiko Schocher 7109cdd1b9SBen Warren static void davinci_eth_mdio_enable(void); 7209cdd1b9SBen Warren 7309cdd1b9SBen Warren static int gen_init_phy(int phy_addr); 7409cdd1b9SBen Warren static int gen_is_phy_connected(int phy_addr); 7509cdd1b9SBen Warren static int gen_get_link_speed(int phy_addr); 7609cdd1b9SBen Warren static int gen_auto_negotiate(int phy_addr); 7709cdd1b9SBen Warren 7809cdd1b9SBen Warren void eth_mdio_enable(void) 7909cdd1b9SBen Warren { 8009cdd1b9SBen Warren davinci_eth_mdio_enable(); 8109cdd1b9SBen Warren } 8209cdd1b9SBen Warren 8309cdd1b9SBen Warren /* EMAC Addresses */ 8409cdd1b9SBen Warren static volatile emac_regs *adap_emac = (emac_regs *)EMAC_BASE_ADDR; 8509cdd1b9SBen Warren static volatile ewrap_regs *adap_ewrap = (ewrap_regs *)EMAC_WRAPPER_BASE_ADDR; 8609cdd1b9SBen Warren static volatile mdio_regs *adap_mdio = (mdio_regs *)EMAC_MDIO_BASE_ADDR; 8709cdd1b9SBen Warren 8809cdd1b9SBen Warren /* EMAC descriptors */ 8909cdd1b9SBen Warren static volatile emac_desc *emac_rx_desc = (emac_desc *)(EMAC_WRAPPER_RAM_ADDR + EMAC_RX_DESC_BASE); 9009cdd1b9SBen Warren static volatile emac_desc *emac_tx_desc = (emac_desc *)(EMAC_WRAPPER_RAM_ADDR + EMAC_TX_DESC_BASE); 9109cdd1b9SBen Warren static volatile emac_desc *emac_rx_active_head = 0; 9209cdd1b9SBen Warren static volatile emac_desc *emac_rx_active_tail = 0; 9309cdd1b9SBen Warren static int emac_rx_queue_active = 0; 9409cdd1b9SBen Warren 9509cdd1b9SBen Warren /* Receive packet buffers */ 962aa87202SIlya Yanok static unsigned char emac_rx_buffers[EMAC_MAX_RX_BUFFERS * EMAC_RXBUF_SIZE] 972aa87202SIlya Yanok __aligned(ARCH_DMA_MINALIGN); 9809cdd1b9SBen Warren 99dc02badaSHeiko Schocher #ifndef CONFIG_SYS_DAVINCI_EMAC_PHY_COUNT 100dc02badaSHeiko Schocher #define CONFIG_SYS_DAVINCI_EMAC_PHY_COUNT 3 101dc02badaSHeiko Schocher #endif 10209cdd1b9SBen Warren 103062fe7d3SManjunath Hadli /* PHY address for a discovered PHY (0xff - not found) */ 104dc02badaSHeiko Schocher static u_int8_t active_phy_addr[CONFIG_SYS_DAVINCI_EMAC_PHY_COUNT]; 105062fe7d3SManjunath Hadli 106062fe7d3SManjunath Hadli /* number of PHY found active */ 107062fe7d3SManjunath Hadli static u_int8_t num_phy; 108062fe7d3SManjunath Hadli 109dc02badaSHeiko Schocher phy_t phy[CONFIG_SYS_DAVINCI_EMAC_PHY_COUNT]; 11009cdd1b9SBen Warren 1112aa87202SIlya Yanok static inline void davinci_flush_rx_descs(void) 1122aa87202SIlya Yanok { 1132aa87202SIlya Yanok /* flush the whole RX descs area */ 1142aa87202SIlya Yanok flush_dcache_range(EMAC_WRAPPER_RAM_ADDR + EMAC_RX_DESC_BASE, 1152aa87202SIlya Yanok EMAC_WRAPPER_RAM_ADDR + EMAC_TX_DESC_BASE); 1162aa87202SIlya Yanok } 1172aa87202SIlya Yanok 1182aa87202SIlya Yanok static inline void davinci_invalidate_rx_descs(void) 1192aa87202SIlya Yanok { 1202aa87202SIlya Yanok /* invalidate the whole RX descs area */ 1212aa87202SIlya Yanok invalidate_dcache_range(EMAC_WRAPPER_RAM_ADDR + EMAC_RX_DESC_BASE, 1222aa87202SIlya Yanok EMAC_WRAPPER_RAM_ADDR + EMAC_TX_DESC_BASE); 1232aa87202SIlya Yanok } 1242aa87202SIlya Yanok 1252aa87202SIlya Yanok static inline void davinci_flush_desc(emac_desc *desc) 1262aa87202SIlya Yanok { 1272aa87202SIlya Yanok flush_dcache_range((unsigned long)desc, 1282aa87202SIlya Yanok (unsigned long)desc + sizeof(*desc)); 1292aa87202SIlya Yanok } 1302aa87202SIlya Yanok 1317b37a27eSBen Gardiner static int davinci_eth_set_mac_addr(struct eth_device *dev) 1327b37a27eSBen Gardiner { 1337b37a27eSBen Gardiner unsigned long mac_hi; 1347b37a27eSBen Gardiner unsigned long mac_lo; 1357b37a27eSBen Gardiner 1367b37a27eSBen Gardiner /* 1377b37a27eSBen Gardiner * Set MAC Addresses & Init multicast Hash to 0 (disable any multicast 1387b37a27eSBen Gardiner * receive) 1397b37a27eSBen Gardiner * Using channel 0 only - other channels are disabled 1407b37a27eSBen Gardiner * */ 1417b37a27eSBen Gardiner writel(0, &adap_emac->MACINDEX); 1427b37a27eSBen Gardiner mac_hi = (dev->enetaddr[3] << 24) | 1437b37a27eSBen Gardiner (dev->enetaddr[2] << 16) | 1447b37a27eSBen Gardiner (dev->enetaddr[1] << 8) | 1457b37a27eSBen Gardiner (dev->enetaddr[0]); 1467b37a27eSBen Gardiner mac_lo = (dev->enetaddr[5] << 8) | 1477b37a27eSBen Gardiner (dev->enetaddr[4]); 1487b37a27eSBen Gardiner 1497b37a27eSBen Gardiner writel(mac_hi, &adap_emac->MACADDRHI); 1507b37a27eSBen Gardiner #if defined(DAVINCI_EMAC_VERSION2) 1517b37a27eSBen Gardiner writel(mac_lo | EMAC_MAC_ADDR_IS_VALID | EMAC_MAC_ADDR_MATCH, 1527b37a27eSBen Gardiner &adap_emac->MACADDRLO); 1537b37a27eSBen Gardiner #else 1547b37a27eSBen Gardiner writel(mac_lo, &adap_emac->MACADDRLO); 1557b37a27eSBen Gardiner #endif 1567b37a27eSBen Gardiner 1577b37a27eSBen Gardiner writel(0, &adap_emac->MACHASH1); 1587b37a27eSBen Gardiner writel(0, &adap_emac->MACHASH2); 1597b37a27eSBen Gardiner 1607b37a27eSBen Gardiner /* Set source MAC address - REQUIRED */ 1617b37a27eSBen Gardiner writel(mac_hi, &adap_emac->MACSRCADDRHI); 1627b37a27eSBen Gardiner writel(mac_lo, &adap_emac->MACSRCADDRLO); 1637b37a27eSBen Gardiner 1647b37a27eSBen Gardiner 1657b37a27eSBen Gardiner return 0; 1667b37a27eSBen Gardiner } 1677b37a27eSBen Gardiner 16809cdd1b9SBen Warren static void davinci_eth_mdio_enable(void) 16909cdd1b9SBen Warren { 17009cdd1b9SBen Warren u_int32_t clkdiv; 17109cdd1b9SBen Warren 172882ecfa3SHeiko Schocher clkdiv = CONFIG_SYS_EMAC_TI_CLKDIV; 17309cdd1b9SBen Warren 174d7e35437SNick Thompson writel((clkdiv & 0xff) | 17509cdd1b9SBen Warren MDIO_CONTROL_ENABLE | 17609cdd1b9SBen Warren MDIO_CONTROL_FAULT | 177d7e35437SNick Thompson MDIO_CONTROL_FAULT_ENABLE, 178d7e35437SNick Thompson &adap_mdio->CONTROL); 17909cdd1b9SBen Warren 180d7e35437SNick Thompson while (readl(&adap_mdio->CONTROL) & MDIO_CONTROL_IDLE) 181d7e35437SNick Thompson ; 18209cdd1b9SBen Warren } 18309cdd1b9SBen Warren 18409cdd1b9SBen Warren /* 18509cdd1b9SBen Warren * Tries to find an active connected PHY. Returns 1 if address if found. 18609cdd1b9SBen Warren * If no active PHY (or more than one PHY) found returns 0. 18709cdd1b9SBen Warren * Sets active_phy_addr variable. 18809cdd1b9SBen Warren */ 18909cdd1b9SBen Warren static int davinci_eth_phy_detect(void) 19009cdd1b9SBen Warren { 19109cdd1b9SBen Warren u_int32_t phy_act_state; 19209cdd1b9SBen Warren int i; 193062fe7d3SManjunath Hadli int j; 194062fe7d3SManjunath Hadli unsigned int count = 0; 19509cdd1b9SBen Warren 196dc02badaSHeiko Schocher for (i = 0; i < CONFIG_SYS_DAVINCI_EMAC_PHY_COUNT; i++) 197dc02badaSHeiko Schocher active_phy_addr[i] = 0xff; 19809cdd1b9SBen Warren 199062fe7d3SManjunath Hadli udelay(1000); 200062fe7d3SManjunath Hadli phy_act_state = readl(&adap_mdio->ALIVE); 201062fe7d3SManjunath Hadli 202d7e35437SNick Thompson if (phy_act_state == 0) 203062fe7d3SManjunath Hadli return 0; /* No active PHYs */ 20409cdd1b9SBen Warren 20509cdd1b9SBen Warren debug_emac("davinci_eth_phy_detect(), ALIVE = 0x%08x\n", phy_act_state); 20609cdd1b9SBen Warren 207062fe7d3SManjunath Hadli for (i = 0, j = 0; i < 32; i++) 20809cdd1b9SBen Warren if (phy_act_state & (1 << i)) { 209062fe7d3SManjunath Hadli count++; 210b6090098SPrabhakar Lad if (count <= CONFIG_SYS_DAVINCI_EMAC_PHY_COUNT) { 211062fe7d3SManjunath Hadli active_phy_addr[j++] = i; 212dc02badaSHeiko Schocher } else { 213dc02badaSHeiko Schocher printf("%s: to many PHYs detected.\n", 214dc02badaSHeiko Schocher __func__); 215dc02badaSHeiko Schocher count = 0; 216dc02badaSHeiko Schocher break; 217dc02badaSHeiko Schocher } 21809cdd1b9SBen Warren } 21909cdd1b9SBen Warren 220062fe7d3SManjunath Hadli num_phy = count; 221062fe7d3SManjunath Hadli 222062fe7d3SManjunath Hadli return count; 22309cdd1b9SBen Warren } 22409cdd1b9SBen Warren 22509cdd1b9SBen Warren 22609cdd1b9SBen Warren /* Read a PHY register via MDIO inteface. Returns 1 on success, 0 otherwise */ 22709cdd1b9SBen Warren int davinci_eth_phy_read(u_int8_t phy_addr, u_int8_t reg_num, u_int16_t *data) 22809cdd1b9SBen Warren { 22909cdd1b9SBen Warren int tmp; 23009cdd1b9SBen Warren 231d7e35437SNick Thompson while (readl(&adap_mdio->USERACCESS0) & MDIO_USERACCESS0_GO) 232d7e35437SNick Thompson ; 23309cdd1b9SBen Warren 234d7e35437SNick Thompson writel(MDIO_USERACCESS0_GO | 23509cdd1b9SBen Warren MDIO_USERACCESS0_WRITE_READ | 23609cdd1b9SBen Warren ((reg_num & 0x1f) << 21) | 237d7e35437SNick Thompson ((phy_addr & 0x1f) << 16), 238d7e35437SNick Thompson &adap_mdio->USERACCESS0); 23909cdd1b9SBen Warren 24009cdd1b9SBen Warren /* Wait for command to complete */ 241d7e35437SNick Thompson while ((tmp = readl(&adap_mdio->USERACCESS0)) & MDIO_USERACCESS0_GO) 242d7e35437SNick Thompson ; 24309cdd1b9SBen Warren 24409cdd1b9SBen Warren if (tmp & MDIO_USERACCESS0_ACK) { 24509cdd1b9SBen Warren *data = tmp & 0xffff; 246*875e0bc6SJoe Hershberger return 0; 24709cdd1b9SBen Warren } 24809cdd1b9SBen Warren 249*875e0bc6SJoe Hershberger return -EIO; 25009cdd1b9SBen Warren } 25109cdd1b9SBen Warren 25209cdd1b9SBen Warren /* Write to a PHY register via MDIO inteface. Blocks until operation is complete. */ 25309cdd1b9SBen Warren int davinci_eth_phy_write(u_int8_t phy_addr, u_int8_t reg_num, u_int16_t data) 25409cdd1b9SBen Warren { 25509cdd1b9SBen Warren 256d7e35437SNick Thompson while (readl(&adap_mdio->USERACCESS0) & MDIO_USERACCESS0_GO) 257d7e35437SNick Thompson ; 25809cdd1b9SBen Warren 259d7e35437SNick Thompson writel(MDIO_USERACCESS0_GO | 26009cdd1b9SBen Warren MDIO_USERACCESS0_WRITE_WRITE | 26109cdd1b9SBen Warren ((reg_num & 0x1f) << 21) | 26209cdd1b9SBen Warren ((phy_addr & 0x1f) << 16) | 263d7e35437SNick Thompson (data & 0xffff), 264d7e35437SNick Thompson &adap_mdio->USERACCESS0); 26509cdd1b9SBen Warren 26609cdd1b9SBen Warren /* Wait for command to complete */ 267d7e35437SNick Thompson while (readl(&adap_mdio->USERACCESS0) & MDIO_USERACCESS0_GO) 268d7e35437SNick Thompson ; 26909cdd1b9SBen Warren 270*875e0bc6SJoe Hershberger return 0; 27109cdd1b9SBen Warren } 27209cdd1b9SBen Warren 27309cdd1b9SBen Warren /* PHY functions for a generic PHY */ 27409cdd1b9SBen Warren static int gen_init_phy(int phy_addr) 27509cdd1b9SBen Warren { 27609cdd1b9SBen Warren int ret = 1; 27709cdd1b9SBen Warren 27809cdd1b9SBen Warren if (gen_get_link_speed(phy_addr)) { 27909cdd1b9SBen Warren /* Try another time */ 28009cdd1b9SBen Warren ret = gen_get_link_speed(phy_addr); 28109cdd1b9SBen Warren } 28209cdd1b9SBen Warren 28309cdd1b9SBen Warren return(ret); 28409cdd1b9SBen Warren } 28509cdd1b9SBen Warren 28609cdd1b9SBen Warren static int gen_is_phy_connected(int phy_addr) 28709cdd1b9SBen Warren { 28809cdd1b9SBen Warren u_int16_t dummy; 28909cdd1b9SBen Warren 290062fe7d3SManjunath Hadli return davinci_eth_phy_read(phy_addr, MII_PHYSID1, &dummy); 291062fe7d3SManjunath Hadli } 292062fe7d3SManjunath Hadli 293062fe7d3SManjunath Hadli static int get_active_phy(void) 294062fe7d3SManjunath Hadli { 295062fe7d3SManjunath Hadli int i; 296062fe7d3SManjunath Hadli 297062fe7d3SManjunath Hadli for (i = 0; i < num_phy; i++) 298062fe7d3SManjunath Hadli if (phy[i].get_link_speed(active_phy_addr[i])) 299062fe7d3SManjunath Hadli return i; 300062fe7d3SManjunath Hadli 301062fe7d3SManjunath Hadli return -1; /* Return error if no link */ 30209cdd1b9SBen Warren } 30309cdd1b9SBen Warren 30409cdd1b9SBen Warren static int gen_get_link_speed(int phy_addr) 30509cdd1b9SBen Warren { 30609cdd1b9SBen Warren u_int16_t tmp; 30709cdd1b9SBen Warren 308d2607401SSudhakar Rajashekhara if (davinci_eth_phy_read(phy_addr, MII_STATUS_REG, &tmp) && 309d2607401SSudhakar Rajashekhara (tmp & 0x04)) { 310d2607401SSudhakar Rajashekhara #if defined(CONFIG_DRIVER_TI_EMAC_USE_RMII) && \ 311d2607401SSudhakar Rajashekhara defined(CONFIG_MACH_DAVINCI_DA850_EVM) 3127d2fade7SBen Gardiner davinci_eth_phy_read(phy_addr, MII_LPA, &tmp); 313d2607401SSudhakar Rajashekhara 314d2607401SSudhakar Rajashekhara /* Speed doesn't matter, there is no setting for it in EMAC. */ 3157d2fade7SBen Gardiner if (tmp & (LPA_100FULL | LPA_10FULL)) { 316d2607401SSudhakar Rajashekhara /* set EMAC for Full Duplex */ 317d2607401SSudhakar Rajashekhara writel(EMAC_MACCONTROL_MIIEN_ENABLE | 318d2607401SSudhakar Rajashekhara EMAC_MACCONTROL_FULLDUPLEX_ENABLE, 319d2607401SSudhakar Rajashekhara &adap_emac->MACCONTROL); 320d2607401SSudhakar Rajashekhara } else { 321d2607401SSudhakar Rajashekhara /*set EMAC for Half Duplex */ 322d2607401SSudhakar Rajashekhara writel(EMAC_MACCONTROL_MIIEN_ENABLE, 323d2607401SSudhakar Rajashekhara &adap_emac->MACCONTROL); 324d2607401SSudhakar Rajashekhara } 325d2607401SSudhakar Rajashekhara 3267d2fade7SBen Gardiner if (tmp & (LPA_100FULL | LPA_100HALF)) 327d2607401SSudhakar Rajashekhara writel(readl(&adap_emac->MACCONTROL) | 328d2607401SSudhakar Rajashekhara EMAC_MACCONTROL_RMIISPEED_100, 329d2607401SSudhakar Rajashekhara &adap_emac->MACCONTROL); 330d2607401SSudhakar Rajashekhara else 331d2607401SSudhakar Rajashekhara writel(readl(&adap_emac->MACCONTROL) & 332d2607401SSudhakar Rajashekhara ~EMAC_MACCONTROL_RMIISPEED_100, 333d2607401SSudhakar Rajashekhara &adap_emac->MACCONTROL); 334d2607401SSudhakar Rajashekhara #endif 33509cdd1b9SBen Warren return(1); 336d2607401SSudhakar Rajashekhara } 33709cdd1b9SBen Warren 33809cdd1b9SBen Warren return(0); 33909cdd1b9SBen Warren } 34009cdd1b9SBen Warren 34109cdd1b9SBen Warren static int gen_auto_negotiate(int phy_addr) 34209cdd1b9SBen Warren { 34309cdd1b9SBen Warren u_int16_t tmp; 344cc4bd47fSManjunath Hadli u_int16_t val; 345cc4bd47fSManjunath Hadli unsigned long cntr = 0; 346cc4bd47fSManjunath Hadli 347cc4bd47fSManjunath Hadli if (!davinci_eth_phy_read(phy_addr, MII_BMCR, &tmp)) 348cc4bd47fSManjunath Hadli return 0; 349cc4bd47fSManjunath Hadli 350cc4bd47fSManjunath Hadli val = tmp | BMCR_FULLDPLX | BMCR_ANENABLE | 351cc4bd47fSManjunath Hadli BMCR_SPEED100; 352cc4bd47fSManjunath Hadli davinci_eth_phy_write(phy_addr, MII_BMCR, val); 353cc4bd47fSManjunath Hadli 354cc4bd47fSManjunath Hadli if (!davinci_eth_phy_read(phy_addr, MII_ADVERTISE, &val)) 355cc4bd47fSManjunath Hadli return 0; 356cc4bd47fSManjunath Hadli 357cc4bd47fSManjunath Hadli val |= (ADVERTISE_100FULL | ADVERTISE_100HALF | ADVERTISE_10FULL | 358cc4bd47fSManjunath Hadli ADVERTISE_10HALF); 359cc4bd47fSManjunath Hadli davinci_eth_phy_write(phy_addr, MII_ADVERTISE, val); 36009cdd1b9SBen Warren 3618ef583a0SMike Frysinger if (!davinci_eth_phy_read(phy_addr, MII_BMCR, &tmp)) 36209cdd1b9SBen Warren return(0); 36309cdd1b9SBen Warren 36409cdd1b9SBen Warren /* Restart Auto_negotiation */ 365cc4bd47fSManjunath Hadli tmp |= BMCR_ANRESTART; 3668ef583a0SMike Frysinger davinci_eth_phy_write(phy_addr, MII_BMCR, tmp); 36709cdd1b9SBen Warren 36809cdd1b9SBen Warren /*check AutoNegotiate complete */ 369cc4bd47fSManjunath Hadli do { 370cc4bd47fSManjunath Hadli udelay(40000); 371cc4bd47fSManjunath Hadli if (!davinci_eth_phy_read(phy_addr, MII_BMSR, &tmp)) 372cc4bd47fSManjunath Hadli return 0; 373cc4bd47fSManjunath Hadli 374cc4bd47fSManjunath Hadli if (tmp & BMSR_ANEGCOMPLETE) 375cc4bd47fSManjunath Hadli break; 376cc4bd47fSManjunath Hadli 377cc4bd47fSManjunath Hadli cntr++; 378cc4bd47fSManjunath Hadli } while (cntr < 200); 379cc4bd47fSManjunath Hadli 3808ef583a0SMike Frysinger if (!davinci_eth_phy_read(phy_addr, MII_BMSR, &tmp)) 38109cdd1b9SBen Warren return(0); 38209cdd1b9SBen Warren 3838ef583a0SMike Frysinger if (!(tmp & BMSR_ANEGCOMPLETE)) 38409cdd1b9SBen Warren return(0); 38509cdd1b9SBen Warren 38609cdd1b9SBen Warren return(gen_get_link_speed(phy_addr)); 38709cdd1b9SBen Warren } 38809cdd1b9SBen Warren /* End of generic PHY functions */ 38909cdd1b9SBen Warren 39009cdd1b9SBen Warren 39109cdd1b9SBen Warren #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) 3925a49f174SJoe Hershberger static int davinci_mii_phy_read(struct mii_dev *bus, int addr, int devad, 3935a49f174SJoe Hershberger int reg) 39409cdd1b9SBen Warren { 3955a49f174SJoe Hershberger unsigned short value = 0; 396*875e0bc6SJoe Hershberger int retval = davinci_eth_phy_read(addr, reg, &value); 3975a49f174SJoe Hershberger if (retval < 0) 3985a49f174SJoe Hershberger return retval; 3995a49f174SJoe Hershberger return value; 40009cdd1b9SBen Warren } 40109cdd1b9SBen Warren 4025a49f174SJoe Hershberger static int davinci_mii_phy_write(struct mii_dev *bus, int addr, int devad, 4035a49f174SJoe Hershberger int reg, u16 value) 40409cdd1b9SBen Warren { 405*875e0bc6SJoe Hershberger return davinci_eth_phy_write(addr, reg, value); 40609cdd1b9SBen Warren } 40709cdd1b9SBen Warren #endif 40809cdd1b9SBen Warren 409fb1d6332SManjunath Hadli static void __attribute__((unused)) davinci_eth_gigabit_enable(int phy_addr) 410d7e35437SNick Thompson { 411d7e35437SNick Thompson u_int16_t data; 412d7e35437SNick Thompson 413fb1d6332SManjunath Hadli if (davinci_eth_phy_read(phy_addr, 0, &data)) { 414d7e35437SNick Thompson if (data & (1 << 6)) { /* speed selection MSB */ 415d7e35437SNick Thompson /* 416d7e35437SNick Thompson * Check if link detected is giga-bit 417d7e35437SNick Thompson * If Gigabit mode detected, enable gigbit in MAC 418d7e35437SNick Thompson */ 4194b9b9e7cSSandeep Paulraj writel(readl(&adap_emac->MACCONTROL) | 4204b9b9e7cSSandeep Paulraj EMAC_MACCONTROL_GIGFORCE | 421d7e35437SNick Thompson EMAC_MACCONTROL_GIGABIT_ENABLE, 422d7e35437SNick Thompson &adap_emac->MACCONTROL); 423d7e35437SNick Thompson } 424d7e35437SNick Thompson } 425d7e35437SNick Thompson } 42609cdd1b9SBen Warren 42709cdd1b9SBen Warren /* Eth device open */ 4288453587eSBen Warren static int davinci_eth_open(struct eth_device *dev, bd_t *bis) 42909cdd1b9SBen Warren { 43009cdd1b9SBen Warren dv_reg_p addr; 43109cdd1b9SBen Warren u_int32_t clkdiv, cnt; 43209cdd1b9SBen Warren volatile emac_desc *rx_desc; 433062fe7d3SManjunath Hadli int index; 43409cdd1b9SBen Warren 43509cdd1b9SBen Warren debug_emac("+ emac_open\n"); 43609cdd1b9SBen Warren 43709cdd1b9SBen Warren /* Reset EMAC module and disable interrupts in wrapper */ 438d7e35437SNick Thompson writel(1, &adap_emac->SOFTRESET); 439d7e35437SNick Thompson while (readl(&adap_emac->SOFTRESET) != 0) 440d7e35437SNick Thompson ; 441d7e35437SNick Thompson #if defined(DAVINCI_EMAC_VERSION2) 442d7e35437SNick Thompson writel(1, &adap_ewrap->softrst); 443d7e35437SNick Thompson while (readl(&adap_ewrap->softrst) != 0) 444d7e35437SNick Thompson ; 445d7e35437SNick Thompson #else 446d7e35437SNick Thompson writel(0, &adap_ewrap->EWCTL); 44709cdd1b9SBen Warren for (cnt = 0; cnt < 5; cnt++) { 448d7e35437SNick Thompson clkdiv = readl(&adap_ewrap->EWCTL); 44909cdd1b9SBen Warren } 450d7e35437SNick Thompson #endif 45109cdd1b9SBen Warren 452d2607401SSudhakar Rajashekhara #if defined(CONFIG_DRIVER_TI_EMAC_USE_RMII) && \ 453d2607401SSudhakar Rajashekhara defined(CONFIG_MACH_DAVINCI_DA850_EVM) 454d2607401SSudhakar Rajashekhara adap_ewrap->c0rxen = adap_ewrap->c1rxen = adap_ewrap->c2rxen = 0; 455d2607401SSudhakar Rajashekhara adap_ewrap->c0txen = adap_ewrap->c1txen = adap_ewrap->c2txen = 0; 456d2607401SSudhakar Rajashekhara adap_ewrap->c0miscen = adap_ewrap->c1miscen = adap_ewrap->c2miscen = 0; 457d2607401SSudhakar Rajashekhara #endif 45809cdd1b9SBen Warren rx_desc = emac_rx_desc; 45909cdd1b9SBen Warren 460d7e35437SNick Thompson writel(1, &adap_emac->TXCONTROL); 461d7e35437SNick Thompson writel(1, &adap_emac->RXCONTROL); 46209cdd1b9SBen Warren 4637b37a27eSBen Gardiner davinci_eth_set_mac_addr(dev); 46409cdd1b9SBen Warren 46509cdd1b9SBen Warren /* Set DMA 8 TX / 8 RX Head pointers to 0 */ 46609cdd1b9SBen Warren addr = &adap_emac->TX0HDP; 467abbf2d9bSVishwas Srivastava for (cnt = 0; cnt < 8; cnt++) 468d7e35437SNick Thompson writel(0, addr++); 46909cdd1b9SBen Warren 47009cdd1b9SBen Warren addr = &adap_emac->RX0HDP; 471abbf2d9bSVishwas Srivastava for (cnt = 0; cnt < 8; cnt++) 472d7e35437SNick Thompson writel(0, addr++); 47309cdd1b9SBen Warren 47409cdd1b9SBen Warren /* Clear Statistics (do this before setting MacControl register) */ 47509cdd1b9SBen Warren addr = &adap_emac->RXGOODFRAMES; 47609cdd1b9SBen Warren for(cnt = 0; cnt < EMAC_NUM_STATS; cnt++) 477d7e35437SNick Thompson writel(0, addr++); 47809cdd1b9SBen Warren 47909cdd1b9SBen Warren /* No multicast addressing */ 480d7e35437SNick Thompson writel(0, &adap_emac->MACHASH1); 481d7e35437SNick Thompson writel(0, &adap_emac->MACHASH2); 48209cdd1b9SBen Warren 48309cdd1b9SBen Warren /* Create RX queue and set receive process in place */ 48409cdd1b9SBen Warren emac_rx_active_head = emac_rx_desc; 48509cdd1b9SBen Warren for (cnt = 0; cnt < EMAC_MAX_RX_BUFFERS; cnt++) { 48682b77217SIlya Yanok rx_desc->next = BD_TO_HW((u_int32_t)(rx_desc + 1)); 4872aa87202SIlya Yanok rx_desc->buffer = &emac_rx_buffers[cnt * EMAC_RXBUF_SIZE]; 48809cdd1b9SBen Warren rx_desc->buff_off_len = EMAC_MAX_ETHERNET_PKT_SIZE; 48909cdd1b9SBen Warren rx_desc->pkt_flag_len = EMAC_CPPI_OWNERSHIP_BIT; 49009cdd1b9SBen Warren rx_desc++; 49109cdd1b9SBen Warren } 49209cdd1b9SBen Warren 493d7e35437SNick Thompson /* Finalize the rx desc list */ 49409cdd1b9SBen Warren rx_desc--; 49509cdd1b9SBen Warren rx_desc->next = 0; 49609cdd1b9SBen Warren emac_rx_active_tail = rx_desc; 49709cdd1b9SBen Warren emac_rx_queue_active = 1; 49809cdd1b9SBen Warren 4992aa87202SIlya Yanok davinci_flush_rx_descs(); 5002aa87202SIlya Yanok 50109cdd1b9SBen Warren /* Enable TX/RX */ 502d7e35437SNick Thompson writel(EMAC_MAX_ETHERNET_PKT_SIZE, &adap_emac->RXMAXLEN); 503d7e35437SNick Thompson writel(0, &adap_emac->RXBUFFEROFFSET); 50409cdd1b9SBen Warren 505d7e35437SNick Thompson /* 506d7e35437SNick Thompson * No fancy configs - Use this for promiscous debug 507d7e35437SNick Thompson * - EMAC_RXMBPENABLE_RXCAFEN_ENABLE 508d7e35437SNick Thompson */ 509d7e35437SNick Thompson writel(EMAC_RXMBPENABLE_RXBROADEN, &adap_emac->RXMBPENABLE); 51009cdd1b9SBen Warren 51109cdd1b9SBen Warren /* Enable ch 0 only */ 512d7e35437SNick Thompson writel(1, &adap_emac->RXUNICASTSET); 51309cdd1b9SBen Warren 51409cdd1b9SBen Warren /* Enable MII interface and Full duplex mode */ 51580deda5dSIlya Yanok #if defined(CONFIG_SOC_DA8XX) || \ 51680deda5dSIlya Yanok (defined(CONFIG_OMAP34XX) && defined(CONFIG_DRIVER_TI_EMAC_USE_RMII)) 517d7e35437SNick Thompson writel((EMAC_MACCONTROL_MIIEN_ENABLE | 518d7e35437SNick Thompson EMAC_MACCONTROL_FULLDUPLEX_ENABLE | 519d7e35437SNick Thompson EMAC_MACCONTROL_RMIISPEED_100), 520d7e35437SNick Thompson &adap_emac->MACCONTROL); 521d7e35437SNick Thompson #else 522d7e35437SNick Thompson writel((EMAC_MACCONTROL_MIIEN_ENABLE | 523d7e35437SNick Thompson EMAC_MACCONTROL_FULLDUPLEX_ENABLE), 524d7e35437SNick Thompson &adap_emac->MACCONTROL); 525d7e35437SNick Thompson #endif 52609cdd1b9SBen Warren 52709cdd1b9SBen Warren /* Init MDIO & get link state */ 528882ecfa3SHeiko Schocher clkdiv = CONFIG_SYS_EMAC_TI_CLKDIV; 529d7e35437SNick Thompson writel((clkdiv & 0xff) | MDIO_CONTROL_ENABLE | MDIO_CONTROL_FAULT, 530d7e35437SNick Thompson &adap_mdio->CONTROL); 531d7e35437SNick Thompson 532d7e35437SNick Thompson /* We need to wait for MDIO to start */ 533d7e35437SNick Thompson udelay(1000); 53409cdd1b9SBen Warren 535062fe7d3SManjunath Hadli index = get_active_phy(); 536062fe7d3SManjunath Hadli if (index == -1) 53709cdd1b9SBen Warren return(0); 53809cdd1b9SBen Warren 539fb1d6332SManjunath Hadli emac_gigabit_enable(active_phy_addr[index]); 540d7e35437SNick Thompson 54109cdd1b9SBen Warren /* Start receive process */ 54282b77217SIlya Yanok writel(BD_TO_HW((u_int32_t)emac_rx_desc), &adap_emac->RX0HDP); 54309cdd1b9SBen Warren 54409cdd1b9SBen Warren debug_emac("- emac_open\n"); 54509cdd1b9SBen Warren 54609cdd1b9SBen Warren return(1); 54709cdd1b9SBen Warren } 54809cdd1b9SBen Warren 54909cdd1b9SBen Warren /* EMAC Channel Teardown */ 55009cdd1b9SBen Warren static void davinci_eth_ch_teardown(int ch) 55109cdd1b9SBen Warren { 55209cdd1b9SBen Warren dv_reg dly = 0xff; 55309cdd1b9SBen Warren dv_reg cnt; 55409cdd1b9SBen Warren 55509cdd1b9SBen Warren debug_emac("+ emac_ch_teardown\n"); 55609cdd1b9SBen Warren 55709cdd1b9SBen Warren if (ch == EMAC_CH_TX) { 55809cdd1b9SBen Warren /* Init TX channel teardown */ 559ba511f77SNagabhushana Netagunte writel(0, &adap_emac->TXTEARDOWN); 560d7e35437SNick Thompson do { 561d7e35437SNick Thompson /* 562d7e35437SNick Thompson * Wait here for Tx teardown completion interrupt to 563d7e35437SNick Thompson * occur. Note: A task delay can be called here to pend 564d7e35437SNick Thompson * rather than occupying CPU cycles - anyway it has 565d7e35437SNick Thompson * been found that teardown takes very few cpu cycles 566d7e35437SNick Thompson * and does not affect functionality 567d7e35437SNick Thompson */ 56809cdd1b9SBen Warren dly--; 56909cdd1b9SBen Warren udelay(1); 57009cdd1b9SBen Warren if (dly == 0) 57109cdd1b9SBen Warren break; 572d7e35437SNick Thompson cnt = readl(&adap_emac->TX0CP); 573d7e35437SNick Thompson } while (cnt != 0xfffffffc); 574d7e35437SNick Thompson writel(cnt, &adap_emac->TX0CP); 575d7e35437SNick Thompson writel(0, &adap_emac->TX0HDP); 57609cdd1b9SBen Warren } else { 57709cdd1b9SBen Warren /* Init RX channel teardown */ 578ba511f77SNagabhushana Netagunte writel(0, &adap_emac->RXTEARDOWN); 579d7e35437SNick Thompson do { 580d7e35437SNick Thompson /* 581d7e35437SNick Thompson * Wait here for Rx teardown completion interrupt to 582d7e35437SNick Thompson * occur. Note: A task delay can be called here to pend 583d7e35437SNick Thompson * rather than occupying CPU cycles - anyway it has 584d7e35437SNick Thompson * been found that teardown takes very few cpu cycles 585d7e35437SNick Thompson * and does not affect functionality 586d7e35437SNick Thompson */ 58709cdd1b9SBen Warren dly--; 58809cdd1b9SBen Warren udelay(1); 58909cdd1b9SBen Warren if (dly == 0) 59009cdd1b9SBen Warren break; 591d7e35437SNick Thompson cnt = readl(&adap_emac->RX0CP); 592d7e35437SNick Thompson } while (cnt != 0xfffffffc); 593d7e35437SNick Thompson writel(cnt, &adap_emac->RX0CP); 594d7e35437SNick Thompson writel(0, &adap_emac->RX0HDP); 59509cdd1b9SBen Warren } 59609cdd1b9SBen Warren 59709cdd1b9SBen Warren debug_emac("- emac_ch_teardown\n"); 59809cdd1b9SBen Warren } 59909cdd1b9SBen Warren 60009cdd1b9SBen Warren /* Eth device close */ 6018453587eSBen Warren static void davinci_eth_close(struct eth_device *dev) 60209cdd1b9SBen Warren { 60309cdd1b9SBen Warren debug_emac("+ emac_close\n"); 60409cdd1b9SBen Warren 60509cdd1b9SBen Warren davinci_eth_ch_teardown(EMAC_CH_TX); /* TX Channel teardown */ 6060b830198SJeroen Hofstee if (readl(&adap_emac->RXCONTROL) & 1) 60709cdd1b9SBen Warren davinci_eth_ch_teardown(EMAC_CH_RX); /* RX Channel teardown */ 60809cdd1b9SBen Warren 60909cdd1b9SBen Warren /* Reset EMAC module and disable interrupts in wrapper */ 610d7e35437SNick Thompson writel(1, &adap_emac->SOFTRESET); 611d7e35437SNick Thompson #if defined(DAVINCI_EMAC_VERSION2) 612d7e35437SNick Thompson writel(1, &adap_ewrap->softrst); 613d7e35437SNick Thompson #else 614d7e35437SNick Thompson writel(0, &adap_ewrap->EWCTL); 615d7e35437SNick Thompson #endif 61609cdd1b9SBen Warren 617d2607401SSudhakar Rajashekhara #if defined(CONFIG_DRIVER_TI_EMAC_USE_RMII) && \ 618d2607401SSudhakar Rajashekhara defined(CONFIG_MACH_DAVINCI_DA850_EVM) 619d2607401SSudhakar Rajashekhara adap_ewrap->c0rxen = adap_ewrap->c1rxen = adap_ewrap->c2rxen = 0; 620d2607401SSudhakar Rajashekhara adap_ewrap->c0txen = adap_ewrap->c1txen = adap_ewrap->c2txen = 0; 621d2607401SSudhakar Rajashekhara adap_ewrap->c0miscen = adap_ewrap->c1miscen = adap_ewrap->c2miscen = 0; 622d2607401SSudhakar Rajashekhara #endif 62309cdd1b9SBen Warren debug_emac("- emac_close\n"); 62409cdd1b9SBen Warren } 62509cdd1b9SBen Warren 62609cdd1b9SBen Warren static int tx_send_loop = 0; 62709cdd1b9SBen Warren 62809cdd1b9SBen Warren /* 62909cdd1b9SBen Warren * This function sends a single packet on the network and returns 63009cdd1b9SBen Warren * positive number (number of bytes transmitted) or negative for error 63109cdd1b9SBen Warren */ 6328453587eSBen Warren static int davinci_eth_send_packet (struct eth_device *dev, 633bbcdefb3SJoe Hershberger void *packet, int length) 63409cdd1b9SBen Warren { 63509cdd1b9SBen Warren int ret_status = -1; 636062fe7d3SManjunath Hadli int index; 63709cdd1b9SBen Warren tx_send_loop = 0; 63809cdd1b9SBen Warren 639062fe7d3SManjunath Hadli index = get_active_phy(); 640062fe7d3SManjunath Hadli if (index == -1) { 64109cdd1b9SBen Warren printf(" WARN: emac_send_packet: No link\n"); 64209cdd1b9SBen Warren return (ret_status); 64309cdd1b9SBen Warren } 64409cdd1b9SBen Warren 645fb1d6332SManjunath Hadli emac_gigabit_enable(active_phy_addr[index]); 646d7e35437SNick Thompson 64709cdd1b9SBen Warren /* Check packet size and if < EMAC_MIN_ETHERNET_PKT_SIZE, pad it up */ 64809cdd1b9SBen Warren if (length < EMAC_MIN_ETHERNET_PKT_SIZE) { 64909cdd1b9SBen Warren length = EMAC_MIN_ETHERNET_PKT_SIZE; 65009cdd1b9SBen Warren } 65109cdd1b9SBen Warren 65209cdd1b9SBen Warren /* Populate the TX descriptor */ 65309cdd1b9SBen Warren emac_tx_desc->next = 0; 65409cdd1b9SBen Warren emac_tx_desc->buffer = (u_int8_t *) packet; 65509cdd1b9SBen Warren emac_tx_desc->buff_off_len = (length & 0xffff); 65609cdd1b9SBen Warren emac_tx_desc->pkt_flag_len = ((length & 0xffff) | 65709cdd1b9SBen Warren EMAC_CPPI_SOP_BIT | 65809cdd1b9SBen Warren EMAC_CPPI_OWNERSHIP_BIT | 65909cdd1b9SBen Warren EMAC_CPPI_EOP_BIT); 6602aa87202SIlya Yanok 6612aa87202SIlya Yanok flush_dcache_range((unsigned long)packet, 6622aa87202SIlya Yanok (unsigned long)packet + length); 6632aa87202SIlya Yanok davinci_flush_desc(emac_tx_desc); 6642aa87202SIlya Yanok 66509cdd1b9SBen Warren /* Send the packet */ 66682b77217SIlya Yanok writel(BD_TO_HW((unsigned long)emac_tx_desc), &adap_emac->TX0HDP); 66709cdd1b9SBen Warren 66809cdd1b9SBen Warren /* Wait for packet to complete or link down */ 66909cdd1b9SBen Warren while (1) { 670062fe7d3SManjunath Hadli if (!phy[index].get_link_speed(active_phy_addr[index])) { 67109cdd1b9SBen Warren davinci_eth_ch_teardown (EMAC_CH_TX); 67209cdd1b9SBen Warren return (ret_status); 67309cdd1b9SBen Warren } 674d7e35437SNick Thompson 675fb1d6332SManjunath Hadli emac_gigabit_enable(active_phy_addr[index]); 676d7e35437SNick Thompson 677d7e35437SNick Thompson if (readl(&adap_emac->TXINTSTATRAW) & 0x01) { 67809cdd1b9SBen Warren ret_status = length; 67909cdd1b9SBen Warren break; 68009cdd1b9SBen Warren } 68109cdd1b9SBen Warren tx_send_loop++; 68209cdd1b9SBen Warren } 68309cdd1b9SBen Warren 68409cdd1b9SBen Warren return (ret_status); 68509cdd1b9SBen Warren } 68609cdd1b9SBen Warren 68709cdd1b9SBen Warren /* 68809cdd1b9SBen Warren * This function handles receipt of a packet from the network 68909cdd1b9SBen Warren */ 6908453587eSBen Warren static int davinci_eth_rcv_packet (struct eth_device *dev) 69109cdd1b9SBen Warren { 69209cdd1b9SBen Warren volatile emac_desc *rx_curr_desc; 69309cdd1b9SBen Warren volatile emac_desc *curr_desc; 69409cdd1b9SBen Warren volatile emac_desc *tail_desc; 69509cdd1b9SBen Warren int status, ret = -1; 69609cdd1b9SBen Warren 6972aa87202SIlya Yanok davinci_invalidate_rx_descs(); 6982aa87202SIlya Yanok 69909cdd1b9SBen Warren rx_curr_desc = emac_rx_active_head; 7002300184fSVishwas Srivastava if (!rx_curr_desc) 7012300184fSVishwas Srivastava return 0; 70209cdd1b9SBen Warren status = rx_curr_desc->pkt_flag_len; 7032300184fSVishwas Srivastava if ((status & EMAC_CPPI_OWNERSHIP_BIT) == 0) { 70409cdd1b9SBen Warren if (status & EMAC_CPPI_RX_ERROR_FRAME) { 70509cdd1b9SBen Warren /* Error in packet - discard it and requeue desc */ 70609cdd1b9SBen Warren printf ("WARN: emac_rcv_pkt: Error in packet\n"); 70709cdd1b9SBen Warren } else { 7082aa87202SIlya Yanok unsigned long tmp = (unsigned long)rx_curr_desc->buffer; 7092aa87202SIlya Yanok 7102aa87202SIlya Yanok invalidate_dcache_range(tmp, tmp + EMAC_RXBUF_SIZE); 7111fd92db8SJoe Hershberger net_process_received_packet( 7121fd92db8SJoe Hershberger rx_curr_desc->buffer, 7131fd92db8SJoe Hershberger rx_curr_desc->buff_off_len & 0xffff); 71409cdd1b9SBen Warren ret = rx_curr_desc->buff_off_len & 0xffff; 71509cdd1b9SBen Warren } 71609cdd1b9SBen Warren 71709cdd1b9SBen Warren /* Ack received packet descriptor */ 71882b77217SIlya Yanok writel(BD_TO_HW((ulong)rx_curr_desc), &adap_emac->RX0CP); 71909cdd1b9SBen Warren curr_desc = rx_curr_desc; 72009cdd1b9SBen Warren emac_rx_active_head = 72182b77217SIlya Yanok (volatile emac_desc *) (HW_TO_BD(rx_curr_desc->next)); 72209cdd1b9SBen Warren 72309cdd1b9SBen Warren if (status & EMAC_CPPI_EOQ_BIT) { 72409cdd1b9SBen Warren if (emac_rx_active_head) { 72582b77217SIlya Yanok writel(BD_TO_HW((ulong)emac_rx_active_head), 726d7e35437SNick Thompson &adap_emac->RX0HDP); 72709cdd1b9SBen Warren } else { 72809cdd1b9SBen Warren emac_rx_queue_active = 0; 72909cdd1b9SBen Warren printf ("INFO:emac_rcv_packet: RX Queue not active\n"); 73009cdd1b9SBen Warren } 73109cdd1b9SBen Warren } 73209cdd1b9SBen Warren 73309cdd1b9SBen Warren /* Recycle RX descriptor */ 73409cdd1b9SBen Warren rx_curr_desc->buff_off_len = EMAC_MAX_ETHERNET_PKT_SIZE; 73509cdd1b9SBen Warren rx_curr_desc->pkt_flag_len = EMAC_CPPI_OWNERSHIP_BIT; 73609cdd1b9SBen Warren rx_curr_desc->next = 0; 7372aa87202SIlya Yanok davinci_flush_desc(rx_curr_desc); 73809cdd1b9SBen Warren 73909cdd1b9SBen Warren if (emac_rx_active_head == 0) { 74009cdd1b9SBen Warren printf ("INFO: emac_rcv_pkt: active queue head = 0\n"); 74109cdd1b9SBen Warren emac_rx_active_head = curr_desc; 74209cdd1b9SBen Warren emac_rx_active_tail = curr_desc; 74309cdd1b9SBen Warren if (emac_rx_queue_active != 0) { 74482b77217SIlya Yanok writel(BD_TO_HW((ulong)emac_rx_active_head), 745d7e35437SNick Thompson &adap_emac->RX0HDP); 74609cdd1b9SBen Warren printf ("INFO: emac_rcv_pkt: active queue head = 0, HDP fired\n"); 74709cdd1b9SBen Warren emac_rx_queue_active = 1; 74809cdd1b9SBen Warren } 74909cdd1b9SBen Warren } else { 75009cdd1b9SBen Warren tail_desc = emac_rx_active_tail; 75109cdd1b9SBen Warren emac_rx_active_tail = curr_desc; 75282b77217SIlya Yanok tail_desc->next = BD_TO_HW((ulong) curr_desc); 75309cdd1b9SBen Warren status = tail_desc->pkt_flag_len; 75409cdd1b9SBen Warren if (status & EMAC_CPPI_EOQ_BIT) { 7552aa87202SIlya Yanok davinci_flush_desc(tail_desc); 75682b77217SIlya Yanok writel(BD_TO_HW((ulong)curr_desc), 757d7e35437SNick Thompson &adap_emac->RX0HDP); 75809cdd1b9SBen Warren status &= ~EMAC_CPPI_EOQ_BIT; 75909cdd1b9SBen Warren tail_desc->pkt_flag_len = status; 76009cdd1b9SBen Warren } 7612aa87202SIlya Yanok davinci_flush_desc(tail_desc); 76209cdd1b9SBen Warren } 76309cdd1b9SBen Warren return (ret); 76409cdd1b9SBen Warren } 76509cdd1b9SBen Warren return (0); 76609cdd1b9SBen Warren } 76709cdd1b9SBen Warren 7688cc13c13SBen Warren /* 7698cc13c13SBen Warren * This function initializes the emac hardware. It does NOT initialize 7708cc13c13SBen Warren * EMAC modules power or pin multiplexors, that is done by board_init() 7718cc13c13SBen Warren * much earlier in bootup process. Returns 1 on success, 0 otherwise. 7728cc13c13SBen Warren */ 7738453587eSBen Warren int davinci_emac_initialize(void) 7748cc13c13SBen Warren { 7758cc13c13SBen Warren u_int32_t phy_id; 7768cc13c13SBen Warren u_int16_t tmp; 7778cc13c13SBen Warren int i; 778062fe7d3SManjunath Hadli int ret; 7798453587eSBen Warren struct eth_device *dev; 7808453587eSBen Warren 7818453587eSBen Warren dev = malloc(sizeof *dev); 7828453587eSBen Warren 7838453587eSBen Warren if (dev == NULL) 7848453587eSBen Warren return -1; 7858453587eSBen Warren 7868453587eSBen Warren memset(dev, 0, sizeof *dev); 787192bc694SBen Whitten strcpy(dev->name, "DaVinci-EMAC"); 7888453587eSBen Warren 7898453587eSBen Warren dev->iobase = 0; 7908453587eSBen Warren dev->init = davinci_eth_open; 7918453587eSBen Warren dev->halt = davinci_eth_close; 7928453587eSBen Warren dev->send = davinci_eth_send_packet; 7938453587eSBen Warren dev->recv = davinci_eth_rcv_packet; 7947b37a27eSBen Gardiner dev->write_hwaddr = davinci_eth_set_mac_addr; 7958453587eSBen Warren 7968453587eSBen Warren eth_register(dev); 79709cdd1b9SBen Warren 7988cc13c13SBen Warren davinci_eth_mdio_enable(); 7998cc13c13SBen Warren 80019fdf9a1SHeiko Schocher /* let the EMAC detect the PHYs */ 80119fdf9a1SHeiko Schocher udelay(5000); 80219fdf9a1SHeiko Schocher 8038cc13c13SBen Warren for (i = 0; i < 256; i++) { 804d7e35437SNick Thompson if (readl(&adap_mdio->ALIVE)) 8058cc13c13SBen Warren break; 806062fe7d3SManjunath Hadli udelay(1000); 8078cc13c13SBen Warren } 8088cc13c13SBen Warren 8098cc13c13SBen Warren if (i >= 256) { 8108cc13c13SBen Warren printf("No ETH PHY detected!!!\n"); 8118cc13c13SBen Warren return(0); 8128cc13c13SBen Warren } 8138cc13c13SBen Warren 814062fe7d3SManjunath Hadli /* Find if PHY(s) is/are connected */ 815062fe7d3SManjunath Hadli ret = davinci_eth_phy_detect(); 816062fe7d3SManjunath Hadli if (!ret) 8178cc13c13SBen Warren return(0); 818062fe7d3SManjunath Hadli else 819dc02badaSHeiko Schocher debug_emac(" %d ETH PHY detected\n", ret); 8208cc13c13SBen Warren 8218cc13c13SBen Warren /* Get PHY ID and initialize phy_ops for a detected PHY */ 822062fe7d3SManjunath Hadli for (i = 0; i < num_phy; i++) { 823062fe7d3SManjunath Hadli if (!davinci_eth_phy_read(active_phy_addr[i], MII_PHYSID1, 824062fe7d3SManjunath Hadli &tmp)) { 825062fe7d3SManjunath Hadli active_phy_addr[i] = 0xff; 826062fe7d3SManjunath Hadli continue; 8278cc13c13SBen Warren } 8288cc13c13SBen Warren 8298cc13c13SBen Warren phy_id = (tmp << 16) & 0xffff0000; 8308cc13c13SBen Warren 831062fe7d3SManjunath Hadli if (!davinci_eth_phy_read(active_phy_addr[i], MII_PHYSID2, 832062fe7d3SManjunath Hadli &tmp)) { 833062fe7d3SManjunath Hadli active_phy_addr[i] = 0xff; 834062fe7d3SManjunath Hadli continue; 8358cc13c13SBen Warren } 8368cc13c13SBen Warren 8378cc13c13SBen Warren phy_id |= tmp & 0x0000ffff; 8388cc13c13SBen Warren 8398cc13c13SBen Warren switch (phy_id) { 840918588cfSIlya Yanok #ifdef PHY_KSZ8873 8414f3c42acSHeiko Schocher case PHY_KSZ8873: 842062fe7d3SManjunath Hadli sprintf(phy[i].name, "KSZ8873 @ 0x%02x", 843062fe7d3SManjunath Hadli active_phy_addr[i]); 844062fe7d3SManjunath Hadli phy[i].init = ksz8873_init_phy; 845062fe7d3SManjunath Hadli phy[i].is_phy_connected = ksz8873_is_phy_connected; 846062fe7d3SManjunath Hadli phy[i].get_link_speed = ksz8873_get_link_speed; 847062fe7d3SManjunath Hadli phy[i].auto_negotiate = ksz8873_auto_negotiate; 8484f3c42acSHeiko Schocher break; 849918588cfSIlya Yanok #endif 850918588cfSIlya Yanok #ifdef PHY_LXT972 8518cc13c13SBen Warren case PHY_LXT972: 852062fe7d3SManjunath Hadli sprintf(phy[i].name, "LXT972 @ 0x%02x", 853062fe7d3SManjunath Hadli active_phy_addr[i]); 854062fe7d3SManjunath Hadli phy[i].init = lxt972_init_phy; 855062fe7d3SManjunath Hadli phy[i].is_phy_connected = lxt972_is_phy_connected; 856062fe7d3SManjunath Hadli phy[i].get_link_speed = lxt972_get_link_speed; 857062fe7d3SManjunath Hadli phy[i].auto_negotiate = lxt972_auto_negotiate; 8588cc13c13SBen Warren break; 859918588cfSIlya Yanok #endif 860918588cfSIlya Yanok #ifdef PHY_DP83848 8618cc13c13SBen Warren case PHY_DP83848: 862062fe7d3SManjunath Hadli sprintf(phy[i].name, "DP83848 @ 0x%02x", 863062fe7d3SManjunath Hadli active_phy_addr[i]); 864062fe7d3SManjunath Hadli phy[i].init = dp83848_init_phy; 865062fe7d3SManjunath Hadli phy[i].is_phy_connected = dp83848_is_phy_connected; 866062fe7d3SManjunath Hadli phy[i].get_link_speed = dp83848_get_link_speed; 867062fe7d3SManjunath Hadli phy[i].auto_negotiate = dp83848_auto_negotiate; 8688cc13c13SBen Warren break; 869918588cfSIlya Yanok #endif 870918588cfSIlya Yanok #ifdef PHY_ET1011C 871840f8923SSandeep Paulraj case PHY_ET1011C: 872062fe7d3SManjunath Hadli sprintf(phy[i].name, "ET1011C @ 0x%02x", 873062fe7d3SManjunath Hadli active_phy_addr[i]); 874062fe7d3SManjunath Hadli phy[i].init = gen_init_phy; 875062fe7d3SManjunath Hadli phy[i].is_phy_connected = gen_is_phy_connected; 876062fe7d3SManjunath Hadli phy[i].get_link_speed = et1011c_get_link_speed; 877062fe7d3SManjunath Hadli phy[i].auto_negotiate = gen_auto_negotiate; 878840f8923SSandeep Paulraj break; 879918588cfSIlya Yanok #endif 8808cc13c13SBen Warren default: 881062fe7d3SManjunath Hadli sprintf(phy[i].name, "GENERIC @ 0x%02x", 882062fe7d3SManjunath Hadli active_phy_addr[i]); 883062fe7d3SManjunath Hadli phy[i].init = gen_init_phy; 884062fe7d3SManjunath Hadli phy[i].is_phy_connected = gen_is_phy_connected; 885062fe7d3SManjunath Hadli phy[i].get_link_speed = gen_get_link_speed; 886062fe7d3SManjunath Hadli phy[i].auto_negotiate = gen_auto_negotiate; 8878cc13c13SBen Warren } 8888cc13c13SBen Warren 889e0297a55SIlya Yanok debug("Ethernet PHY: %s\n", phy[i].name); 8908cc13c13SBen Warren 8915a49f174SJoe Hershberger int retval; 8925a49f174SJoe Hershberger struct mii_dev *mdiodev = mdio_alloc(); 8935a49f174SJoe Hershberger if (!mdiodev) 8945a49f174SJoe Hershberger return -ENOMEM; 8955a49f174SJoe Hershberger strncpy(mdiodev->name, phy[i].name, MDIO_NAME_LEN); 8965a49f174SJoe Hershberger mdiodev->read = davinci_mii_phy_read; 8975a49f174SJoe Hershberger mdiodev->write = davinci_mii_phy_write; 8985a49f174SJoe Hershberger 8995a49f174SJoe Hershberger retval = mdio_register(mdiodev); 9005a49f174SJoe Hershberger if (retval < 0) 9015a49f174SJoe Hershberger return retval; 902062fe7d3SManjunath Hadli } 903b78375a8SRajashekhara, Sudhakar 904b78375a8SRajashekhara, Sudhakar #if defined(CONFIG_DRIVER_TI_EMAC_USE_RMII) && \ 905de575502SBastian Ruppert defined(CONFIG_MACH_DAVINCI_DA850_EVM) && \ 906de575502SBastian Ruppert !defined(CONFIG_DRIVER_TI_EMAC_RMII_NO_NEGOTIATE) 907b78375a8SRajashekhara, Sudhakar for (i = 0; i < num_phy; i++) { 908b78375a8SRajashekhara, Sudhakar if (phy[i].is_phy_connected(i)) 909b78375a8SRajashekhara, Sudhakar phy[i].auto_negotiate(i); 910b78375a8SRajashekhara, Sudhakar } 911b78375a8SRajashekhara, Sudhakar #endif 9128cc13c13SBen Warren return(1); 9138cc13c13SBen Warren } 914