109cdd1b9SBen Warren /* 209cdd1b9SBen Warren * Ethernet driver for TI TMS320DM644x (DaVinci) chips. 309cdd1b9SBen Warren * 409cdd1b9SBen Warren * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net> 509cdd1b9SBen Warren * 609cdd1b9SBen Warren * Parts shamelessly stolen from TI's dm644x_emac.c. Original copyright 709cdd1b9SBen Warren * follows: 809cdd1b9SBen Warren * 909cdd1b9SBen Warren * ---------------------------------------------------------------------------- 1009cdd1b9SBen Warren * 1109cdd1b9SBen Warren * dm644x_emac.c 1209cdd1b9SBen Warren * 1309cdd1b9SBen Warren * TI DaVinci (DM644X) EMAC peripheral driver source for DV-EVM 1409cdd1b9SBen Warren * 1509cdd1b9SBen Warren * Copyright (C) 2005 Texas Instruments. 1609cdd1b9SBen Warren * 1709cdd1b9SBen Warren * ---------------------------------------------------------------------------- 1809cdd1b9SBen Warren * 1909cdd1b9SBen Warren * This program is free software; you can redistribute it and/or modify 2009cdd1b9SBen Warren * it under the terms of the GNU General Public License as published by 2109cdd1b9SBen Warren * the Free Software Foundation; either version 2 of the License, or 2209cdd1b9SBen Warren * (at your option) any later version. 2309cdd1b9SBen Warren * 2409cdd1b9SBen Warren * This program is distributed in the hope that it will be useful, 2509cdd1b9SBen Warren * but WITHOUT ANY WARRANTY; without even the implied warranty of 2609cdd1b9SBen Warren * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 2709cdd1b9SBen Warren * GNU General Public License for more details. 2809cdd1b9SBen Warren * 2909cdd1b9SBen Warren * You should have received a copy of the GNU General Public License 3009cdd1b9SBen Warren * along with this program; if not, write to the Free Software 3109cdd1b9SBen Warren * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. 3209cdd1b9SBen Warren * ---------------------------------------------------------------------------- 3309cdd1b9SBen Warren 3409cdd1b9SBen Warren * Modifications: 3509cdd1b9SBen Warren * ver. 1.0: Sep 2005, Anant Gole - Created EMAC version for uBoot. 3609cdd1b9SBen Warren * ver 1.1: Nov 2005, Anant Gole - Extended the RX logic for multiple descriptors 3709cdd1b9SBen Warren * 3809cdd1b9SBen Warren */ 3909cdd1b9SBen Warren #include <common.h> 4009cdd1b9SBen Warren #include <command.h> 4109cdd1b9SBen Warren #include <net.h> 4209cdd1b9SBen Warren #include <miiphy.h> 438453587eSBen Warren #include <malloc.h> 442aa87202SIlya Yanok #include <linux/compiler.h> 4509cdd1b9SBen Warren #include <asm/arch/emac_defs.h> 46d7e35437SNick Thompson #include <asm/io.h> 477c587d32SIlya Yanok #include "davinci_emac.h" 4809cdd1b9SBen Warren 4909cdd1b9SBen Warren unsigned int emac_dbg = 0; 5009cdd1b9SBen Warren #define debug_emac(fmt,args...) if (emac_dbg) printf(fmt,##args) 5109cdd1b9SBen Warren 5282b77217SIlya Yanok #ifdef EMAC_HW_RAM_ADDR 5382b77217SIlya Yanok static inline unsigned long BD_TO_HW(unsigned long x) 5482b77217SIlya Yanok { 5582b77217SIlya Yanok if (x == 0) 5682b77217SIlya Yanok return 0; 5782b77217SIlya Yanok 5882b77217SIlya Yanok return x - EMAC_WRAPPER_RAM_ADDR + EMAC_HW_RAM_ADDR; 5982b77217SIlya Yanok } 6082b77217SIlya Yanok 6182b77217SIlya Yanok static inline unsigned long HW_TO_BD(unsigned long x) 6282b77217SIlya Yanok { 6382b77217SIlya Yanok if (x == 0) 6482b77217SIlya Yanok return 0; 6582b77217SIlya Yanok 6682b77217SIlya Yanok return x - EMAC_HW_RAM_ADDR + EMAC_WRAPPER_RAM_ADDR; 6782b77217SIlya Yanok } 6882b77217SIlya Yanok #else 6982b77217SIlya Yanok #define BD_TO_HW(x) (x) 7082b77217SIlya Yanok #define HW_TO_BD(x) (x) 7182b77217SIlya Yanok #endif 7282b77217SIlya Yanok 73d7e35437SNick Thompson #ifdef DAVINCI_EMAC_GIG_ENABLE 74fb1d6332SManjunath Hadli #define emac_gigabit_enable(phy_addr) davinci_eth_gigabit_enable(phy_addr) 75d7e35437SNick Thompson #else 76fb1d6332SManjunath Hadli #define emac_gigabit_enable(phy_addr) /* no gigabit to enable */ 77d7e35437SNick Thompson #endif 78d7e35437SNick Thompson 79882ecfa3SHeiko Schocher #if !defined(CONFIG_SYS_EMAC_TI_CLKDIV) 80882ecfa3SHeiko Schocher #define CONFIG_SYS_EMAC_TI_CLKDIV ((EMAC_MDIO_BUS_FREQ / \ 81882ecfa3SHeiko Schocher EMAC_MDIO_CLOCK_FREQ) - 1) 82882ecfa3SHeiko Schocher #endif 83882ecfa3SHeiko Schocher 8409cdd1b9SBen Warren static void davinci_eth_mdio_enable(void); 8509cdd1b9SBen Warren 8609cdd1b9SBen Warren static int gen_init_phy(int phy_addr); 8709cdd1b9SBen Warren static int gen_is_phy_connected(int phy_addr); 8809cdd1b9SBen Warren static int gen_get_link_speed(int phy_addr); 8909cdd1b9SBen Warren static int gen_auto_negotiate(int phy_addr); 9009cdd1b9SBen Warren 9109cdd1b9SBen Warren void eth_mdio_enable(void) 9209cdd1b9SBen Warren { 9309cdd1b9SBen Warren davinci_eth_mdio_enable(); 9409cdd1b9SBen Warren } 9509cdd1b9SBen Warren 9609cdd1b9SBen Warren /* EMAC Addresses */ 9709cdd1b9SBen Warren static volatile emac_regs *adap_emac = (emac_regs *)EMAC_BASE_ADDR; 9809cdd1b9SBen Warren static volatile ewrap_regs *adap_ewrap = (ewrap_regs *)EMAC_WRAPPER_BASE_ADDR; 9909cdd1b9SBen Warren static volatile mdio_regs *adap_mdio = (mdio_regs *)EMAC_MDIO_BASE_ADDR; 10009cdd1b9SBen Warren 10109cdd1b9SBen Warren /* EMAC descriptors */ 10209cdd1b9SBen Warren static volatile emac_desc *emac_rx_desc = (emac_desc *)(EMAC_WRAPPER_RAM_ADDR + EMAC_RX_DESC_BASE); 10309cdd1b9SBen Warren static volatile emac_desc *emac_tx_desc = (emac_desc *)(EMAC_WRAPPER_RAM_ADDR + EMAC_TX_DESC_BASE); 10409cdd1b9SBen Warren static volatile emac_desc *emac_rx_active_head = 0; 10509cdd1b9SBen Warren static volatile emac_desc *emac_rx_active_tail = 0; 10609cdd1b9SBen Warren static int emac_rx_queue_active = 0; 10709cdd1b9SBen Warren 10809cdd1b9SBen Warren /* Receive packet buffers */ 1092aa87202SIlya Yanok static unsigned char emac_rx_buffers[EMAC_MAX_RX_BUFFERS * EMAC_RXBUF_SIZE] 1102aa87202SIlya Yanok __aligned(ARCH_DMA_MINALIGN); 11109cdd1b9SBen Warren 112dc02badaSHeiko Schocher #ifndef CONFIG_SYS_DAVINCI_EMAC_PHY_COUNT 113dc02badaSHeiko Schocher #define CONFIG_SYS_DAVINCI_EMAC_PHY_COUNT 3 114dc02badaSHeiko Schocher #endif 11509cdd1b9SBen Warren 116062fe7d3SManjunath Hadli /* PHY address for a discovered PHY (0xff - not found) */ 117dc02badaSHeiko Schocher static u_int8_t active_phy_addr[CONFIG_SYS_DAVINCI_EMAC_PHY_COUNT]; 118062fe7d3SManjunath Hadli 119062fe7d3SManjunath Hadli /* number of PHY found active */ 120062fe7d3SManjunath Hadli static u_int8_t num_phy; 121062fe7d3SManjunath Hadli 122dc02badaSHeiko Schocher phy_t phy[CONFIG_SYS_DAVINCI_EMAC_PHY_COUNT]; 12309cdd1b9SBen Warren 1242aa87202SIlya Yanok static inline void davinci_flush_rx_descs(void) 1252aa87202SIlya Yanok { 1262aa87202SIlya Yanok /* flush the whole RX descs area */ 1272aa87202SIlya Yanok flush_dcache_range(EMAC_WRAPPER_RAM_ADDR + EMAC_RX_DESC_BASE, 1282aa87202SIlya Yanok EMAC_WRAPPER_RAM_ADDR + EMAC_TX_DESC_BASE); 1292aa87202SIlya Yanok } 1302aa87202SIlya Yanok 1312aa87202SIlya Yanok static inline void davinci_invalidate_rx_descs(void) 1322aa87202SIlya Yanok { 1332aa87202SIlya Yanok /* invalidate the whole RX descs area */ 1342aa87202SIlya Yanok invalidate_dcache_range(EMAC_WRAPPER_RAM_ADDR + EMAC_RX_DESC_BASE, 1352aa87202SIlya Yanok EMAC_WRAPPER_RAM_ADDR + EMAC_TX_DESC_BASE); 1362aa87202SIlya Yanok } 1372aa87202SIlya Yanok 1382aa87202SIlya Yanok static inline void davinci_flush_desc(emac_desc *desc) 1392aa87202SIlya Yanok { 1402aa87202SIlya Yanok flush_dcache_range((unsigned long)desc, 1412aa87202SIlya Yanok (unsigned long)desc + sizeof(*desc)); 1422aa87202SIlya Yanok } 1432aa87202SIlya Yanok 1447b37a27eSBen Gardiner static int davinci_eth_set_mac_addr(struct eth_device *dev) 1457b37a27eSBen Gardiner { 1467b37a27eSBen Gardiner unsigned long mac_hi; 1477b37a27eSBen Gardiner unsigned long mac_lo; 1487b37a27eSBen Gardiner 1497b37a27eSBen Gardiner /* 1507b37a27eSBen Gardiner * Set MAC Addresses & Init multicast Hash to 0 (disable any multicast 1517b37a27eSBen Gardiner * receive) 1527b37a27eSBen Gardiner * Using channel 0 only - other channels are disabled 1537b37a27eSBen Gardiner * */ 1547b37a27eSBen Gardiner writel(0, &adap_emac->MACINDEX); 1557b37a27eSBen Gardiner mac_hi = (dev->enetaddr[3] << 24) | 1567b37a27eSBen Gardiner (dev->enetaddr[2] << 16) | 1577b37a27eSBen Gardiner (dev->enetaddr[1] << 8) | 1587b37a27eSBen Gardiner (dev->enetaddr[0]); 1597b37a27eSBen Gardiner mac_lo = (dev->enetaddr[5] << 8) | 1607b37a27eSBen Gardiner (dev->enetaddr[4]); 1617b37a27eSBen Gardiner 1627b37a27eSBen Gardiner writel(mac_hi, &adap_emac->MACADDRHI); 1637b37a27eSBen Gardiner #if defined(DAVINCI_EMAC_VERSION2) 1647b37a27eSBen Gardiner writel(mac_lo | EMAC_MAC_ADDR_IS_VALID | EMAC_MAC_ADDR_MATCH, 1657b37a27eSBen Gardiner &adap_emac->MACADDRLO); 1667b37a27eSBen Gardiner #else 1677b37a27eSBen Gardiner writel(mac_lo, &adap_emac->MACADDRLO); 1687b37a27eSBen Gardiner #endif 1697b37a27eSBen Gardiner 1707b37a27eSBen Gardiner writel(0, &adap_emac->MACHASH1); 1717b37a27eSBen Gardiner writel(0, &adap_emac->MACHASH2); 1727b37a27eSBen Gardiner 1737b37a27eSBen Gardiner /* Set source MAC address - REQUIRED */ 1747b37a27eSBen Gardiner writel(mac_hi, &adap_emac->MACSRCADDRHI); 1757b37a27eSBen Gardiner writel(mac_lo, &adap_emac->MACSRCADDRLO); 1767b37a27eSBen Gardiner 1777b37a27eSBen Gardiner 1787b37a27eSBen Gardiner return 0; 1797b37a27eSBen Gardiner } 1807b37a27eSBen Gardiner 18109cdd1b9SBen Warren static void davinci_eth_mdio_enable(void) 18209cdd1b9SBen Warren { 18309cdd1b9SBen Warren u_int32_t clkdiv; 18409cdd1b9SBen Warren 185882ecfa3SHeiko Schocher clkdiv = CONFIG_SYS_EMAC_TI_CLKDIV; 18609cdd1b9SBen Warren 187d7e35437SNick Thompson writel((clkdiv & 0xff) | 18809cdd1b9SBen Warren MDIO_CONTROL_ENABLE | 18909cdd1b9SBen Warren MDIO_CONTROL_FAULT | 190d7e35437SNick Thompson MDIO_CONTROL_FAULT_ENABLE, 191d7e35437SNick Thompson &adap_mdio->CONTROL); 19209cdd1b9SBen Warren 193d7e35437SNick Thompson while (readl(&adap_mdio->CONTROL) & MDIO_CONTROL_IDLE) 194d7e35437SNick Thompson ; 19509cdd1b9SBen Warren } 19609cdd1b9SBen Warren 19709cdd1b9SBen Warren /* 19809cdd1b9SBen Warren * Tries to find an active connected PHY. Returns 1 if address if found. 19909cdd1b9SBen Warren * If no active PHY (or more than one PHY) found returns 0. 20009cdd1b9SBen Warren * Sets active_phy_addr variable. 20109cdd1b9SBen Warren */ 20209cdd1b9SBen Warren static int davinci_eth_phy_detect(void) 20309cdd1b9SBen Warren { 20409cdd1b9SBen Warren u_int32_t phy_act_state; 20509cdd1b9SBen Warren int i; 206062fe7d3SManjunath Hadli int j; 207062fe7d3SManjunath Hadli unsigned int count = 0; 20809cdd1b9SBen Warren 209dc02badaSHeiko Schocher for (i = 0; i < CONFIG_SYS_DAVINCI_EMAC_PHY_COUNT; i++) 210dc02badaSHeiko Schocher active_phy_addr[i] = 0xff; 21109cdd1b9SBen Warren 212062fe7d3SManjunath Hadli udelay(1000); 213062fe7d3SManjunath Hadli phy_act_state = readl(&adap_mdio->ALIVE); 214062fe7d3SManjunath Hadli 215d7e35437SNick Thompson if (phy_act_state == 0) 216062fe7d3SManjunath Hadli return 0; /* No active PHYs */ 21709cdd1b9SBen Warren 21809cdd1b9SBen Warren debug_emac("davinci_eth_phy_detect(), ALIVE = 0x%08x\n", phy_act_state); 21909cdd1b9SBen Warren 220062fe7d3SManjunath Hadli for (i = 0, j = 0; i < 32; i++) 22109cdd1b9SBen Warren if (phy_act_state & (1 << i)) { 222062fe7d3SManjunath Hadli count++; 223dc02badaSHeiko Schocher if (count < CONFIG_SYS_DAVINCI_EMAC_PHY_COUNT) { 224062fe7d3SManjunath Hadli active_phy_addr[j++] = i; 225dc02badaSHeiko Schocher } else { 226dc02badaSHeiko Schocher printf("%s: to many PHYs detected.\n", 227dc02badaSHeiko Schocher __func__); 228dc02badaSHeiko Schocher count = 0; 229dc02badaSHeiko Schocher break; 230dc02badaSHeiko Schocher } 23109cdd1b9SBen Warren } 23209cdd1b9SBen Warren 233062fe7d3SManjunath Hadli num_phy = count; 234062fe7d3SManjunath Hadli 235062fe7d3SManjunath Hadli return count; 23609cdd1b9SBen Warren } 23709cdd1b9SBen Warren 23809cdd1b9SBen Warren 23909cdd1b9SBen Warren /* Read a PHY register via MDIO inteface. Returns 1 on success, 0 otherwise */ 24009cdd1b9SBen Warren int davinci_eth_phy_read(u_int8_t phy_addr, u_int8_t reg_num, u_int16_t *data) 24109cdd1b9SBen Warren { 24209cdd1b9SBen Warren int tmp; 24309cdd1b9SBen Warren 244d7e35437SNick Thompson while (readl(&adap_mdio->USERACCESS0) & MDIO_USERACCESS0_GO) 245d7e35437SNick Thompson ; 24609cdd1b9SBen Warren 247d7e35437SNick Thompson writel(MDIO_USERACCESS0_GO | 24809cdd1b9SBen Warren MDIO_USERACCESS0_WRITE_READ | 24909cdd1b9SBen Warren ((reg_num & 0x1f) << 21) | 250d7e35437SNick Thompson ((phy_addr & 0x1f) << 16), 251d7e35437SNick Thompson &adap_mdio->USERACCESS0); 25209cdd1b9SBen Warren 25309cdd1b9SBen Warren /* Wait for command to complete */ 254d7e35437SNick Thompson while ((tmp = readl(&adap_mdio->USERACCESS0)) & MDIO_USERACCESS0_GO) 255d7e35437SNick Thompson ; 25609cdd1b9SBen Warren 25709cdd1b9SBen Warren if (tmp & MDIO_USERACCESS0_ACK) { 25809cdd1b9SBen Warren *data = tmp & 0xffff; 25909cdd1b9SBen Warren return(1); 26009cdd1b9SBen Warren } 26109cdd1b9SBen Warren 26209cdd1b9SBen Warren *data = -1; 26309cdd1b9SBen Warren return(0); 26409cdd1b9SBen Warren } 26509cdd1b9SBen Warren 26609cdd1b9SBen Warren /* Write to a PHY register via MDIO inteface. Blocks until operation is complete. */ 26709cdd1b9SBen Warren int davinci_eth_phy_write(u_int8_t phy_addr, u_int8_t reg_num, u_int16_t data) 26809cdd1b9SBen Warren { 26909cdd1b9SBen Warren 270d7e35437SNick Thompson while (readl(&adap_mdio->USERACCESS0) & MDIO_USERACCESS0_GO) 271d7e35437SNick Thompson ; 27209cdd1b9SBen Warren 273d7e35437SNick Thompson writel(MDIO_USERACCESS0_GO | 27409cdd1b9SBen Warren MDIO_USERACCESS0_WRITE_WRITE | 27509cdd1b9SBen Warren ((reg_num & 0x1f) << 21) | 27609cdd1b9SBen Warren ((phy_addr & 0x1f) << 16) | 277d7e35437SNick Thompson (data & 0xffff), 278d7e35437SNick Thompson &adap_mdio->USERACCESS0); 27909cdd1b9SBen Warren 28009cdd1b9SBen Warren /* Wait for command to complete */ 281d7e35437SNick Thompson while (readl(&adap_mdio->USERACCESS0) & MDIO_USERACCESS0_GO) 282d7e35437SNick Thompson ; 28309cdd1b9SBen Warren 28409cdd1b9SBen Warren return(1); 28509cdd1b9SBen Warren } 28609cdd1b9SBen Warren 28709cdd1b9SBen Warren /* PHY functions for a generic PHY */ 28809cdd1b9SBen Warren static int gen_init_phy(int phy_addr) 28909cdd1b9SBen Warren { 29009cdd1b9SBen Warren int ret = 1; 29109cdd1b9SBen Warren 29209cdd1b9SBen Warren if (gen_get_link_speed(phy_addr)) { 29309cdd1b9SBen Warren /* Try another time */ 29409cdd1b9SBen Warren ret = gen_get_link_speed(phy_addr); 29509cdd1b9SBen Warren } 29609cdd1b9SBen Warren 29709cdd1b9SBen Warren return(ret); 29809cdd1b9SBen Warren } 29909cdd1b9SBen Warren 30009cdd1b9SBen Warren static int gen_is_phy_connected(int phy_addr) 30109cdd1b9SBen Warren { 30209cdd1b9SBen Warren u_int16_t dummy; 30309cdd1b9SBen Warren 304062fe7d3SManjunath Hadli return davinci_eth_phy_read(phy_addr, MII_PHYSID1, &dummy); 305062fe7d3SManjunath Hadli } 306062fe7d3SManjunath Hadli 307062fe7d3SManjunath Hadli static int get_active_phy(void) 308062fe7d3SManjunath Hadli { 309062fe7d3SManjunath Hadli int i; 310062fe7d3SManjunath Hadli 311062fe7d3SManjunath Hadli for (i = 0; i < num_phy; i++) 312062fe7d3SManjunath Hadli if (phy[i].get_link_speed(active_phy_addr[i])) 313062fe7d3SManjunath Hadli return i; 314062fe7d3SManjunath Hadli 315062fe7d3SManjunath Hadli return -1; /* Return error if no link */ 31609cdd1b9SBen Warren } 31709cdd1b9SBen Warren 31809cdd1b9SBen Warren static int gen_get_link_speed(int phy_addr) 31909cdd1b9SBen Warren { 32009cdd1b9SBen Warren u_int16_t tmp; 32109cdd1b9SBen Warren 322d2607401SSudhakar Rajashekhara if (davinci_eth_phy_read(phy_addr, MII_STATUS_REG, &tmp) && 323d2607401SSudhakar Rajashekhara (tmp & 0x04)) { 324d2607401SSudhakar Rajashekhara #if defined(CONFIG_DRIVER_TI_EMAC_USE_RMII) && \ 325d2607401SSudhakar Rajashekhara defined(CONFIG_MACH_DAVINCI_DA850_EVM) 3267d2fade7SBen Gardiner davinci_eth_phy_read(phy_addr, MII_LPA, &tmp); 327d2607401SSudhakar Rajashekhara 328d2607401SSudhakar Rajashekhara /* Speed doesn't matter, there is no setting for it in EMAC. */ 3297d2fade7SBen Gardiner if (tmp & (LPA_100FULL | LPA_10FULL)) { 330d2607401SSudhakar Rajashekhara /* set EMAC for Full Duplex */ 331d2607401SSudhakar Rajashekhara writel(EMAC_MACCONTROL_MIIEN_ENABLE | 332d2607401SSudhakar Rajashekhara EMAC_MACCONTROL_FULLDUPLEX_ENABLE, 333d2607401SSudhakar Rajashekhara &adap_emac->MACCONTROL); 334d2607401SSudhakar Rajashekhara } else { 335d2607401SSudhakar Rajashekhara /*set EMAC for Half Duplex */ 336d2607401SSudhakar Rajashekhara writel(EMAC_MACCONTROL_MIIEN_ENABLE, 337d2607401SSudhakar Rajashekhara &adap_emac->MACCONTROL); 338d2607401SSudhakar Rajashekhara } 339d2607401SSudhakar Rajashekhara 3407d2fade7SBen Gardiner if (tmp & (LPA_100FULL | LPA_100HALF)) 341d2607401SSudhakar Rajashekhara writel(readl(&adap_emac->MACCONTROL) | 342d2607401SSudhakar Rajashekhara EMAC_MACCONTROL_RMIISPEED_100, 343d2607401SSudhakar Rajashekhara &adap_emac->MACCONTROL); 344d2607401SSudhakar Rajashekhara else 345d2607401SSudhakar Rajashekhara writel(readl(&adap_emac->MACCONTROL) & 346d2607401SSudhakar Rajashekhara ~EMAC_MACCONTROL_RMIISPEED_100, 347d2607401SSudhakar Rajashekhara &adap_emac->MACCONTROL); 348d2607401SSudhakar Rajashekhara #endif 34909cdd1b9SBen Warren return(1); 350d2607401SSudhakar Rajashekhara } 35109cdd1b9SBen Warren 35209cdd1b9SBen Warren return(0); 35309cdd1b9SBen Warren } 35409cdd1b9SBen Warren 35509cdd1b9SBen Warren static int gen_auto_negotiate(int phy_addr) 35609cdd1b9SBen Warren { 35709cdd1b9SBen Warren u_int16_t tmp; 358cc4bd47fSManjunath Hadli u_int16_t val; 359cc4bd47fSManjunath Hadli unsigned long cntr = 0; 360cc4bd47fSManjunath Hadli 361cc4bd47fSManjunath Hadli if (!davinci_eth_phy_read(phy_addr, MII_BMCR, &tmp)) 362cc4bd47fSManjunath Hadli return 0; 363cc4bd47fSManjunath Hadli 364cc4bd47fSManjunath Hadli val = tmp | BMCR_FULLDPLX | BMCR_ANENABLE | 365cc4bd47fSManjunath Hadli BMCR_SPEED100; 366cc4bd47fSManjunath Hadli davinci_eth_phy_write(phy_addr, MII_BMCR, val); 367cc4bd47fSManjunath Hadli 368cc4bd47fSManjunath Hadli if (!davinci_eth_phy_read(phy_addr, MII_ADVERTISE, &val)) 369cc4bd47fSManjunath Hadli return 0; 370cc4bd47fSManjunath Hadli 371cc4bd47fSManjunath Hadli val |= (ADVERTISE_100FULL | ADVERTISE_100HALF | ADVERTISE_10FULL | 372cc4bd47fSManjunath Hadli ADVERTISE_10HALF); 373cc4bd47fSManjunath Hadli davinci_eth_phy_write(phy_addr, MII_ADVERTISE, val); 37409cdd1b9SBen Warren 3758ef583a0SMike Frysinger if (!davinci_eth_phy_read(phy_addr, MII_BMCR, &tmp)) 37609cdd1b9SBen Warren return(0); 37709cdd1b9SBen Warren 37809cdd1b9SBen Warren /* Restart Auto_negotiation */ 379cc4bd47fSManjunath Hadli tmp |= BMCR_ANRESTART; 3808ef583a0SMike Frysinger davinci_eth_phy_write(phy_addr, MII_BMCR, tmp); 38109cdd1b9SBen Warren 38209cdd1b9SBen Warren /*check AutoNegotiate complete */ 383cc4bd47fSManjunath Hadli do { 384cc4bd47fSManjunath Hadli udelay(40000); 385cc4bd47fSManjunath Hadli if (!davinci_eth_phy_read(phy_addr, MII_BMSR, &tmp)) 386cc4bd47fSManjunath Hadli return 0; 387cc4bd47fSManjunath Hadli 388cc4bd47fSManjunath Hadli if (tmp & BMSR_ANEGCOMPLETE) 389cc4bd47fSManjunath Hadli break; 390cc4bd47fSManjunath Hadli 391cc4bd47fSManjunath Hadli cntr++; 392cc4bd47fSManjunath Hadli } while (cntr < 200); 393cc4bd47fSManjunath Hadli 3948ef583a0SMike Frysinger if (!davinci_eth_phy_read(phy_addr, MII_BMSR, &tmp)) 39509cdd1b9SBen Warren return(0); 39609cdd1b9SBen Warren 3978ef583a0SMike Frysinger if (!(tmp & BMSR_ANEGCOMPLETE)) 39809cdd1b9SBen Warren return(0); 39909cdd1b9SBen Warren 40009cdd1b9SBen Warren return(gen_get_link_speed(phy_addr)); 40109cdd1b9SBen Warren } 40209cdd1b9SBen Warren /* End of generic PHY functions */ 40309cdd1b9SBen Warren 40409cdd1b9SBen Warren 40509cdd1b9SBen Warren #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) 4065700bb63SMike Frysinger static int davinci_mii_phy_read(const char *devname, unsigned char addr, unsigned char reg, unsigned short *value) 40709cdd1b9SBen Warren { 40809cdd1b9SBen Warren return(davinci_eth_phy_read(addr, reg, value) ? 0 : 1); 40909cdd1b9SBen Warren } 41009cdd1b9SBen Warren 4115700bb63SMike Frysinger static int davinci_mii_phy_write(const char *devname, unsigned char addr, unsigned char reg, unsigned short value) 41209cdd1b9SBen Warren { 41309cdd1b9SBen Warren return(davinci_eth_phy_write(addr, reg, value) ? 0 : 1); 41409cdd1b9SBen Warren } 41509cdd1b9SBen Warren #endif 41609cdd1b9SBen Warren 417fb1d6332SManjunath Hadli static void __attribute__((unused)) davinci_eth_gigabit_enable(int phy_addr) 418d7e35437SNick Thompson { 419d7e35437SNick Thompson u_int16_t data; 420d7e35437SNick Thompson 421fb1d6332SManjunath Hadli if (davinci_eth_phy_read(phy_addr, 0, &data)) { 422d7e35437SNick Thompson if (data & (1 << 6)) { /* speed selection MSB */ 423d7e35437SNick Thompson /* 424d7e35437SNick Thompson * Check if link detected is giga-bit 425d7e35437SNick Thompson * If Gigabit mode detected, enable gigbit in MAC 426d7e35437SNick Thompson */ 4274b9b9e7cSSandeep Paulraj writel(readl(&adap_emac->MACCONTROL) | 4284b9b9e7cSSandeep Paulraj EMAC_MACCONTROL_GIGFORCE | 429d7e35437SNick Thompson EMAC_MACCONTROL_GIGABIT_ENABLE, 430d7e35437SNick Thompson &adap_emac->MACCONTROL); 431d7e35437SNick Thompson } 432d7e35437SNick Thompson } 433d7e35437SNick Thompson } 43409cdd1b9SBen Warren 43509cdd1b9SBen Warren /* Eth device open */ 4368453587eSBen Warren static int davinci_eth_open(struct eth_device *dev, bd_t *bis) 43709cdd1b9SBen Warren { 43809cdd1b9SBen Warren dv_reg_p addr; 43909cdd1b9SBen Warren u_int32_t clkdiv, cnt; 44009cdd1b9SBen Warren volatile emac_desc *rx_desc; 441062fe7d3SManjunath Hadli int index; 44209cdd1b9SBen Warren 44309cdd1b9SBen Warren debug_emac("+ emac_open\n"); 44409cdd1b9SBen Warren 44509cdd1b9SBen Warren /* Reset EMAC module and disable interrupts in wrapper */ 446d7e35437SNick Thompson writel(1, &adap_emac->SOFTRESET); 447d7e35437SNick Thompson while (readl(&adap_emac->SOFTRESET) != 0) 448d7e35437SNick Thompson ; 449d7e35437SNick Thompson #if defined(DAVINCI_EMAC_VERSION2) 450d7e35437SNick Thompson writel(1, &adap_ewrap->softrst); 451d7e35437SNick Thompson while (readl(&adap_ewrap->softrst) != 0) 452d7e35437SNick Thompson ; 453d7e35437SNick Thompson #else 454d7e35437SNick Thompson writel(0, &adap_ewrap->EWCTL); 45509cdd1b9SBen Warren for (cnt = 0; cnt < 5; cnt++) { 456d7e35437SNick Thompson clkdiv = readl(&adap_ewrap->EWCTL); 45709cdd1b9SBen Warren } 458d7e35437SNick Thompson #endif 45909cdd1b9SBen Warren 460d2607401SSudhakar Rajashekhara #if defined(CONFIG_DRIVER_TI_EMAC_USE_RMII) && \ 461d2607401SSudhakar Rajashekhara defined(CONFIG_MACH_DAVINCI_DA850_EVM) 462d2607401SSudhakar Rajashekhara adap_ewrap->c0rxen = adap_ewrap->c1rxen = adap_ewrap->c2rxen = 0; 463d2607401SSudhakar Rajashekhara adap_ewrap->c0txen = adap_ewrap->c1txen = adap_ewrap->c2txen = 0; 464d2607401SSudhakar Rajashekhara adap_ewrap->c0miscen = adap_ewrap->c1miscen = adap_ewrap->c2miscen = 0; 465d2607401SSudhakar Rajashekhara #endif 46609cdd1b9SBen Warren rx_desc = emac_rx_desc; 46709cdd1b9SBen Warren 468d7e35437SNick Thompson writel(1, &adap_emac->TXCONTROL); 469d7e35437SNick Thompson writel(1, &adap_emac->RXCONTROL); 47009cdd1b9SBen Warren 4717b37a27eSBen Gardiner davinci_eth_set_mac_addr(dev); 47209cdd1b9SBen Warren 47309cdd1b9SBen Warren /* Set DMA 8 TX / 8 RX Head pointers to 0 */ 47409cdd1b9SBen Warren addr = &adap_emac->TX0HDP; 47509cdd1b9SBen Warren for(cnt = 0; cnt < 16; cnt++) 476d7e35437SNick Thompson writel(0, addr++); 47709cdd1b9SBen Warren 47809cdd1b9SBen Warren addr = &adap_emac->RX0HDP; 47909cdd1b9SBen Warren for(cnt = 0; cnt < 16; cnt++) 480d7e35437SNick Thompson writel(0, addr++); 48109cdd1b9SBen Warren 48209cdd1b9SBen Warren /* Clear Statistics (do this before setting MacControl register) */ 48309cdd1b9SBen Warren addr = &adap_emac->RXGOODFRAMES; 48409cdd1b9SBen Warren for(cnt = 0; cnt < EMAC_NUM_STATS; cnt++) 485d7e35437SNick Thompson writel(0, addr++); 48609cdd1b9SBen Warren 48709cdd1b9SBen Warren /* No multicast addressing */ 488d7e35437SNick Thompson writel(0, &adap_emac->MACHASH1); 489d7e35437SNick Thompson writel(0, &adap_emac->MACHASH2); 49009cdd1b9SBen Warren 49109cdd1b9SBen Warren /* Create RX queue and set receive process in place */ 49209cdd1b9SBen Warren emac_rx_active_head = emac_rx_desc; 49309cdd1b9SBen Warren for (cnt = 0; cnt < EMAC_MAX_RX_BUFFERS; cnt++) { 49482b77217SIlya Yanok rx_desc->next = BD_TO_HW((u_int32_t)(rx_desc + 1)); 4952aa87202SIlya Yanok rx_desc->buffer = &emac_rx_buffers[cnt * EMAC_RXBUF_SIZE]; 49609cdd1b9SBen Warren rx_desc->buff_off_len = EMAC_MAX_ETHERNET_PKT_SIZE; 49709cdd1b9SBen Warren rx_desc->pkt_flag_len = EMAC_CPPI_OWNERSHIP_BIT; 49809cdd1b9SBen Warren rx_desc++; 49909cdd1b9SBen Warren } 50009cdd1b9SBen Warren 501d7e35437SNick Thompson /* Finalize the rx desc list */ 50209cdd1b9SBen Warren rx_desc--; 50309cdd1b9SBen Warren rx_desc->next = 0; 50409cdd1b9SBen Warren emac_rx_active_tail = rx_desc; 50509cdd1b9SBen Warren emac_rx_queue_active = 1; 50609cdd1b9SBen Warren 5072aa87202SIlya Yanok davinci_flush_rx_descs(); 5082aa87202SIlya Yanok 50909cdd1b9SBen Warren /* Enable TX/RX */ 510d7e35437SNick Thompson writel(EMAC_MAX_ETHERNET_PKT_SIZE, &adap_emac->RXMAXLEN); 511d7e35437SNick Thompson writel(0, &adap_emac->RXBUFFEROFFSET); 51209cdd1b9SBen Warren 513d7e35437SNick Thompson /* 514d7e35437SNick Thompson * No fancy configs - Use this for promiscous debug 515d7e35437SNick Thompson * - EMAC_RXMBPENABLE_RXCAFEN_ENABLE 516d7e35437SNick Thompson */ 517d7e35437SNick Thompson writel(EMAC_RXMBPENABLE_RXBROADEN, &adap_emac->RXMBPENABLE); 51809cdd1b9SBen Warren 51909cdd1b9SBen Warren /* Enable ch 0 only */ 520d7e35437SNick Thompson writel(1, &adap_emac->RXUNICASTSET); 52109cdd1b9SBen Warren 52209cdd1b9SBen Warren /* Enable MII interface and Full duplex mode */ 523*80deda5dSIlya Yanok #if defined(CONFIG_SOC_DA8XX) || \ 524*80deda5dSIlya Yanok (defined(CONFIG_OMAP34XX) && defined(CONFIG_DRIVER_TI_EMAC_USE_RMII)) 525d7e35437SNick Thompson writel((EMAC_MACCONTROL_MIIEN_ENABLE | 526d7e35437SNick Thompson EMAC_MACCONTROL_FULLDUPLEX_ENABLE | 527d7e35437SNick Thompson EMAC_MACCONTROL_RMIISPEED_100), 528d7e35437SNick Thompson &adap_emac->MACCONTROL); 529d7e35437SNick Thompson #else 530d7e35437SNick Thompson writel((EMAC_MACCONTROL_MIIEN_ENABLE | 531d7e35437SNick Thompson EMAC_MACCONTROL_FULLDUPLEX_ENABLE), 532d7e35437SNick Thompson &adap_emac->MACCONTROL); 533d7e35437SNick Thompson #endif 53409cdd1b9SBen Warren 53509cdd1b9SBen Warren /* Init MDIO & get link state */ 536882ecfa3SHeiko Schocher clkdiv = CONFIG_SYS_EMAC_TI_CLKDIV; 537d7e35437SNick Thompson writel((clkdiv & 0xff) | MDIO_CONTROL_ENABLE | MDIO_CONTROL_FAULT, 538d7e35437SNick Thompson &adap_mdio->CONTROL); 539d7e35437SNick Thompson 540d7e35437SNick Thompson /* We need to wait for MDIO to start */ 541d7e35437SNick Thompson udelay(1000); 54209cdd1b9SBen Warren 543062fe7d3SManjunath Hadli index = get_active_phy(); 544062fe7d3SManjunath Hadli if (index == -1) 54509cdd1b9SBen Warren return(0); 54609cdd1b9SBen Warren 547fb1d6332SManjunath Hadli emac_gigabit_enable(active_phy_addr[index]); 548d7e35437SNick Thompson 54909cdd1b9SBen Warren /* Start receive process */ 55082b77217SIlya Yanok writel(BD_TO_HW((u_int32_t)emac_rx_desc), &adap_emac->RX0HDP); 55109cdd1b9SBen Warren 55209cdd1b9SBen Warren debug_emac("- emac_open\n"); 55309cdd1b9SBen Warren 55409cdd1b9SBen Warren return(1); 55509cdd1b9SBen Warren } 55609cdd1b9SBen Warren 55709cdd1b9SBen Warren /* EMAC Channel Teardown */ 55809cdd1b9SBen Warren static void davinci_eth_ch_teardown(int ch) 55909cdd1b9SBen Warren { 56009cdd1b9SBen Warren dv_reg dly = 0xff; 56109cdd1b9SBen Warren dv_reg cnt; 56209cdd1b9SBen Warren 56309cdd1b9SBen Warren debug_emac("+ emac_ch_teardown\n"); 56409cdd1b9SBen Warren 56509cdd1b9SBen Warren if (ch == EMAC_CH_TX) { 56609cdd1b9SBen Warren /* Init TX channel teardown */ 567ba511f77SNagabhushana Netagunte writel(0, &adap_emac->TXTEARDOWN); 568d7e35437SNick Thompson do { 569d7e35437SNick Thompson /* 570d7e35437SNick Thompson * Wait here for Tx teardown completion interrupt to 571d7e35437SNick Thompson * occur. Note: A task delay can be called here to pend 572d7e35437SNick Thompson * rather than occupying CPU cycles - anyway it has 573d7e35437SNick Thompson * been found that teardown takes very few cpu cycles 574d7e35437SNick Thompson * and does not affect functionality 575d7e35437SNick Thompson */ 57609cdd1b9SBen Warren dly--; 57709cdd1b9SBen Warren udelay(1); 57809cdd1b9SBen Warren if (dly == 0) 57909cdd1b9SBen Warren break; 580d7e35437SNick Thompson cnt = readl(&adap_emac->TX0CP); 581d7e35437SNick Thompson } while (cnt != 0xfffffffc); 582d7e35437SNick Thompson writel(cnt, &adap_emac->TX0CP); 583d7e35437SNick Thompson writel(0, &adap_emac->TX0HDP); 58409cdd1b9SBen Warren } else { 58509cdd1b9SBen Warren /* Init RX channel teardown */ 586ba511f77SNagabhushana Netagunte writel(0, &adap_emac->RXTEARDOWN); 587d7e35437SNick Thompson do { 588d7e35437SNick Thompson /* 589d7e35437SNick Thompson * Wait here for Rx teardown completion interrupt to 590d7e35437SNick Thompson * occur. Note: A task delay can be called here to pend 591d7e35437SNick Thompson * rather than occupying CPU cycles - anyway it has 592d7e35437SNick Thompson * been found that teardown takes very few cpu cycles 593d7e35437SNick Thompson * and does not affect functionality 594d7e35437SNick Thompson */ 59509cdd1b9SBen Warren dly--; 59609cdd1b9SBen Warren udelay(1); 59709cdd1b9SBen Warren if (dly == 0) 59809cdd1b9SBen Warren break; 599d7e35437SNick Thompson cnt = readl(&adap_emac->RX0CP); 600d7e35437SNick Thompson } while (cnt != 0xfffffffc); 601d7e35437SNick Thompson writel(cnt, &adap_emac->RX0CP); 602d7e35437SNick Thompson writel(0, &adap_emac->RX0HDP); 60309cdd1b9SBen Warren } 60409cdd1b9SBen Warren 60509cdd1b9SBen Warren debug_emac("- emac_ch_teardown\n"); 60609cdd1b9SBen Warren } 60709cdd1b9SBen Warren 60809cdd1b9SBen Warren /* Eth device close */ 6098453587eSBen Warren static void davinci_eth_close(struct eth_device *dev) 61009cdd1b9SBen Warren { 61109cdd1b9SBen Warren debug_emac("+ emac_close\n"); 61209cdd1b9SBen Warren 61309cdd1b9SBen Warren davinci_eth_ch_teardown(EMAC_CH_TX); /* TX Channel teardown */ 61409cdd1b9SBen Warren davinci_eth_ch_teardown(EMAC_CH_RX); /* RX Channel teardown */ 61509cdd1b9SBen Warren 61609cdd1b9SBen Warren /* Reset EMAC module and disable interrupts in wrapper */ 617d7e35437SNick Thompson writel(1, &adap_emac->SOFTRESET); 618d7e35437SNick Thompson #if defined(DAVINCI_EMAC_VERSION2) 619d7e35437SNick Thompson writel(1, &adap_ewrap->softrst); 620d7e35437SNick Thompson #else 621d7e35437SNick Thompson writel(0, &adap_ewrap->EWCTL); 622d7e35437SNick Thompson #endif 62309cdd1b9SBen Warren 624d2607401SSudhakar Rajashekhara #if defined(CONFIG_DRIVER_TI_EMAC_USE_RMII) && \ 625d2607401SSudhakar Rajashekhara defined(CONFIG_MACH_DAVINCI_DA850_EVM) 626d2607401SSudhakar Rajashekhara adap_ewrap->c0rxen = adap_ewrap->c1rxen = adap_ewrap->c2rxen = 0; 627d2607401SSudhakar Rajashekhara adap_ewrap->c0txen = adap_ewrap->c1txen = adap_ewrap->c2txen = 0; 628d2607401SSudhakar Rajashekhara adap_ewrap->c0miscen = adap_ewrap->c1miscen = adap_ewrap->c2miscen = 0; 629d2607401SSudhakar Rajashekhara #endif 63009cdd1b9SBen Warren debug_emac("- emac_close\n"); 63109cdd1b9SBen Warren } 63209cdd1b9SBen Warren 63309cdd1b9SBen Warren static int tx_send_loop = 0; 63409cdd1b9SBen Warren 63509cdd1b9SBen Warren /* 63609cdd1b9SBen Warren * This function sends a single packet on the network and returns 63709cdd1b9SBen Warren * positive number (number of bytes transmitted) or negative for error 63809cdd1b9SBen Warren */ 6398453587eSBen Warren static int davinci_eth_send_packet (struct eth_device *dev, 6408453587eSBen Warren volatile void *packet, int length) 64109cdd1b9SBen Warren { 64209cdd1b9SBen Warren int ret_status = -1; 643062fe7d3SManjunath Hadli int index; 64409cdd1b9SBen Warren tx_send_loop = 0; 64509cdd1b9SBen Warren 646062fe7d3SManjunath Hadli index = get_active_phy(); 647062fe7d3SManjunath Hadli if (index == -1) { 64809cdd1b9SBen Warren printf(" WARN: emac_send_packet: No link\n"); 64909cdd1b9SBen Warren return (ret_status); 65009cdd1b9SBen Warren } 65109cdd1b9SBen Warren 652fb1d6332SManjunath Hadli emac_gigabit_enable(active_phy_addr[index]); 653d7e35437SNick Thompson 65409cdd1b9SBen Warren /* Check packet size and if < EMAC_MIN_ETHERNET_PKT_SIZE, pad it up */ 65509cdd1b9SBen Warren if (length < EMAC_MIN_ETHERNET_PKT_SIZE) { 65609cdd1b9SBen Warren length = EMAC_MIN_ETHERNET_PKT_SIZE; 65709cdd1b9SBen Warren } 65809cdd1b9SBen Warren 65909cdd1b9SBen Warren /* Populate the TX descriptor */ 66009cdd1b9SBen Warren emac_tx_desc->next = 0; 66109cdd1b9SBen Warren emac_tx_desc->buffer = (u_int8_t *) packet; 66209cdd1b9SBen Warren emac_tx_desc->buff_off_len = (length & 0xffff); 66309cdd1b9SBen Warren emac_tx_desc->pkt_flag_len = ((length & 0xffff) | 66409cdd1b9SBen Warren EMAC_CPPI_SOP_BIT | 66509cdd1b9SBen Warren EMAC_CPPI_OWNERSHIP_BIT | 66609cdd1b9SBen Warren EMAC_CPPI_EOP_BIT); 6672aa87202SIlya Yanok 6682aa87202SIlya Yanok flush_dcache_range((unsigned long)packet, 6692aa87202SIlya Yanok (unsigned long)packet + length); 6702aa87202SIlya Yanok davinci_flush_desc(emac_tx_desc); 6712aa87202SIlya Yanok 67209cdd1b9SBen Warren /* Send the packet */ 67382b77217SIlya Yanok writel(BD_TO_HW((unsigned long)emac_tx_desc), &adap_emac->TX0HDP); 67409cdd1b9SBen Warren 67509cdd1b9SBen Warren /* Wait for packet to complete or link down */ 67609cdd1b9SBen Warren while (1) { 677062fe7d3SManjunath Hadli if (!phy[index].get_link_speed(active_phy_addr[index])) { 67809cdd1b9SBen Warren davinci_eth_ch_teardown (EMAC_CH_TX); 67909cdd1b9SBen Warren return (ret_status); 68009cdd1b9SBen Warren } 681d7e35437SNick Thompson 682fb1d6332SManjunath Hadli emac_gigabit_enable(active_phy_addr[index]); 683d7e35437SNick Thompson 684d7e35437SNick Thompson if (readl(&adap_emac->TXINTSTATRAW) & 0x01) { 68509cdd1b9SBen Warren ret_status = length; 68609cdd1b9SBen Warren break; 68709cdd1b9SBen Warren } 68809cdd1b9SBen Warren tx_send_loop++; 68909cdd1b9SBen Warren } 69009cdd1b9SBen Warren 69109cdd1b9SBen Warren return (ret_status); 69209cdd1b9SBen Warren } 69309cdd1b9SBen Warren 69409cdd1b9SBen Warren /* 69509cdd1b9SBen Warren * This function handles receipt of a packet from the network 69609cdd1b9SBen Warren */ 6978453587eSBen Warren static int davinci_eth_rcv_packet (struct eth_device *dev) 69809cdd1b9SBen Warren { 69909cdd1b9SBen Warren volatile emac_desc *rx_curr_desc; 70009cdd1b9SBen Warren volatile emac_desc *curr_desc; 70109cdd1b9SBen Warren volatile emac_desc *tail_desc; 70209cdd1b9SBen Warren int status, ret = -1; 70309cdd1b9SBen Warren 7042aa87202SIlya Yanok davinci_invalidate_rx_descs(); 7052aa87202SIlya Yanok 70609cdd1b9SBen Warren rx_curr_desc = emac_rx_active_head; 70709cdd1b9SBen Warren status = rx_curr_desc->pkt_flag_len; 70809cdd1b9SBen Warren if ((rx_curr_desc) && ((status & EMAC_CPPI_OWNERSHIP_BIT) == 0)) { 70909cdd1b9SBen Warren if (status & EMAC_CPPI_RX_ERROR_FRAME) { 71009cdd1b9SBen Warren /* Error in packet - discard it and requeue desc */ 71109cdd1b9SBen Warren printf ("WARN: emac_rcv_pkt: Error in packet\n"); 71209cdd1b9SBen Warren } else { 7132aa87202SIlya Yanok unsigned long tmp = (unsigned long)rx_curr_desc->buffer; 7142aa87202SIlya Yanok 7152aa87202SIlya Yanok invalidate_dcache_range(tmp, tmp + EMAC_RXBUF_SIZE); 71609cdd1b9SBen Warren NetReceive (rx_curr_desc->buffer, 71709cdd1b9SBen Warren (rx_curr_desc->buff_off_len & 0xffff)); 71809cdd1b9SBen Warren ret = rx_curr_desc->buff_off_len & 0xffff; 71909cdd1b9SBen Warren } 72009cdd1b9SBen Warren 72109cdd1b9SBen Warren /* Ack received packet descriptor */ 72282b77217SIlya Yanok writel(BD_TO_HW((ulong)rx_curr_desc), &adap_emac->RX0CP); 72309cdd1b9SBen Warren curr_desc = rx_curr_desc; 72409cdd1b9SBen Warren emac_rx_active_head = 72582b77217SIlya Yanok (volatile emac_desc *) (HW_TO_BD(rx_curr_desc->next)); 72609cdd1b9SBen Warren 72709cdd1b9SBen Warren if (status & EMAC_CPPI_EOQ_BIT) { 72809cdd1b9SBen Warren if (emac_rx_active_head) { 72982b77217SIlya Yanok writel(BD_TO_HW((ulong)emac_rx_active_head), 730d7e35437SNick Thompson &adap_emac->RX0HDP); 73109cdd1b9SBen Warren } else { 73209cdd1b9SBen Warren emac_rx_queue_active = 0; 73309cdd1b9SBen Warren printf ("INFO:emac_rcv_packet: RX Queue not active\n"); 73409cdd1b9SBen Warren } 73509cdd1b9SBen Warren } 73609cdd1b9SBen Warren 73709cdd1b9SBen Warren /* Recycle RX descriptor */ 73809cdd1b9SBen Warren rx_curr_desc->buff_off_len = EMAC_MAX_ETHERNET_PKT_SIZE; 73909cdd1b9SBen Warren rx_curr_desc->pkt_flag_len = EMAC_CPPI_OWNERSHIP_BIT; 74009cdd1b9SBen Warren rx_curr_desc->next = 0; 7412aa87202SIlya Yanok davinci_flush_desc(rx_curr_desc); 74209cdd1b9SBen Warren 74309cdd1b9SBen Warren if (emac_rx_active_head == 0) { 74409cdd1b9SBen Warren printf ("INFO: emac_rcv_pkt: active queue head = 0\n"); 74509cdd1b9SBen Warren emac_rx_active_head = curr_desc; 74609cdd1b9SBen Warren emac_rx_active_tail = curr_desc; 74709cdd1b9SBen Warren if (emac_rx_queue_active != 0) { 74882b77217SIlya Yanok writel(BD_TO_HW((ulong)emac_rx_active_head), 749d7e35437SNick Thompson &adap_emac->RX0HDP); 75009cdd1b9SBen Warren printf ("INFO: emac_rcv_pkt: active queue head = 0, HDP fired\n"); 75109cdd1b9SBen Warren emac_rx_queue_active = 1; 75209cdd1b9SBen Warren } 75309cdd1b9SBen Warren } else { 75409cdd1b9SBen Warren tail_desc = emac_rx_active_tail; 75509cdd1b9SBen Warren emac_rx_active_tail = curr_desc; 75682b77217SIlya Yanok tail_desc->next = BD_TO_HW((ulong) curr_desc); 75709cdd1b9SBen Warren status = tail_desc->pkt_flag_len; 75809cdd1b9SBen Warren if (status & EMAC_CPPI_EOQ_BIT) { 7592aa87202SIlya Yanok davinci_flush_desc(tail_desc); 76082b77217SIlya Yanok writel(BD_TO_HW((ulong)curr_desc), 761d7e35437SNick Thompson &adap_emac->RX0HDP); 76209cdd1b9SBen Warren status &= ~EMAC_CPPI_EOQ_BIT; 76309cdd1b9SBen Warren tail_desc->pkt_flag_len = status; 76409cdd1b9SBen Warren } 7652aa87202SIlya Yanok davinci_flush_desc(tail_desc); 76609cdd1b9SBen Warren } 76709cdd1b9SBen Warren return (ret); 76809cdd1b9SBen Warren } 76909cdd1b9SBen Warren return (0); 77009cdd1b9SBen Warren } 77109cdd1b9SBen Warren 7728cc13c13SBen Warren /* 7738cc13c13SBen Warren * This function initializes the emac hardware. It does NOT initialize 7748cc13c13SBen Warren * EMAC modules power or pin multiplexors, that is done by board_init() 7758cc13c13SBen Warren * much earlier in bootup process. Returns 1 on success, 0 otherwise. 7768cc13c13SBen Warren */ 7778453587eSBen Warren int davinci_emac_initialize(void) 7788cc13c13SBen Warren { 7798cc13c13SBen Warren u_int32_t phy_id; 7808cc13c13SBen Warren u_int16_t tmp; 7818cc13c13SBen Warren int i; 782062fe7d3SManjunath Hadli int ret; 7838453587eSBen Warren struct eth_device *dev; 7848453587eSBen Warren 7858453587eSBen Warren dev = malloc(sizeof *dev); 7868453587eSBen Warren 7878453587eSBen Warren if (dev == NULL) 7888453587eSBen Warren return -1; 7898453587eSBen Warren 7908453587eSBen Warren memset(dev, 0, sizeof *dev); 7912a7d603fSSandeep Paulraj sprintf(dev->name, "DaVinci-EMAC"); 7928453587eSBen Warren 7938453587eSBen Warren dev->iobase = 0; 7948453587eSBen Warren dev->init = davinci_eth_open; 7958453587eSBen Warren dev->halt = davinci_eth_close; 7968453587eSBen Warren dev->send = davinci_eth_send_packet; 7978453587eSBen Warren dev->recv = davinci_eth_rcv_packet; 7987b37a27eSBen Gardiner dev->write_hwaddr = davinci_eth_set_mac_addr; 7998453587eSBen Warren 8008453587eSBen Warren eth_register(dev); 80109cdd1b9SBen Warren 8028cc13c13SBen Warren davinci_eth_mdio_enable(); 8038cc13c13SBen Warren 80419fdf9a1SHeiko Schocher /* let the EMAC detect the PHYs */ 80519fdf9a1SHeiko Schocher udelay(5000); 80619fdf9a1SHeiko Schocher 8078cc13c13SBen Warren for (i = 0; i < 256; i++) { 808d7e35437SNick Thompson if (readl(&adap_mdio->ALIVE)) 8098cc13c13SBen Warren break; 810062fe7d3SManjunath Hadli udelay(1000); 8118cc13c13SBen Warren } 8128cc13c13SBen Warren 8138cc13c13SBen Warren if (i >= 256) { 8148cc13c13SBen Warren printf("No ETH PHY detected!!!\n"); 8158cc13c13SBen Warren return(0); 8168cc13c13SBen Warren } 8178cc13c13SBen Warren 818062fe7d3SManjunath Hadli /* Find if PHY(s) is/are connected */ 819062fe7d3SManjunath Hadli ret = davinci_eth_phy_detect(); 820062fe7d3SManjunath Hadli if (!ret) 8218cc13c13SBen Warren return(0); 822062fe7d3SManjunath Hadli else 823dc02badaSHeiko Schocher debug_emac(" %d ETH PHY detected\n", ret); 8248cc13c13SBen Warren 8258cc13c13SBen Warren /* Get PHY ID and initialize phy_ops for a detected PHY */ 826062fe7d3SManjunath Hadli for (i = 0; i < num_phy; i++) { 827062fe7d3SManjunath Hadli if (!davinci_eth_phy_read(active_phy_addr[i], MII_PHYSID1, 828062fe7d3SManjunath Hadli &tmp)) { 829062fe7d3SManjunath Hadli active_phy_addr[i] = 0xff; 830062fe7d3SManjunath Hadli continue; 8318cc13c13SBen Warren } 8328cc13c13SBen Warren 8338cc13c13SBen Warren phy_id = (tmp << 16) & 0xffff0000; 8348cc13c13SBen Warren 835062fe7d3SManjunath Hadli if (!davinci_eth_phy_read(active_phy_addr[i], MII_PHYSID2, 836062fe7d3SManjunath Hadli &tmp)) { 837062fe7d3SManjunath Hadli active_phy_addr[i] = 0xff; 838062fe7d3SManjunath Hadli continue; 8398cc13c13SBen Warren } 8408cc13c13SBen Warren 8418cc13c13SBen Warren phy_id |= tmp & 0x0000ffff; 8428cc13c13SBen Warren 8438cc13c13SBen Warren switch (phy_id) { 844918588cfSIlya Yanok #ifdef PHY_KSZ8873 8454f3c42acSHeiko Schocher case PHY_KSZ8873: 846062fe7d3SManjunath Hadli sprintf(phy[i].name, "KSZ8873 @ 0x%02x", 847062fe7d3SManjunath Hadli active_phy_addr[i]); 848062fe7d3SManjunath Hadli phy[i].init = ksz8873_init_phy; 849062fe7d3SManjunath Hadli phy[i].is_phy_connected = ksz8873_is_phy_connected; 850062fe7d3SManjunath Hadli phy[i].get_link_speed = ksz8873_get_link_speed; 851062fe7d3SManjunath Hadli phy[i].auto_negotiate = ksz8873_auto_negotiate; 8524f3c42acSHeiko Schocher break; 853918588cfSIlya Yanok #endif 854918588cfSIlya Yanok #ifdef PHY_LXT972 8558cc13c13SBen Warren case PHY_LXT972: 856062fe7d3SManjunath Hadli sprintf(phy[i].name, "LXT972 @ 0x%02x", 857062fe7d3SManjunath Hadli active_phy_addr[i]); 858062fe7d3SManjunath Hadli phy[i].init = lxt972_init_phy; 859062fe7d3SManjunath Hadli phy[i].is_phy_connected = lxt972_is_phy_connected; 860062fe7d3SManjunath Hadli phy[i].get_link_speed = lxt972_get_link_speed; 861062fe7d3SManjunath Hadli phy[i].auto_negotiate = lxt972_auto_negotiate; 8628cc13c13SBen Warren break; 863918588cfSIlya Yanok #endif 864918588cfSIlya Yanok #ifdef PHY_DP83848 8658cc13c13SBen Warren case PHY_DP83848: 866062fe7d3SManjunath Hadli sprintf(phy[i].name, "DP83848 @ 0x%02x", 867062fe7d3SManjunath Hadli active_phy_addr[i]); 868062fe7d3SManjunath Hadli phy[i].init = dp83848_init_phy; 869062fe7d3SManjunath Hadli phy[i].is_phy_connected = dp83848_is_phy_connected; 870062fe7d3SManjunath Hadli phy[i].get_link_speed = dp83848_get_link_speed; 871062fe7d3SManjunath Hadli phy[i].auto_negotiate = dp83848_auto_negotiate; 8728cc13c13SBen Warren break; 873918588cfSIlya Yanok #endif 874918588cfSIlya Yanok #ifdef PHY_ET1011C 875840f8923SSandeep Paulraj case PHY_ET1011C: 876062fe7d3SManjunath Hadli sprintf(phy[i].name, "ET1011C @ 0x%02x", 877062fe7d3SManjunath Hadli active_phy_addr[i]); 878062fe7d3SManjunath Hadli phy[i].init = gen_init_phy; 879062fe7d3SManjunath Hadli phy[i].is_phy_connected = gen_is_phy_connected; 880062fe7d3SManjunath Hadli phy[i].get_link_speed = et1011c_get_link_speed; 881062fe7d3SManjunath Hadli phy[i].auto_negotiate = gen_auto_negotiate; 882840f8923SSandeep Paulraj break; 883918588cfSIlya Yanok #endif 8848cc13c13SBen Warren default: 885062fe7d3SManjunath Hadli sprintf(phy[i].name, "GENERIC @ 0x%02x", 886062fe7d3SManjunath Hadli active_phy_addr[i]); 887062fe7d3SManjunath Hadli phy[i].init = gen_init_phy; 888062fe7d3SManjunath Hadli phy[i].is_phy_connected = gen_is_phy_connected; 889062fe7d3SManjunath Hadli phy[i].get_link_speed = gen_get_link_speed; 890062fe7d3SManjunath Hadli phy[i].auto_negotiate = gen_auto_negotiate; 8918cc13c13SBen Warren } 8928cc13c13SBen Warren 893e0297a55SIlya Yanok debug("Ethernet PHY: %s\n", phy[i].name); 8948cc13c13SBen Warren 895062fe7d3SManjunath Hadli miiphy_register(phy[i].name, davinci_mii_phy_read, 896062fe7d3SManjunath Hadli davinci_mii_phy_write); 897062fe7d3SManjunath Hadli } 8988cc13c13SBen Warren return(1); 8998cc13c13SBen Warren } 900