xref: /rk3399_rockchip-uboot/drivers/net/davinci_emac.c (revision 7c587d320d110e41008bc7b658655d22485d05a6)
109cdd1b9SBen Warren /*
209cdd1b9SBen Warren  * Ethernet driver for TI TMS320DM644x (DaVinci) chips.
309cdd1b9SBen Warren  *
409cdd1b9SBen Warren  * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net>
509cdd1b9SBen Warren  *
609cdd1b9SBen Warren  * Parts shamelessly stolen from TI's dm644x_emac.c. Original copyright
709cdd1b9SBen Warren  * follows:
809cdd1b9SBen Warren  *
909cdd1b9SBen Warren  * ----------------------------------------------------------------------------
1009cdd1b9SBen Warren  *
1109cdd1b9SBen Warren  * dm644x_emac.c
1209cdd1b9SBen Warren  *
1309cdd1b9SBen Warren  * TI DaVinci (DM644X) EMAC peripheral driver source for DV-EVM
1409cdd1b9SBen Warren  *
1509cdd1b9SBen Warren  * Copyright (C) 2005 Texas Instruments.
1609cdd1b9SBen Warren  *
1709cdd1b9SBen Warren  * ----------------------------------------------------------------------------
1809cdd1b9SBen Warren  *
1909cdd1b9SBen Warren  * This program is free software; you can redistribute it and/or modify
2009cdd1b9SBen Warren  * it under the terms of the GNU General Public License as published by
2109cdd1b9SBen Warren  * the Free Software Foundation; either version 2 of the License, or
2209cdd1b9SBen Warren  * (at your option) any later version.
2309cdd1b9SBen Warren  *
2409cdd1b9SBen Warren  * This program is distributed in the hope that it will be useful,
2509cdd1b9SBen Warren  * but WITHOUT ANY WARRANTY; without even the implied warranty of
2609cdd1b9SBen Warren  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
2709cdd1b9SBen Warren  * GNU General Public License for more details.
2809cdd1b9SBen Warren  *
2909cdd1b9SBen Warren  *  You should have received a copy of the GNU General Public License
3009cdd1b9SBen Warren  *  along with this program; if not, write to the Free Software
3109cdd1b9SBen Warren  *  Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA.
3209cdd1b9SBen Warren  * ----------------------------------------------------------------------------
3309cdd1b9SBen Warren 
3409cdd1b9SBen Warren  * Modifications:
3509cdd1b9SBen Warren  * ver. 1.0: Sep 2005, Anant Gole - Created EMAC version for uBoot.
3609cdd1b9SBen Warren  * ver  1.1: Nov 2005, Anant Gole - Extended the RX logic for multiple descriptors
3709cdd1b9SBen Warren  *
3809cdd1b9SBen Warren  */
3909cdd1b9SBen Warren #include <common.h>
4009cdd1b9SBen Warren #include <command.h>
4109cdd1b9SBen Warren #include <net.h>
4209cdd1b9SBen Warren #include <miiphy.h>
438453587eSBen Warren #include <malloc.h>
4409cdd1b9SBen Warren #include <asm/arch/emac_defs.h>
45d7e35437SNick Thompson #include <asm/io.h>
46*7c587d32SIlya Yanok #include "davinci_emac.h"
4709cdd1b9SBen Warren 
4809cdd1b9SBen Warren unsigned int	emac_dbg = 0;
4909cdd1b9SBen Warren #define debug_emac(fmt,args...)	if (emac_dbg) printf(fmt,##args)
5009cdd1b9SBen Warren 
51d7e35437SNick Thompson #ifdef DAVINCI_EMAC_GIG_ENABLE
52fb1d6332SManjunath Hadli #define emac_gigabit_enable(phy_addr)	davinci_eth_gigabit_enable(phy_addr)
53d7e35437SNick Thompson #else
54fb1d6332SManjunath Hadli #define emac_gigabit_enable(phy_addr)	/* no gigabit to enable */
55d7e35437SNick Thompson #endif
56d7e35437SNick Thompson 
57882ecfa3SHeiko Schocher #if !defined(CONFIG_SYS_EMAC_TI_CLKDIV)
58882ecfa3SHeiko Schocher #define CONFIG_SYS_EMAC_TI_CLKDIV	((EMAC_MDIO_BUS_FREQ / \
59882ecfa3SHeiko Schocher 		EMAC_MDIO_CLOCK_FREQ) - 1)
60882ecfa3SHeiko Schocher #endif
61882ecfa3SHeiko Schocher 
6209cdd1b9SBen Warren static void davinci_eth_mdio_enable(void);
6309cdd1b9SBen Warren 
6409cdd1b9SBen Warren static int gen_init_phy(int phy_addr);
6509cdd1b9SBen Warren static int gen_is_phy_connected(int phy_addr);
6609cdd1b9SBen Warren static int gen_get_link_speed(int phy_addr);
6709cdd1b9SBen Warren static int gen_auto_negotiate(int phy_addr);
6809cdd1b9SBen Warren 
6909cdd1b9SBen Warren void eth_mdio_enable(void)
7009cdd1b9SBen Warren {
7109cdd1b9SBen Warren 	davinci_eth_mdio_enable();
7209cdd1b9SBen Warren }
7309cdd1b9SBen Warren 
7409cdd1b9SBen Warren /* EMAC Addresses */
7509cdd1b9SBen Warren static volatile emac_regs	*adap_emac = (emac_regs *)EMAC_BASE_ADDR;
7609cdd1b9SBen Warren static volatile ewrap_regs	*adap_ewrap = (ewrap_regs *)EMAC_WRAPPER_BASE_ADDR;
7709cdd1b9SBen Warren static volatile mdio_regs	*adap_mdio = (mdio_regs *)EMAC_MDIO_BASE_ADDR;
7809cdd1b9SBen Warren 
7909cdd1b9SBen Warren /* EMAC descriptors */
8009cdd1b9SBen Warren static volatile emac_desc	*emac_rx_desc = (emac_desc *)(EMAC_WRAPPER_RAM_ADDR + EMAC_RX_DESC_BASE);
8109cdd1b9SBen Warren static volatile emac_desc	*emac_tx_desc = (emac_desc *)(EMAC_WRAPPER_RAM_ADDR + EMAC_TX_DESC_BASE);
8209cdd1b9SBen Warren static volatile emac_desc	*emac_rx_active_head = 0;
8309cdd1b9SBen Warren static volatile emac_desc	*emac_rx_active_tail = 0;
8409cdd1b9SBen Warren static int			emac_rx_queue_active = 0;
8509cdd1b9SBen Warren 
8609cdd1b9SBen Warren /* Receive packet buffers */
8709cdd1b9SBen Warren static unsigned char		emac_rx_buffers[EMAC_MAX_RX_BUFFERS * (EMAC_MAX_ETHERNET_PKT_SIZE + EMAC_PKT_ALIGN)];
8809cdd1b9SBen Warren 
89dc02badaSHeiko Schocher #ifndef CONFIG_SYS_DAVINCI_EMAC_PHY_COUNT
90dc02badaSHeiko Schocher #define CONFIG_SYS_DAVINCI_EMAC_PHY_COUNT	3
91dc02badaSHeiko Schocher #endif
9209cdd1b9SBen Warren 
93062fe7d3SManjunath Hadli /* PHY address for a discovered PHY (0xff - not found) */
94dc02badaSHeiko Schocher static u_int8_t	active_phy_addr[CONFIG_SYS_DAVINCI_EMAC_PHY_COUNT];
95062fe7d3SManjunath Hadli 
96062fe7d3SManjunath Hadli /* number of PHY found active */
97062fe7d3SManjunath Hadli static u_int8_t	num_phy;
98062fe7d3SManjunath Hadli 
99dc02badaSHeiko Schocher phy_t				phy[CONFIG_SYS_DAVINCI_EMAC_PHY_COUNT];
10009cdd1b9SBen Warren 
1017b37a27eSBen Gardiner static int davinci_eth_set_mac_addr(struct eth_device *dev)
1027b37a27eSBen Gardiner {
1037b37a27eSBen Gardiner 	unsigned long		mac_hi;
1047b37a27eSBen Gardiner 	unsigned long		mac_lo;
1057b37a27eSBen Gardiner 
1067b37a27eSBen Gardiner 	/*
1077b37a27eSBen Gardiner 	 * Set MAC Addresses & Init multicast Hash to 0 (disable any multicast
1087b37a27eSBen Gardiner 	 * receive)
1097b37a27eSBen Gardiner 	 *  Using channel 0 only - other channels are disabled
1107b37a27eSBen Gardiner 	 *  */
1117b37a27eSBen Gardiner 	writel(0, &adap_emac->MACINDEX);
1127b37a27eSBen Gardiner 	mac_hi = (dev->enetaddr[3] << 24) |
1137b37a27eSBen Gardiner 		 (dev->enetaddr[2] << 16) |
1147b37a27eSBen Gardiner 		 (dev->enetaddr[1] << 8)  |
1157b37a27eSBen Gardiner 		 (dev->enetaddr[0]);
1167b37a27eSBen Gardiner 	mac_lo = (dev->enetaddr[5] << 8) |
1177b37a27eSBen Gardiner 		 (dev->enetaddr[4]);
1187b37a27eSBen Gardiner 
1197b37a27eSBen Gardiner 	writel(mac_hi, &adap_emac->MACADDRHI);
1207b37a27eSBen Gardiner #if defined(DAVINCI_EMAC_VERSION2)
1217b37a27eSBen Gardiner 	writel(mac_lo | EMAC_MAC_ADDR_IS_VALID | EMAC_MAC_ADDR_MATCH,
1227b37a27eSBen Gardiner 	       &adap_emac->MACADDRLO);
1237b37a27eSBen Gardiner #else
1247b37a27eSBen Gardiner 	writel(mac_lo, &adap_emac->MACADDRLO);
1257b37a27eSBen Gardiner #endif
1267b37a27eSBen Gardiner 
1277b37a27eSBen Gardiner 	writel(0, &adap_emac->MACHASH1);
1287b37a27eSBen Gardiner 	writel(0, &adap_emac->MACHASH2);
1297b37a27eSBen Gardiner 
1307b37a27eSBen Gardiner 	/* Set source MAC address - REQUIRED */
1317b37a27eSBen Gardiner 	writel(mac_hi, &adap_emac->MACSRCADDRHI);
1327b37a27eSBen Gardiner 	writel(mac_lo, &adap_emac->MACSRCADDRLO);
1337b37a27eSBen Gardiner 
1347b37a27eSBen Gardiner 
1357b37a27eSBen Gardiner 	return 0;
1367b37a27eSBen Gardiner }
1377b37a27eSBen Gardiner 
13809cdd1b9SBen Warren static void davinci_eth_mdio_enable(void)
13909cdd1b9SBen Warren {
14009cdd1b9SBen Warren 	u_int32_t	clkdiv;
14109cdd1b9SBen Warren 
142882ecfa3SHeiko Schocher 	clkdiv = CONFIG_SYS_EMAC_TI_CLKDIV;
14309cdd1b9SBen Warren 
144d7e35437SNick Thompson 	writel((clkdiv & 0xff) |
14509cdd1b9SBen Warren 	       MDIO_CONTROL_ENABLE |
14609cdd1b9SBen Warren 	       MDIO_CONTROL_FAULT |
147d7e35437SNick Thompson 	       MDIO_CONTROL_FAULT_ENABLE,
148d7e35437SNick Thompson 	       &adap_mdio->CONTROL);
14909cdd1b9SBen Warren 
150d7e35437SNick Thompson 	while (readl(&adap_mdio->CONTROL) & MDIO_CONTROL_IDLE)
151d7e35437SNick Thompson 		;
15209cdd1b9SBen Warren }
15309cdd1b9SBen Warren 
15409cdd1b9SBen Warren /*
15509cdd1b9SBen Warren  * Tries to find an active connected PHY. Returns 1 if address if found.
15609cdd1b9SBen Warren  * If no active PHY (or more than one PHY) found returns 0.
15709cdd1b9SBen Warren  * Sets active_phy_addr variable.
15809cdd1b9SBen Warren  */
15909cdd1b9SBen Warren static int davinci_eth_phy_detect(void)
16009cdd1b9SBen Warren {
16109cdd1b9SBen Warren 	u_int32_t	phy_act_state;
16209cdd1b9SBen Warren 	int		i;
163062fe7d3SManjunath Hadli 	int		j;
164062fe7d3SManjunath Hadli 	unsigned int	count = 0;
16509cdd1b9SBen Warren 
166dc02badaSHeiko Schocher 	for (i = 0; i < CONFIG_SYS_DAVINCI_EMAC_PHY_COUNT; i++)
167dc02badaSHeiko Schocher 		active_phy_addr[i] = 0xff;
16809cdd1b9SBen Warren 
169062fe7d3SManjunath Hadli 	udelay(1000);
170062fe7d3SManjunath Hadli 	phy_act_state = readl(&adap_mdio->ALIVE);
171062fe7d3SManjunath Hadli 
172d7e35437SNick Thompson 	if (phy_act_state == 0)
173062fe7d3SManjunath Hadli 		return 0;		/* No active PHYs */
17409cdd1b9SBen Warren 
17509cdd1b9SBen Warren 	debug_emac("davinci_eth_phy_detect(), ALIVE = 0x%08x\n", phy_act_state);
17609cdd1b9SBen Warren 
177062fe7d3SManjunath Hadli 	for (i = 0, j = 0; i < 32; i++)
17809cdd1b9SBen Warren 		if (phy_act_state & (1 << i)) {
179062fe7d3SManjunath Hadli 			count++;
180dc02badaSHeiko Schocher 			if (count < CONFIG_SYS_DAVINCI_EMAC_PHY_COUNT) {
181062fe7d3SManjunath Hadli 				active_phy_addr[j++] = i;
182dc02badaSHeiko Schocher 			} else {
183dc02badaSHeiko Schocher 				printf("%s: to many PHYs detected.\n",
184dc02badaSHeiko Schocher 					__func__);
185dc02badaSHeiko Schocher 				count = 0;
186dc02badaSHeiko Schocher 				break;
187dc02badaSHeiko Schocher 			}
18809cdd1b9SBen Warren 		}
18909cdd1b9SBen Warren 
190062fe7d3SManjunath Hadli 	num_phy = count;
191062fe7d3SManjunath Hadli 
192062fe7d3SManjunath Hadli 	return count;
19309cdd1b9SBen Warren }
19409cdd1b9SBen Warren 
19509cdd1b9SBen Warren 
19609cdd1b9SBen Warren /* Read a PHY register via MDIO inteface. Returns 1 on success, 0 otherwise */
19709cdd1b9SBen Warren int davinci_eth_phy_read(u_int8_t phy_addr, u_int8_t reg_num, u_int16_t *data)
19809cdd1b9SBen Warren {
19909cdd1b9SBen Warren 	int	tmp;
20009cdd1b9SBen Warren 
201d7e35437SNick Thompson 	while (readl(&adap_mdio->USERACCESS0) & MDIO_USERACCESS0_GO)
202d7e35437SNick Thompson 		;
20309cdd1b9SBen Warren 
204d7e35437SNick Thompson 	writel(MDIO_USERACCESS0_GO |
20509cdd1b9SBen Warren 	       MDIO_USERACCESS0_WRITE_READ |
20609cdd1b9SBen Warren 	       ((reg_num & 0x1f) << 21) |
207d7e35437SNick Thompson 	       ((phy_addr & 0x1f) << 16),
208d7e35437SNick Thompson 	       &adap_mdio->USERACCESS0);
20909cdd1b9SBen Warren 
21009cdd1b9SBen Warren 	/* Wait for command to complete */
211d7e35437SNick Thompson 	while ((tmp = readl(&adap_mdio->USERACCESS0)) & MDIO_USERACCESS0_GO)
212d7e35437SNick Thompson 		;
21309cdd1b9SBen Warren 
21409cdd1b9SBen Warren 	if (tmp & MDIO_USERACCESS0_ACK) {
21509cdd1b9SBen Warren 		*data = tmp & 0xffff;
21609cdd1b9SBen Warren 		return(1);
21709cdd1b9SBen Warren 	}
21809cdd1b9SBen Warren 
21909cdd1b9SBen Warren 	*data = -1;
22009cdd1b9SBen Warren 	return(0);
22109cdd1b9SBen Warren }
22209cdd1b9SBen Warren 
22309cdd1b9SBen Warren /* Write to a PHY register via MDIO inteface. Blocks until operation is complete. */
22409cdd1b9SBen Warren int davinci_eth_phy_write(u_int8_t phy_addr, u_int8_t reg_num, u_int16_t data)
22509cdd1b9SBen Warren {
22609cdd1b9SBen Warren 
227d7e35437SNick Thompson 	while (readl(&adap_mdio->USERACCESS0) & MDIO_USERACCESS0_GO)
228d7e35437SNick Thompson 		;
22909cdd1b9SBen Warren 
230d7e35437SNick Thompson 	writel(MDIO_USERACCESS0_GO |
23109cdd1b9SBen Warren 	       MDIO_USERACCESS0_WRITE_WRITE |
23209cdd1b9SBen Warren 	       ((reg_num & 0x1f) << 21) |
23309cdd1b9SBen Warren 	       ((phy_addr & 0x1f) << 16) |
234d7e35437SNick Thompson 	       (data & 0xffff),
235d7e35437SNick Thompson 	       &adap_mdio->USERACCESS0);
23609cdd1b9SBen Warren 
23709cdd1b9SBen Warren 	/* Wait for command to complete */
238d7e35437SNick Thompson 	while (readl(&adap_mdio->USERACCESS0) & MDIO_USERACCESS0_GO)
239d7e35437SNick Thompson 		;
24009cdd1b9SBen Warren 
24109cdd1b9SBen Warren 	return(1);
24209cdd1b9SBen Warren }
24309cdd1b9SBen Warren 
24409cdd1b9SBen Warren /* PHY functions for a generic PHY */
24509cdd1b9SBen Warren static int gen_init_phy(int phy_addr)
24609cdd1b9SBen Warren {
24709cdd1b9SBen Warren 	int	ret = 1;
24809cdd1b9SBen Warren 
24909cdd1b9SBen Warren 	if (gen_get_link_speed(phy_addr)) {
25009cdd1b9SBen Warren 		/* Try another time */
25109cdd1b9SBen Warren 		ret = gen_get_link_speed(phy_addr);
25209cdd1b9SBen Warren 	}
25309cdd1b9SBen Warren 
25409cdd1b9SBen Warren 	return(ret);
25509cdd1b9SBen Warren }
25609cdd1b9SBen Warren 
25709cdd1b9SBen Warren static int gen_is_phy_connected(int phy_addr)
25809cdd1b9SBen Warren {
25909cdd1b9SBen Warren 	u_int16_t	dummy;
26009cdd1b9SBen Warren 
261062fe7d3SManjunath Hadli 	return davinci_eth_phy_read(phy_addr, MII_PHYSID1, &dummy);
262062fe7d3SManjunath Hadli }
263062fe7d3SManjunath Hadli 
264062fe7d3SManjunath Hadli static int get_active_phy(void)
265062fe7d3SManjunath Hadli {
266062fe7d3SManjunath Hadli 	int i;
267062fe7d3SManjunath Hadli 
268062fe7d3SManjunath Hadli 	for (i = 0; i < num_phy; i++)
269062fe7d3SManjunath Hadli 		if (phy[i].get_link_speed(active_phy_addr[i]))
270062fe7d3SManjunath Hadli 			return i;
271062fe7d3SManjunath Hadli 
272062fe7d3SManjunath Hadli 	return -1;	/* Return error if no link */
27309cdd1b9SBen Warren }
27409cdd1b9SBen Warren 
27509cdd1b9SBen Warren static int gen_get_link_speed(int phy_addr)
27609cdd1b9SBen Warren {
27709cdd1b9SBen Warren 	u_int16_t	tmp;
27809cdd1b9SBen Warren 
279d2607401SSudhakar Rajashekhara 	if (davinci_eth_phy_read(phy_addr, MII_STATUS_REG, &tmp) &&
280d2607401SSudhakar Rajashekhara 			(tmp & 0x04)) {
281d2607401SSudhakar Rajashekhara #if defined(CONFIG_DRIVER_TI_EMAC_USE_RMII) && \
282d2607401SSudhakar Rajashekhara 		defined(CONFIG_MACH_DAVINCI_DA850_EVM)
2837d2fade7SBen Gardiner 		davinci_eth_phy_read(phy_addr, MII_LPA, &tmp);
284d2607401SSudhakar Rajashekhara 
285d2607401SSudhakar Rajashekhara 		/* Speed doesn't matter, there is no setting for it in EMAC. */
2867d2fade7SBen Gardiner 		if (tmp & (LPA_100FULL | LPA_10FULL)) {
287d2607401SSudhakar Rajashekhara 			/* set EMAC for Full Duplex  */
288d2607401SSudhakar Rajashekhara 			writel(EMAC_MACCONTROL_MIIEN_ENABLE |
289d2607401SSudhakar Rajashekhara 					EMAC_MACCONTROL_FULLDUPLEX_ENABLE,
290d2607401SSudhakar Rajashekhara 					&adap_emac->MACCONTROL);
291d2607401SSudhakar Rajashekhara 		} else {
292d2607401SSudhakar Rajashekhara 			/*set EMAC for Half Duplex  */
293d2607401SSudhakar Rajashekhara 			writel(EMAC_MACCONTROL_MIIEN_ENABLE,
294d2607401SSudhakar Rajashekhara 					&adap_emac->MACCONTROL);
295d2607401SSudhakar Rajashekhara 		}
296d2607401SSudhakar Rajashekhara 
2977d2fade7SBen Gardiner 		if (tmp & (LPA_100FULL | LPA_100HALF))
298d2607401SSudhakar Rajashekhara 			writel(readl(&adap_emac->MACCONTROL) |
299d2607401SSudhakar Rajashekhara 					EMAC_MACCONTROL_RMIISPEED_100,
300d2607401SSudhakar Rajashekhara 					 &adap_emac->MACCONTROL);
301d2607401SSudhakar Rajashekhara 		else
302d2607401SSudhakar Rajashekhara 			writel(readl(&adap_emac->MACCONTROL) &
303d2607401SSudhakar Rajashekhara 					~EMAC_MACCONTROL_RMIISPEED_100,
304d2607401SSudhakar Rajashekhara 					 &adap_emac->MACCONTROL);
305d2607401SSudhakar Rajashekhara #endif
30609cdd1b9SBen Warren 		return(1);
307d2607401SSudhakar Rajashekhara 	}
30809cdd1b9SBen Warren 
30909cdd1b9SBen Warren 	return(0);
31009cdd1b9SBen Warren }
31109cdd1b9SBen Warren 
31209cdd1b9SBen Warren static int gen_auto_negotiate(int phy_addr)
31309cdd1b9SBen Warren {
31409cdd1b9SBen Warren 	u_int16_t	tmp;
315cc4bd47fSManjunath Hadli 	u_int16_t	val;
316cc4bd47fSManjunath Hadli 	unsigned long	cntr = 0;
317cc4bd47fSManjunath Hadli 
318cc4bd47fSManjunath Hadli 	if (!davinci_eth_phy_read(phy_addr, MII_BMCR, &tmp))
319cc4bd47fSManjunath Hadli 		return 0;
320cc4bd47fSManjunath Hadli 
321cc4bd47fSManjunath Hadli 	val = tmp | BMCR_FULLDPLX | BMCR_ANENABLE |
322cc4bd47fSManjunath Hadli 						BMCR_SPEED100;
323cc4bd47fSManjunath Hadli 	davinci_eth_phy_write(phy_addr, MII_BMCR, val);
324cc4bd47fSManjunath Hadli 
325cc4bd47fSManjunath Hadli 	if (!davinci_eth_phy_read(phy_addr, MII_ADVERTISE, &val))
326cc4bd47fSManjunath Hadli 		return 0;
327cc4bd47fSManjunath Hadli 
328cc4bd47fSManjunath Hadli 	val |= (ADVERTISE_100FULL | ADVERTISE_100HALF | ADVERTISE_10FULL |
329cc4bd47fSManjunath Hadli 							ADVERTISE_10HALF);
330cc4bd47fSManjunath Hadli 	davinci_eth_phy_write(phy_addr, MII_ADVERTISE, val);
33109cdd1b9SBen Warren 
3328ef583a0SMike Frysinger 	if (!davinci_eth_phy_read(phy_addr, MII_BMCR, &tmp))
33309cdd1b9SBen Warren 		return(0);
33409cdd1b9SBen Warren 
33509cdd1b9SBen Warren 	/* Restart Auto_negotiation  */
336cc4bd47fSManjunath Hadli 	tmp |= BMCR_ANRESTART;
3378ef583a0SMike Frysinger 	davinci_eth_phy_write(phy_addr, MII_BMCR, tmp);
33809cdd1b9SBen Warren 
33909cdd1b9SBen Warren 	/*check AutoNegotiate complete */
340cc4bd47fSManjunath Hadli 	do {
341cc4bd47fSManjunath Hadli 		udelay(40000);
342cc4bd47fSManjunath Hadli 		if (!davinci_eth_phy_read(phy_addr, MII_BMSR, &tmp))
343cc4bd47fSManjunath Hadli 			return 0;
344cc4bd47fSManjunath Hadli 
345cc4bd47fSManjunath Hadli 		if (tmp & BMSR_ANEGCOMPLETE)
346cc4bd47fSManjunath Hadli 			break;
347cc4bd47fSManjunath Hadli 
348cc4bd47fSManjunath Hadli 		cntr++;
349cc4bd47fSManjunath Hadli 	} while (cntr < 200);
350cc4bd47fSManjunath Hadli 
3518ef583a0SMike Frysinger 	if (!davinci_eth_phy_read(phy_addr, MII_BMSR, &tmp))
35209cdd1b9SBen Warren 		return(0);
35309cdd1b9SBen Warren 
3548ef583a0SMike Frysinger 	if (!(tmp & BMSR_ANEGCOMPLETE))
35509cdd1b9SBen Warren 		return(0);
35609cdd1b9SBen Warren 
35709cdd1b9SBen Warren 	return(gen_get_link_speed(phy_addr));
35809cdd1b9SBen Warren }
35909cdd1b9SBen Warren /* End of generic PHY functions */
36009cdd1b9SBen Warren 
36109cdd1b9SBen Warren 
36209cdd1b9SBen Warren #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII)
3635700bb63SMike Frysinger static int davinci_mii_phy_read(const char *devname, unsigned char addr, unsigned char reg, unsigned short *value)
36409cdd1b9SBen Warren {
36509cdd1b9SBen Warren 	return(davinci_eth_phy_read(addr, reg, value) ? 0 : 1);
36609cdd1b9SBen Warren }
36709cdd1b9SBen Warren 
3685700bb63SMike Frysinger static int davinci_mii_phy_write(const char *devname, unsigned char addr, unsigned char reg, unsigned short value)
36909cdd1b9SBen Warren {
37009cdd1b9SBen Warren 	return(davinci_eth_phy_write(addr, reg, value) ? 0 : 1);
37109cdd1b9SBen Warren }
37209cdd1b9SBen Warren #endif
37309cdd1b9SBen Warren 
374fb1d6332SManjunath Hadli static void  __attribute__((unused)) davinci_eth_gigabit_enable(int phy_addr)
375d7e35437SNick Thompson {
376d7e35437SNick Thompson 	u_int16_t data;
377d7e35437SNick Thompson 
378fb1d6332SManjunath Hadli 	if (davinci_eth_phy_read(phy_addr, 0, &data)) {
379d7e35437SNick Thompson 		if (data & (1 << 6)) { /* speed selection MSB */
380d7e35437SNick Thompson 			/*
381d7e35437SNick Thompson 			 * Check if link detected is giga-bit
382d7e35437SNick Thompson 			 * If Gigabit mode detected, enable gigbit in MAC
383d7e35437SNick Thompson 			 */
3844b9b9e7cSSandeep Paulraj 			writel(readl(&adap_emac->MACCONTROL) |
3854b9b9e7cSSandeep Paulraj 				EMAC_MACCONTROL_GIGFORCE |
386d7e35437SNick Thompson 				EMAC_MACCONTROL_GIGABIT_ENABLE,
387d7e35437SNick Thompson 				&adap_emac->MACCONTROL);
388d7e35437SNick Thompson 		}
389d7e35437SNick Thompson 	}
390d7e35437SNick Thompson }
39109cdd1b9SBen Warren 
39209cdd1b9SBen Warren /* Eth device open */
3938453587eSBen Warren static int davinci_eth_open(struct eth_device *dev, bd_t *bis)
39409cdd1b9SBen Warren {
39509cdd1b9SBen Warren 	dv_reg_p		addr;
39609cdd1b9SBen Warren 	u_int32_t		clkdiv, cnt;
39709cdd1b9SBen Warren 	volatile emac_desc	*rx_desc;
398062fe7d3SManjunath Hadli 	int			index;
39909cdd1b9SBen Warren 
40009cdd1b9SBen Warren 	debug_emac("+ emac_open\n");
40109cdd1b9SBen Warren 
40209cdd1b9SBen Warren 	/* Reset EMAC module and disable interrupts in wrapper */
403d7e35437SNick Thompson 	writel(1, &adap_emac->SOFTRESET);
404d7e35437SNick Thompson 	while (readl(&adap_emac->SOFTRESET) != 0)
405d7e35437SNick Thompson 		;
406d7e35437SNick Thompson #if defined(DAVINCI_EMAC_VERSION2)
407d7e35437SNick Thompson 	writel(1, &adap_ewrap->softrst);
408d7e35437SNick Thompson 	while (readl(&adap_ewrap->softrst) != 0)
409d7e35437SNick Thompson 		;
410d7e35437SNick Thompson #else
411d7e35437SNick Thompson 	writel(0, &adap_ewrap->EWCTL);
41209cdd1b9SBen Warren 	for (cnt = 0; cnt < 5; cnt++) {
413d7e35437SNick Thompson 		clkdiv = readl(&adap_ewrap->EWCTL);
41409cdd1b9SBen Warren 	}
415d7e35437SNick Thompson #endif
41609cdd1b9SBen Warren 
417d2607401SSudhakar Rajashekhara #if defined(CONFIG_DRIVER_TI_EMAC_USE_RMII) && \
418d2607401SSudhakar Rajashekhara 	defined(CONFIG_MACH_DAVINCI_DA850_EVM)
419d2607401SSudhakar Rajashekhara 	adap_ewrap->c0rxen = adap_ewrap->c1rxen = adap_ewrap->c2rxen = 0;
420d2607401SSudhakar Rajashekhara 	adap_ewrap->c0txen = adap_ewrap->c1txen = adap_ewrap->c2txen = 0;
421d2607401SSudhakar Rajashekhara 	adap_ewrap->c0miscen = adap_ewrap->c1miscen = adap_ewrap->c2miscen = 0;
422d2607401SSudhakar Rajashekhara #endif
42309cdd1b9SBen Warren 	rx_desc = emac_rx_desc;
42409cdd1b9SBen Warren 
425d7e35437SNick Thompson 	writel(1, &adap_emac->TXCONTROL);
426d7e35437SNick Thompson 	writel(1, &adap_emac->RXCONTROL);
42709cdd1b9SBen Warren 
4287b37a27eSBen Gardiner 	davinci_eth_set_mac_addr(dev);
42909cdd1b9SBen Warren 
43009cdd1b9SBen Warren 	/* Set DMA 8 TX / 8 RX Head pointers to 0 */
43109cdd1b9SBen Warren 	addr = &adap_emac->TX0HDP;
43209cdd1b9SBen Warren 	for(cnt = 0; cnt < 16; cnt++)
433d7e35437SNick Thompson 		writel(0, addr++);
43409cdd1b9SBen Warren 
43509cdd1b9SBen Warren 	addr = &adap_emac->RX0HDP;
43609cdd1b9SBen Warren 	for(cnt = 0; cnt < 16; cnt++)
437d7e35437SNick Thompson 		writel(0, addr++);
43809cdd1b9SBen Warren 
43909cdd1b9SBen Warren 	/* Clear Statistics (do this before setting MacControl register) */
44009cdd1b9SBen Warren 	addr = &adap_emac->RXGOODFRAMES;
44109cdd1b9SBen Warren 	for(cnt = 0; cnt < EMAC_NUM_STATS; cnt++)
442d7e35437SNick Thompson 		writel(0, addr++);
44309cdd1b9SBen Warren 
44409cdd1b9SBen Warren 	/* No multicast addressing */
445d7e35437SNick Thompson 	writel(0, &adap_emac->MACHASH1);
446d7e35437SNick Thompson 	writel(0, &adap_emac->MACHASH2);
44709cdd1b9SBen Warren 
44809cdd1b9SBen Warren 	/* Create RX queue and set receive process in place */
44909cdd1b9SBen Warren 	emac_rx_active_head = emac_rx_desc;
45009cdd1b9SBen Warren 	for (cnt = 0; cnt < EMAC_MAX_RX_BUFFERS; cnt++) {
45109cdd1b9SBen Warren 		rx_desc->next = (u_int32_t)(rx_desc + 1);
45209cdd1b9SBen Warren 		rx_desc->buffer = &emac_rx_buffers[cnt * (EMAC_MAX_ETHERNET_PKT_SIZE + EMAC_PKT_ALIGN)];
45309cdd1b9SBen Warren 		rx_desc->buff_off_len = EMAC_MAX_ETHERNET_PKT_SIZE;
45409cdd1b9SBen Warren 		rx_desc->pkt_flag_len = EMAC_CPPI_OWNERSHIP_BIT;
45509cdd1b9SBen Warren 		rx_desc++;
45609cdd1b9SBen Warren 	}
45709cdd1b9SBen Warren 
458d7e35437SNick Thompson 	/* Finalize the rx desc list */
45909cdd1b9SBen Warren 	rx_desc--;
46009cdd1b9SBen Warren 	rx_desc->next = 0;
46109cdd1b9SBen Warren 	emac_rx_active_tail = rx_desc;
46209cdd1b9SBen Warren 	emac_rx_queue_active = 1;
46309cdd1b9SBen Warren 
46409cdd1b9SBen Warren 	/* Enable TX/RX */
465d7e35437SNick Thompson 	writel(EMAC_MAX_ETHERNET_PKT_SIZE, &adap_emac->RXMAXLEN);
466d7e35437SNick Thompson 	writel(0, &adap_emac->RXBUFFEROFFSET);
46709cdd1b9SBen Warren 
468d7e35437SNick Thompson 	/*
469d7e35437SNick Thompson 	 * No fancy configs - Use this for promiscous debug
470d7e35437SNick Thompson 	 *   - EMAC_RXMBPENABLE_RXCAFEN_ENABLE
471d7e35437SNick Thompson 	 */
472d7e35437SNick Thompson 	writel(EMAC_RXMBPENABLE_RXBROADEN, &adap_emac->RXMBPENABLE);
47309cdd1b9SBen Warren 
47409cdd1b9SBen Warren 	/* Enable ch 0 only */
475d7e35437SNick Thompson 	writel(1, &adap_emac->RXUNICASTSET);
47609cdd1b9SBen Warren 
47709cdd1b9SBen Warren 	/* Enable MII interface and Full duplex mode */
478d7e35437SNick Thompson #ifdef CONFIG_SOC_DA8XX
479d7e35437SNick Thompson 	writel((EMAC_MACCONTROL_MIIEN_ENABLE |
480d7e35437SNick Thompson 		EMAC_MACCONTROL_FULLDUPLEX_ENABLE |
481d7e35437SNick Thompson 		EMAC_MACCONTROL_RMIISPEED_100),
482d7e35437SNick Thompson 	       &adap_emac->MACCONTROL);
483d7e35437SNick Thompson #else
484d7e35437SNick Thompson 	writel((EMAC_MACCONTROL_MIIEN_ENABLE |
485d7e35437SNick Thompson 		EMAC_MACCONTROL_FULLDUPLEX_ENABLE),
486d7e35437SNick Thompson 	       &adap_emac->MACCONTROL);
487d7e35437SNick Thompson #endif
48809cdd1b9SBen Warren 
48909cdd1b9SBen Warren 	/* Init MDIO & get link state */
490882ecfa3SHeiko Schocher 	clkdiv = CONFIG_SYS_EMAC_TI_CLKDIV;
491d7e35437SNick Thompson 	writel((clkdiv & 0xff) | MDIO_CONTROL_ENABLE | MDIO_CONTROL_FAULT,
492d7e35437SNick Thompson 	       &adap_mdio->CONTROL);
493d7e35437SNick Thompson 
494d7e35437SNick Thompson 	/* We need to wait for MDIO to start */
495d7e35437SNick Thompson 	udelay(1000);
49609cdd1b9SBen Warren 
497062fe7d3SManjunath Hadli 	index = get_active_phy();
498062fe7d3SManjunath Hadli 	if (index == -1)
49909cdd1b9SBen Warren 		return(0);
50009cdd1b9SBen Warren 
501fb1d6332SManjunath Hadli 	emac_gigabit_enable(active_phy_addr[index]);
502d7e35437SNick Thompson 
50309cdd1b9SBen Warren 	/* Start receive process */
504d7e35437SNick Thompson 	writel((u_int32_t)emac_rx_desc, &adap_emac->RX0HDP);
50509cdd1b9SBen Warren 
50609cdd1b9SBen Warren 	debug_emac("- emac_open\n");
50709cdd1b9SBen Warren 
50809cdd1b9SBen Warren 	return(1);
50909cdd1b9SBen Warren }
51009cdd1b9SBen Warren 
51109cdd1b9SBen Warren /* EMAC Channel Teardown */
51209cdd1b9SBen Warren static void davinci_eth_ch_teardown(int ch)
51309cdd1b9SBen Warren {
51409cdd1b9SBen Warren 	dv_reg		dly = 0xff;
51509cdd1b9SBen Warren 	dv_reg		cnt;
51609cdd1b9SBen Warren 
51709cdd1b9SBen Warren 	debug_emac("+ emac_ch_teardown\n");
51809cdd1b9SBen Warren 
51909cdd1b9SBen Warren 	if (ch == EMAC_CH_TX) {
52009cdd1b9SBen Warren 		/* Init TX channel teardown */
521ba511f77SNagabhushana Netagunte 		writel(0, &adap_emac->TXTEARDOWN);
522d7e35437SNick Thompson 		do {
523d7e35437SNick Thompson 			/*
524d7e35437SNick Thompson 			 * Wait here for Tx teardown completion interrupt to
525d7e35437SNick Thompson 			 * occur. Note: A task delay can be called here to pend
526d7e35437SNick Thompson 			 * rather than occupying CPU cycles - anyway it has
527d7e35437SNick Thompson 			 * been found that teardown takes very few cpu cycles
528d7e35437SNick Thompson 			 * and does not affect functionality
529d7e35437SNick Thompson 			 */
53009cdd1b9SBen Warren 			dly--;
53109cdd1b9SBen Warren 			udelay(1);
53209cdd1b9SBen Warren 			if (dly == 0)
53309cdd1b9SBen Warren 				break;
534d7e35437SNick Thompson 			cnt = readl(&adap_emac->TX0CP);
535d7e35437SNick Thompson 		} while (cnt != 0xfffffffc);
536d7e35437SNick Thompson 		writel(cnt, &adap_emac->TX0CP);
537d7e35437SNick Thompson 		writel(0, &adap_emac->TX0HDP);
53809cdd1b9SBen Warren 	} else {
53909cdd1b9SBen Warren 		/* Init RX channel teardown */
540ba511f77SNagabhushana Netagunte 		writel(0, &adap_emac->RXTEARDOWN);
541d7e35437SNick Thompson 		do {
542d7e35437SNick Thompson 			/*
543d7e35437SNick Thompson 			 * Wait here for Rx teardown completion interrupt to
544d7e35437SNick Thompson 			 * occur. Note: A task delay can be called here to pend
545d7e35437SNick Thompson 			 * rather than occupying CPU cycles - anyway it has
546d7e35437SNick Thompson 			 * been found that teardown takes very few cpu cycles
547d7e35437SNick Thompson 			 * and does not affect functionality
548d7e35437SNick Thompson 			 */
54909cdd1b9SBen Warren 			dly--;
55009cdd1b9SBen Warren 			udelay(1);
55109cdd1b9SBen Warren 			if (dly == 0)
55209cdd1b9SBen Warren 				break;
553d7e35437SNick Thompson 			cnt = readl(&adap_emac->RX0CP);
554d7e35437SNick Thompson 		} while (cnt != 0xfffffffc);
555d7e35437SNick Thompson 		writel(cnt, &adap_emac->RX0CP);
556d7e35437SNick Thompson 		writel(0, &adap_emac->RX0HDP);
55709cdd1b9SBen Warren 	}
55809cdd1b9SBen Warren 
55909cdd1b9SBen Warren 	debug_emac("- emac_ch_teardown\n");
56009cdd1b9SBen Warren }
56109cdd1b9SBen Warren 
56209cdd1b9SBen Warren /* Eth device close */
5638453587eSBen Warren static void davinci_eth_close(struct eth_device *dev)
56409cdd1b9SBen Warren {
56509cdd1b9SBen Warren 	debug_emac("+ emac_close\n");
56609cdd1b9SBen Warren 
56709cdd1b9SBen Warren 	davinci_eth_ch_teardown(EMAC_CH_TX);	/* TX Channel teardown */
56809cdd1b9SBen Warren 	davinci_eth_ch_teardown(EMAC_CH_RX);	/* RX Channel teardown */
56909cdd1b9SBen Warren 
57009cdd1b9SBen Warren 	/* Reset EMAC module and disable interrupts in wrapper */
571d7e35437SNick Thompson 	writel(1, &adap_emac->SOFTRESET);
572d7e35437SNick Thompson #if defined(DAVINCI_EMAC_VERSION2)
573d7e35437SNick Thompson 	writel(1, &adap_ewrap->softrst);
574d7e35437SNick Thompson #else
575d7e35437SNick Thompson 	writel(0, &adap_ewrap->EWCTL);
576d7e35437SNick Thompson #endif
57709cdd1b9SBen Warren 
578d2607401SSudhakar Rajashekhara #if defined(CONFIG_DRIVER_TI_EMAC_USE_RMII) && \
579d2607401SSudhakar Rajashekhara 	defined(CONFIG_MACH_DAVINCI_DA850_EVM)
580d2607401SSudhakar Rajashekhara 	adap_ewrap->c0rxen = adap_ewrap->c1rxen = adap_ewrap->c2rxen = 0;
581d2607401SSudhakar Rajashekhara 	adap_ewrap->c0txen = adap_ewrap->c1txen = adap_ewrap->c2txen = 0;
582d2607401SSudhakar Rajashekhara 	adap_ewrap->c0miscen = adap_ewrap->c1miscen = adap_ewrap->c2miscen = 0;
583d2607401SSudhakar Rajashekhara #endif
58409cdd1b9SBen Warren 	debug_emac("- emac_close\n");
58509cdd1b9SBen Warren }
58609cdd1b9SBen Warren 
58709cdd1b9SBen Warren static int tx_send_loop = 0;
58809cdd1b9SBen Warren 
58909cdd1b9SBen Warren /*
59009cdd1b9SBen Warren  * This function sends a single packet on the network and returns
59109cdd1b9SBen Warren  * positive number (number of bytes transmitted) or negative for error
59209cdd1b9SBen Warren  */
5938453587eSBen Warren static int davinci_eth_send_packet (struct eth_device *dev,
5948453587eSBen Warren 					volatile void *packet, int length)
59509cdd1b9SBen Warren {
59609cdd1b9SBen Warren 	int ret_status = -1;
597062fe7d3SManjunath Hadli 	int index;
59809cdd1b9SBen Warren 	tx_send_loop = 0;
59909cdd1b9SBen Warren 
600062fe7d3SManjunath Hadli 	index = get_active_phy();
601062fe7d3SManjunath Hadli 	if (index == -1) {
60209cdd1b9SBen Warren 		printf(" WARN: emac_send_packet: No link\n");
60309cdd1b9SBen Warren 		return (ret_status);
60409cdd1b9SBen Warren 	}
60509cdd1b9SBen Warren 
606fb1d6332SManjunath Hadli 	emac_gigabit_enable(active_phy_addr[index]);
607d7e35437SNick Thompson 
60809cdd1b9SBen Warren 	/* Check packet size and if < EMAC_MIN_ETHERNET_PKT_SIZE, pad it up */
60909cdd1b9SBen Warren 	if (length < EMAC_MIN_ETHERNET_PKT_SIZE) {
61009cdd1b9SBen Warren 		length = EMAC_MIN_ETHERNET_PKT_SIZE;
61109cdd1b9SBen Warren 	}
61209cdd1b9SBen Warren 
61309cdd1b9SBen Warren 	/* Populate the TX descriptor */
61409cdd1b9SBen Warren 	emac_tx_desc->next = 0;
61509cdd1b9SBen Warren 	emac_tx_desc->buffer = (u_int8_t *) packet;
61609cdd1b9SBen Warren 	emac_tx_desc->buff_off_len = (length & 0xffff);
61709cdd1b9SBen Warren 	emac_tx_desc->pkt_flag_len = ((length & 0xffff) |
61809cdd1b9SBen Warren 				      EMAC_CPPI_SOP_BIT |
61909cdd1b9SBen Warren 				      EMAC_CPPI_OWNERSHIP_BIT |
62009cdd1b9SBen Warren 				      EMAC_CPPI_EOP_BIT);
62109cdd1b9SBen Warren 	/* Send the packet */
622d7e35437SNick Thompson 	writel((unsigned long)emac_tx_desc, &adap_emac->TX0HDP);
62309cdd1b9SBen Warren 
62409cdd1b9SBen Warren 	/* Wait for packet to complete or link down */
62509cdd1b9SBen Warren 	while (1) {
626062fe7d3SManjunath Hadli 		if (!phy[index].get_link_speed(active_phy_addr[index])) {
62709cdd1b9SBen Warren 			davinci_eth_ch_teardown (EMAC_CH_TX);
62809cdd1b9SBen Warren 			return (ret_status);
62909cdd1b9SBen Warren 		}
630d7e35437SNick Thompson 
631fb1d6332SManjunath Hadli 		emac_gigabit_enable(active_phy_addr[index]);
632d7e35437SNick Thompson 
633d7e35437SNick Thompson 		if (readl(&adap_emac->TXINTSTATRAW) & 0x01) {
63409cdd1b9SBen Warren 			ret_status = length;
63509cdd1b9SBen Warren 			break;
63609cdd1b9SBen Warren 		}
63709cdd1b9SBen Warren 		tx_send_loop++;
63809cdd1b9SBen Warren 	}
63909cdd1b9SBen Warren 
64009cdd1b9SBen Warren 	return (ret_status);
64109cdd1b9SBen Warren }
64209cdd1b9SBen Warren 
64309cdd1b9SBen Warren /*
64409cdd1b9SBen Warren  * This function handles receipt of a packet from the network
64509cdd1b9SBen Warren  */
6468453587eSBen Warren static int davinci_eth_rcv_packet (struct eth_device *dev)
64709cdd1b9SBen Warren {
64809cdd1b9SBen Warren 	volatile emac_desc *rx_curr_desc;
64909cdd1b9SBen Warren 	volatile emac_desc *curr_desc;
65009cdd1b9SBen Warren 	volatile emac_desc *tail_desc;
65109cdd1b9SBen Warren 	int status, ret = -1;
65209cdd1b9SBen Warren 
65309cdd1b9SBen Warren 	rx_curr_desc = emac_rx_active_head;
65409cdd1b9SBen Warren 	status = rx_curr_desc->pkt_flag_len;
65509cdd1b9SBen Warren 	if ((rx_curr_desc) && ((status & EMAC_CPPI_OWNERSHIP_BIT) == 0)) {
65609cdd1b9SBen Warren 		if (status & EMAC_CPPI_RX_ERROR_FRAME) {
65709cdd1b9SBen Warren 			/* Error in packet - discard it and requeue desc */
65809cdd1b9SBen Warren 			printf ("WARN: emac_rcv_pkt: Error in packet\n");
65909cdd1b9SBen Warren 		} else {
66009cdd1b9SBen Warren 			NetReceive (rx_curr_desc->buffer,
66109cdd1b9SBen Warren 				    (rx_curr_desc->buff_off_len & 0xffff));
66209cdd1b9SBen Warren 			ret = rx_curr_desc->buff_off_len & 0xffff;
66309cdd1b9SBen Warren 		}
66409cdd1b9SBen Warren 
66509cdd1b9SBen Warren 		/* Ack received packet descriptor */
666d7e35437SNick Thompson 		writel((unsigned long)rx_curr_desc, &adap_emac->RX0CP);
66709cdd1b9SBen Warren 		curr_desc = rx_curr_desc;
66809cdd1b9SBen Warren 		emac_rx_active_head =
66909cdd1b9SBen Warren 			(volatile emac_desc *) rx_curr_desc->next;
67009cdd1b9SBen Warren 
67109cdd1b9SBen Warren 		if (status & EMAC_CPPI_EOQ_BIT) {
67209cdd1b9SBen Warren 			if (emac_rx_active_head) {
673d7e35437SNick Thompson 				writel((unsigned long)emac_rx_active_head,
674d7e35437SNick Thompson 				       &adap_emac->RX0HDP);
67509cdd1b9SBen Warren 			} else {
67609cdd1b9SBen Warren 				emac_rx_queue_active = 0;
67709cdd1b9SBen Warren 				printf ("INFO:emac_rcv_packet: RX Queue not active\n");
67809cdd1b9SBen Warren 			}
67909cdd1b9SBen Warren 		}
68009cdd1b9SBen Warren 
68109cdd1b9SBen Warren 		/* Recycle RX descriptor */
68209cdd1b9SBen Warren 		rx_curr_desc->buff_off_len = EMAC_MAX_ETHERNET_PKT_SIZE;
68309cdd1b9SBen Warren 		rx_curr_desc->pkt_flag_len = EMAC_CPPI_OWNERSHIP_BIT;
68409cdd1b9SBen Warren 		rx_curr_desc->next = 0;
68509cdd1b9SBen Warren 
68609cdd1b9SBen Warren 		if (emac_rx_active_head == 0) {
68709cdd1b9SBen Warren 			printf ("INFO: emac_rcv_pkt: active queue head = 0\n");
68809cdd1b9SBen Warren 			emac_rx_active_head = curr_desc;
68909cdd1b9SBen Warren 			emac_rx_active_tail = curr_desc;
69009cdd1b9SBen Warren 			if (emac_rx_queue_active != 0) {
691d7e35437SNick Thompson 				writel((unsigned long)emac_rx_active_head,
692d7e35437SNick Thompson 				       &adap_emac->RX0HDP);
69309cdd1b9SBen Warren 				printf ("INFO: emac_rcv_pkt: active queue head = 0, HDP fired\n");
69409cdd1b9SBen Warren 				emac_rx_queue_active = 1;
69509cdd1b9SBen Warren 			}
69609cdd1b9SBen Warren 		} else {
69709cdd1b9SBen Warren 			tail_desc = emac_rx_active_tail;
69809cdd1b9SBen Warren 			emac_rx_active_tail = curr_desc;
69909cdd1b9SBen Warren 			tail_desc->next = (unsigned int) curr_desc;
70009cdd1b9SBen Warren 			status = tail_desc->pkt_flag_len;
70109cdd1b9SBen Warren 			if (status & EMAC_CPPI_EOQ_BIT) {
702d7e35437SNick Thompson 				writel((unsigned long)curr_desc,
703d7e35437SNick Thompson 				       &adap_emac->RX0HDP);
70409cdd1b9SBen Warren 				status &= ~EMAC_CPPI_EOQ_BIT;
70509cdd1b9SBen Warren 				tail_desc->pkt_flag_len = status;
70609cdd1b9SBen Warren 			}
70709cdd1b9SBen Warren 		}
70809cdd1b9SBen Warren 		return (ret);
70909cdd1b9SBen Warren 	}
71009cdd1b9SBen Warren 	return (0);
71109cdd1b9SBen Warren }
71209cdd1b9SBen Warren 
7138cc13c13SBen Warren /*
7148cc13c13SBen Warren  * This function initializes the emac hardware. It does NOT initialize
7158cc13c13SBen Warren  * EMAC modules power or pin multiplexors, that is done by board_init()
7168cc13c13SBen Warren  * much earlier in bootup process. Returns 1 on success, 0 otherwise.
7178cc13c13SBen Warren  */
7188453587eSBen Warren int davinci_emac_initialize(void)
7198cc13c13SBen Warren {
7208cc13c13SBen Warren 	u_int32_t	phy_id;
7218cc13c13SBen Warren 	u_int16_t	tmp;
7228cc13c13SBen Warren 	int		i;
723062fe7d3SManjunath Hadli 	int		ret;
7248453587eSBen Warren 	struct eth_device *dev;
7258453587eSBen Warren 
7268453587eSBen Warren 	dev = malloc(sizeof *dev);
7278453587eSBen Warren 
7288453587eSBen Warren 	if (dev == NULL)
7298453587eSBen Warren 		return -1;
7308453587eSBen Warren 
7318453587eSBen Warren 	memset(dev, 0, sizeof *dev);
7322a7d603fSSandeep Paulraj 	sprintf(dev->name, "DaVinci-EMAC");
7338453587eSBen Warren 
7348453587eSBen Warren 	dev->iobase = 0;
7358453587eSBen Warren 	dev->init = davinci_eth_open;
7368453587eSBen Warren 	dev->halt = davinci_eth_close;
7378453587eSBen Warren 	dev->send = davinci_eth_send_packet;
7388453587eSBen Warren 	dev->recv = davinci_eth_rcv_packet;
7397b37a27eSBen Gardiner 	dev->write_hwaddr = davinci_eth_set_mac_addr;
7408453587eSBen Warren 
7418453587eSBen Warren 	eth_register(dev);
74209cdd1b9SBen Warren 
7438cc13c13SBen Warren 	davinci_eth_mdio_enable();
7448cc13c13SBen Warren 
74519fdf9a1SHeiko Schocher 	/* let the EMAC detect the PHYs */
74619fdf9a1SHeiko Schocher 	udelay(5000);
74719fdf9a1SHeiko Schocher 
7488cc13c13SBen Warren 	for (i = 0; i < 256; i++) {
749d7e35437SNick Thompson 		if (readl(&adap_mdio->ALIVE))
7508cc13c13SBen Warren 			break;
751062fe7d3SManjunath Hadli 		udelay(1000);
7528cc13c13SBen Warren 	}
7538cc13c13SBen Warren 
7548cc13c13SBen Warren 	if (i >= 256) {
7558cc13c13SBen Warren 		printf("No ETH PHY detected!!!\n");
7568cc13c13SBen Warren 		return(0);
7578cc13c13SBen Warren 	}
7588cc13c13SBen Warren 
759062fe7d3SManjunath Hadli 	/* Find if PHY(s) is/are connected */
760062fe7d3SManjunath Hadli 	ret = davinci_eth_phy_detect();
761062fe7d3SManjunath Hadli 	if (!ret)
7628cc13c13SBen Warren 		return(0);
763062fe7d3SManjunath Hadli 	else
764dc02badaSHeiko Schocher 		debug_emac(" %d ETH PHY detected\n", ret);
7658cc13c13SBen Warren 
7668cc13c13SBen Warren 	/* Get PHY ID and initialize phy_ops for a detected PHY */
767062fe7d3SManjunath Hadli 	for (i = 0; i < num_phy; i++) {
768062fe7d3SManjunath Hadli 		if (!davinci_eth_phy_read(active_phy_addr[i], MII_PHYSID1,
769062fe7d3SManjunath Hadli 							&tmp)) {
770062fe7d3SManjunath Hadli 			active_phy_addr[i] = 0xff;
771062fe7d3SManjunath Hadli 			continue;
7728cc13c13SBen Warren 		}
7738cc13c13SBen Warren 
7748cc13c13SBen Warren 		phy_id = (tmp << 16) & 0xffff0000;
7758cc13c13SBen Warren 
776062fe7d3SManjunath Hadli 		if (!davinci_eth_phy_read(active_phy_addr[i], MII_PHYSID2,
777062fe7d3SManjunath Hadli 							&tmp)) {
778062fe7d3SManjunath Hadli 			active_phy_addr[i] = 0xff;
779062fe7d3SManjunath Hadli 			continue;
7808cc13c13SBen Warren 		}
7818cc13c13SBen Warren 
7828cc13c13SBen Warren 		phy_id |= tmp & 0x0000ffff;
7838cc13c13SBen Warren 
7848cc13c13SBen Warren 		switch (phy_id) {
7854f3c42acSHeiko Schocher 		case PHY_KSZ8873:
786062fe7d3SManjunath Hadli 			sprintf(phy[i].name, "KSZ8873 @ 0x%02x",
787062fe7d3SManjunath Hadli 						active_phy_addr[i]);
788062fe7d3SManjunath Hadli 			phy[i].init = ksz8873_init_phy;
789062fe7d3SManjunath Hadli 			phy[i].is_phy_connected = ksz8873_is_phy_connected;
790062fe7d3SManjunath Hadli 			phy[i].get_link_speed = ksz8873_get_link_speed;
791062fe7d3SManjunath Hadli 			phy[i].auto_negotiate = ksz8873_auto_negotiate;
7924f3c42acSHeiko Schocher 			break;
7938cc13c13SBen Warren 		case PHY_LXT972:
794062fe7d3SManjunath Hadli 			sprintf(phy[i].name, "LXT972 @ 0x%02x",
795062fe7d3SManjunath Hadli 						active_phy_addr[i]);
796062fe7d3SManjunath Hadli 			phy[i].init = lxt972_init_phy;
797062fe7d3SManjunath Hadli 			phy[i].is_phy_connected = lxt972_is_phy_connected;
798062fe7d3SManjunath Hadli 			phy[i].get_link_speed = lxt972_get_link_speed;
799062fe7d3SManjunath Hadli 			phy[i].auto_negotiate = lxt972_auto_negotiate;
8008cc13c13SBen Warren 			break;
8018cc13c13SBen Warren 		case PHY_DP83848:
802062fe7d3SManjunath Hadli 			sprintf(phy[i].name, "DP83848 @ 0x%02x",
803062fe7d3SManjunath Hadli 						active_phy_addr[i]);
804062fe7d3SManjunath Hadli 			phy[i].init = dp83848_init_phy;
805062fe7d3SManjunath Hadli 			phy[i].is_phy_connected = dp83848_is_phy_connected;
806062fe7d3SManjunath Hadli 			phy[i].get_link_speed = dp83848_get_link_speed;
807062fe7d3SManjunath Hadli 			phy[i].auto_negotiate = dp83848_auto_negotiate;
8088cc13c13SBen Warren 			break;
809840f8923SSandeep Paulraj 		case PHY_ET1011C:
810062fe7d3SManjunath Hadli 			sprintf(phy[i].name, "ET1011C @ 0x%02x",
811062fe7d3SManjunath Hadli 						active_phy_addr[i]);
812062fe7d3SManjunath Hadli 			phy[i].init = gen_init_phy;
813062fe7d3SManjunath Hadli 			phy[i].is_phy_connected = gen_is_phy_connected;
814062fe7d3SManjunath Hadli 			phy[i].get_link_speed = et1011c_get_link_speed;
815062fe7d3SManjunath Hadli 			phy[i].auto_negotiate = gen_auto_negotiate;
816840f8923SSandeep Paulraj 			break;
8178cc13c13SBen Warren 		default:
818062fe7d3SManjunath Hadli 			sprintf(phy[i].name, "GENERIC @ 0x%02x",
819062fe7d3SManjunath Hadli 						active_phy_addr[i]);
820062fe7d3SManjunath Hadli 			phy[i].init = gen_init_phy;
821062fe7d3SManjunath Hadli 			phy[i].is_phy_connected = gen_is_phy_connected;
822062fe7d3SManjunath Hadli 			phy[i].get_link_speed = gen_get_link_speed;
823062fe7d3SManjunath Hadli 			phy[i].auto_negotiate = gen_auto_negotiate;
8248cc13c13SBen Warren 		}
8258cc13c13SBen Warren 
826e0297a55SIlya Yanok 		debug("Ethernet PHY: %s\n", phy[i].name);
8278cc13c13SBen Warren 
828062fe7d3SManjunath Hadli 		miiphy_register(phy[i].name, davinci_mii_phy_read,
829062fe7d3SManjunath Hadli 						davinci_mii_phy_write);
830062fe7d3SManjunath Hadli 	}
8318cc13c13SBen Warren 	return(1);
8328cc13c13SBen Warren }
833