109cdd1b9SBen Warren /* 209cdd1b9SBen Warren * Ethernet driver for TI TMS320DM644x (DaVinci) chips. 309cdd1b9SBen Warren * 409cdd1b9SBen Warren * Copyright (C) 2007 Sergey Kubushyn <ksi@koi8.net> 509cdd1b9SBen Warren * 609cdd1b9SBen Warren * Parts shamelessly stolen from TI's dm644x_emac.c. Original copyright 709cdd1b9SBen Warren * follows: 809cdd1b9SBen Warren * 909cdd1b9SBen Warren * ---------------------------------------------------------------------------- 1009cdd1b9SBen Warren * 1109cdd1b9SBen Warren * dm644x_emac.c 1209cdd1b9SBen Warren * 1309cdd1b9SBen Warren * TI DaVinci (DM644X) EMAC peripheral driver source for DV-EVM 1409cdd1b9SBen Warren * 1509cdd1b9SBen Warren * Copyright (C) 2005 Texas Instruments. 1609cdd1b9SBen Warren * 1709cdd1b9SBen Warren * ---------------------------------------------------------------------------- 1809cdd1b9SBen Warren * 19*1a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 2009cdd1b9SBen Warren * 2109cdd1b9SBen Warren * Modifications: 2209cdd1b9SBen Warren * ver. 1.0: Sep 2005, Anant Gole - Created EMAC version for uBoot. 2309cdd1b9SBen Warren * ver 1.1: Nov 2005, Anant Gole - Extended the RX logic for multiple descriptors 2409cdd1b9SBen Warren */ 2509cdd1b9SBen Warren #include <common.h> 2609cdd1b9SBen Warren #include <command.h> 2709cdd1b9SBen Warren #include <net.h> 2809cdd1b9SBen Warren #include <miiphy.h> 298453587eSBen Warren #include <malloc.h> 302aa87202SIlya Yanok #include <linux/compiler.h> 3109cdd1b9SBen Warren #include <asm/arch/emac_defs.h> 32d7e35437SNick Thompson #include <asm/io.h> 337c587d32SIlya Yanok #include "davinci_emac.h" 3409cdd1b9SBen Warren 3509cdd1b9SBen Warren unsigned int emac_dbg = 0; 3609cdd1b9SBen Warren #define debug_emac(fmt,args...) if (emac_dbg) printf(fmt,##args) 3709cdd1b9SBen Warren 3882b77217SIlya Yanok #ifdef EMAC_HW_RAM_ADDR 3982b77217SIlya Yanok static inline unsigned long BD_TO_HW(unsigned long x) 4082b77217SIlya Yanok { 4182b77217SIlya Yanok if (x == 0) 4282b77217SIlya Yanok return 0; 4382b77217SIlya Yanok 4482b77217SIlya Yanok return x - EMAC_WRAPPER_RAM_ADDR + EMAC_HW_RAM_ADDR; 4582b77217SIlya Yanok } 4682b77217SIlya Yanok 4782b77217SIlya Yanok static inline unsigned long HW_TO_BD(unsigned long x) 4882b77217SIlya Yanok { 4982b77217SIlya Yanok if (x == 0) 5082b77217SIlya Yanok return 0; 5182b77217SIlya Yanok 5282b77217SIlya Yanok return x - EMAC_HW_RAM_ADDR + EMAC_WRAPPER_RAM_ADDR; 5382b77217SIlya Yanok } 5482b77217SIlya Yanok #else 5582b77217SIlya Yanok #define BD_TO_HW(x) (x) 5682b77217SIlya Yanok #define HW_TO_BD(x) (x) 5782b77217SIlya Yanok #endif 5882b77217SIlya Yanok 59d7e35437SNick Thompson #ifdef DAVINCI_EMAC_GIG_ENABLE 60fb1d6332SManjunath Hadli #define emac_gigabit_enable(phy_addr) davinci_eth_gigabit_enable(phy_addr) 61d7e35437SNick Thompson #else 62fb1d6332SManjunath Hadli #define emac_gigabit_enable(phy_addr) /* no gigabit to enable */ 63d7e35437SNick Thompson #endif 64d7e35437SNick Thompson 65882ecfa3SHeiko Schocher #if !defined(CONFIG_SYS_EMAC_TI_CLKDIV) 66882ecfa3SHeiko Schocher #define CONFIG_SYS_EMAC_TI_CLKDIV ((EMAC_MDIO_BUS_FREQ / \ 67882ecfa3SHeiko Schocher EMAC_MDIO_CLOCK_FREQ) - 1) 68882ecfa3SHeiko Schocher #endif 69882ecfa3SHeiko Schocher 7009cdd1b9SBen Warren static void davinci_eth_mdio_enable(void); 7109cdd1b9SBen Warren 7209cdd1b9SBen Warren static int gen_init_phy(int phy_addr); 7309cdd1b9SBen Warren static int gen_is_phy_connected(int phy_addr); 7409cdd1b9SBen Warren static int gen_get_link_speed(int phy_addr); 7509cdd1b9SBen Warren static int gen_auto_negotiate(int phy_addr); 7609cdd1b9SBen Warren 7709cdd1b9SBen Warren void eth_mdio_enable(void) 7809cdd1b9SBen Warren { 7909cdd1b9SBen Warren davinci_eth_mdio_enable(); 8009cdd1b9SBen Warren } 8109cdd1b9SBen Warren 8209cdd1b9SBen Warren /* EMAC Addresses */ 8309cdd1b9SBen Warren static volatile emac_regs *adap_emac = (emac_regs *)EMAC_BASE_ADDR; 8409cdd1b9SBen Warren static volatile ewrap_regs *adap_ewrap = (ewrap_regs *)EMAC_WRAPPER_BASE_ADDR; 8509cdd1b9SBen Warren static volatile mdio_regs *adap_mdio = (mdio_regs *)EMAC_MDIO_BASE_ADDR; 8609cdd1b9SBen Warren 8709cdd1b9SBen Warren /* EMAC descriptors */ 8809cdd1b9SBen Warren static volatile emac_desc *emac_rx_desc = (emac_desc *)(EMAC_WRAPPER_RAM_ADDR + EMAC_RX_DESC_BASE); 8909cdd1b9SBen Warren static volatile emac_desc *emac_tx_desc = (emac_desc *)(EMAC_WRAPPER_RAM_ADDR + EMAC_TX_DESC_BASE); 9009cdd1b9SBen Warren static volatile emac_desc *emac_rx_active_head = 0; 9109cdd1b9SBen Warren static volatile emac_desc *emac_rx_active_tail = 0; 9209cdd1b9SBen Warren static int emac_rx_queue_active = 0; 9309cdd1b9SBen Warren 9409cdd1b9SBen Warren /* Receive packet buffers */ 952aa87202SIlya Yanok static unsigned char emac_rx_buffers[EMAC_MAX_RX_BUFFERS * EMAC_RXBUF_SIZE] 962aa87202SIlya Yanok __aligned(ARCH_DMA_MINALIGN); 9709cdd1b9SBen Warren 98dc02badaSHeiko Schocher #ifndef CONFIG_SYS_DAVINCI_EMAC_PHY_COUNT 99dc02badaSHeiko Schocher #define CONFIG_SYS_DAVINCI_EMAC_PHY_COUNT 3 100dc02badaSHeiko Schocher #endif 10109cdd1b9SBen Warren 102062fe7d3SManjunath Hadli /* PHY address for a discovered PHY (0xff - not found) */ 103dc02badaSHeiko Schocher static u_int8_t active_phy_addr[CONFIG_SYS_DAVINCI_EMAC_PHY_COUNT]; 104062fe7d3SManjunath Hadli 105062fe7d3SManjunath Hadli /* number of PHY found active */ 106062fe7d3SManjunath Hadli static u_int8_t num_phy; 107062fe7d3SManjunath Hadli 108dc02badaSHeiko Schocher phy_t phy[CONFIG_SYS_DAVINCI_EMAC_PHY_COUNT]; 10909cdd1b9SBen Warren 1102aa87202SIlya Yanok static inline void davinci_flush_rx_descs(void) 1112aa87202SIlya Yanok { 1122aa87202SIlya Yanok /* flush the whole RX descs area */ 1132aa87202SIlya Yanok flush_dcache_range(EMAC_WRAPPER_RAM_ADDR + EMAC_RX_DESC_BASE, 1142aa87202SIlya Yanok EMAC_WRAPPER_RAM_ADDR + EMAC_TX_DESC_BASE); 1152aa87202SIlya Yanok } 1162aa87202SIlya Yanok 1172aa87202SIlya Yanok static inline void davinci_invalidate_rx_descs(void) 1182aa87202SIlya Yanok { 1192aa87202SIlya Yanok /* invalidate the whole RX descs area */ 1202aa87202SIlya Yanok invalidate_dcache_range(EMAC_WRAPPER_RAM_ADDR + EMAC_RX_DESC_BASE, 1212aa87202SIlya Yanok EMAC_WRAPPER_RAM_ADDR + EMAC_TX_DESC_BASE); 1222aa87202SIlya Yanok } 1232aa87202SIlya Yanok 1242aa87202SIlya Yanok static inline void davinci_flush_desc(emac_desc *desc) 1252aa87202SIlya Yanok { 1262aa87202SIlya Yanok flush_dcache_range((unsigned long)desc, 1272aa87202SIlya Yanok (unsigned long)desc + sizeof(*desc)); 1282aa87202SIlya Yanok } 1292aa87202SIlya Yanok 1307b37a27eSBen Gardiner static int davinci_eth_set_mac_addr(struct eth_device *dev) 1317b37a27eSBen Gardiner { 1327b37a27eSBen Gardiner unsigned long mac_hi; 1337b37a27eSBen Gardiner unsigned long mac_lo; 1347b37a27eSBen Gardiner 1357b37a27eSBen Gardiner /* 1367b37a27eSBen Gardiner * Set MAC Addresses & Init multicast Hash to 0 (disable any multicast 1377b37a27eSBen Gardiner * receive) 1387b37a27eSBen Gardiner * Using channel 0 only - other channels are disabled 1397b37a27eSBen Gardiner * */ 1407b37a27eSBen Gardiner writel(0, &adap_emac->MACINDEX); 1417b37a27eSBen Gardiner mac_hi = (dev->enetaddr[3] << 24) | 1427b37a27eSBen Gardiner (dev->enetaddr[2] << 16) | 1437b37a27eSBen Gardiner (dev->enetaddr[1] << 8) | 1447b37a27eSBen Gardiner (dev->enetaddr[0]); 1457b37a27eSBen Gardiner mac_lo = (dev->enetaddr[5] << 8) | 1467b37a27eSBen Gardiner (dev->enetaddr[4]); 1477b37a27eSBen Gardiner 1487b37a27eSBen Gardiner writel(mac_hi, &adap_emac->MACADDRHI); 1497b37a27eSBen Gardiner #if defined(DAVINCI_EMAC_VERSION2) 1507b37a27eSBen Gardiner writel(mac_lo | EMAC_MAC_ADDR_IS_VALID | EMAC_MAC_ADDR_MATCH, 1517b37a27eSBen Gardiner &adap_emac->MACADDRLO); 1527b37a27eSBen Gardiner #else 1537b37a27eSBen Gardiner writel(mac_lo, &adap_emac->MACADDRLO); 1547b37a27eSBen Gardiner #endif 1557b37a27eSBen Gardiner 1567b37a27eSBen Gardiner writel(0, &adap_emac->MACHASH1); 1577b37a27eSBen Gardiner writel(0, &adap_emac->MACHASH2); 1587b37a27eSBen Gardiner 1597b37a27eSBen Gardiner /* Set source MAC address - REQUIRED */ 1607b37a27eSBen Gardiner writel(mac_hi, &adap_emac->MACSRCADDRHI); 1617b37a27eSBen Gardiner writel(mac_lo, &adap_emac->MACSRCADDRLO); 1627b37a27eSBen Gardiner 1637b37a27eSBen Gardiner 1647b37a27eSBen Gardiner return 0; 1657b37a27eSBen Gardiner } 1667b37a27eSBen Gardiner 16709cdd1b9SBen Warren static void davinci_eth_mdio_enable(void) 16809cdd1b9SBen Warren { 16909cdd1b9SBen Warren u_int32_t clkdiv; 17009cdd1b9SBen Warren 171882ecfa3SHeiko Schocher clkdiv = CONFIG_SYS_EMAC_TI_CLKDIV; 17209cdd1b9SBen Warren 173d7e35437SNick Thompson writel((clkdiv & 0xff) | 17409cdd1b9SBen Warren MDIO_CONTROL_ENABLE | 17509cdd1b9SBen Warren MDIO_CONTROL_FAULT | 176d7e35437SNick Thompson MDIO_CONTROL_FAULT_ENABLE, 177d7e35437SNick Thompson &adap_mdio->CONTROL); 17809cdd1b9SBen Warren 179d7e35437SNick Thompson while (readl(&adap_mdio->CONTROL) & MDIO_CONTROL_IDLE) 180d7e35437SNick Thompson ; 18109cdd1b9SBen Warren } 18209cdd1b9SBen Warren 18309cdd1b9SBen Warren /* 18409cdd1b9SBen Warren * Tries to find an active connected PHY. Returns 1 if address if found. 18509cdd1b9SBen Warren * If no active PHY (or more than one PHY) found returns 0. 18609cdd1b9SBen Warren * Sets active_phy_addr variable. 18709cdd1b9SBen Warren */ 18809cdd1b9SBen Warren static int davinci_eth_phy_detect(void) 18909cdd1b9SBen Warren { 19009cdd1b9SBen Warren u_int32_t phy_act_state; 19109cdd1b9SBen Warren int i; 192062fe7d3SManjunath Hadli int j; 193062fe7d3SManjunath Hadli unsigned int count = 0; 19409cdd1b9SBen Warren 195dc02badaSHeiko Schocher for (i = 0; i < CONFIG_SYS_DAVINCI_EMAC_PHY_COUNT; i++) 196dc02badaSHeiko Schocher active_phy_addr[i] = 0xff; 19709cdd1b9SBen Warren 198062fe7d3SManjunath Hadli udelay(1000); 199062fe7d3SManjunath Hadli phy_act_state = readl(&adap_mdio->ALIVE); 200062fe7d3SManjunath Hadli 201d7e35437SNick Thompson if (phy_act_state == 0) 202062fe7d3SManjunath Hadli return 0; /* No active PHYs */ 20309cdd1b9SBen Warren 20409cdd1b9SBen Warren debug_emac("davinci_eth_phy_detect(), ALIVE = 0x%08x\n", phy_act_state); 20509cdd1b9SBen Warren 206062fe7d3SManjunath Hadli for (i = 0, j = 0; i < 32; i++) 20709cdd1b9SBen Warren if (phy_act_state & (1 << i)) { 208062fe7d3SManjunath Hadli count++; 209b6090098SPrabhakar Lad if (count <= CONFIG_SYS_DAVINCI_EMAC_PHY_COUNT) { 210062fe7d3SManjunath Hadli active_phy_addr[j++] = i; 211dc02badaSHeiko Schocher } else { 212dc02badaSHeiko Schocher printf("%s: to many PHYs detected.\n", 213dc02badaSHeiko Schocher __func__); 214dc02badaSHeiko Schocher count = 0; 215dc02badaSHeiko Schocher break; 216dc02badaSHeiko Schocher } 21709cdd1b9SBen Warren } 21809cdd1b9SBen Warren 219062fe7d3SManjunath Hadli num_phy = count; 220062fe7d3SManjunath Hadli 221062fe7d3SManjunath Hadli return count; 22209cdd1b9SBen Warren } 22309cdd1b9SBen Warren 22409cdd1b9SBen Warren 22509cdd1b9SBen Warren /* Read a PHY register via MDIO inteface. Returns 1 on success, 0 otherwise */ 22609cdd1b9SBen Warren int davinci_eth_phy_read(u_int8_t phy_addr, u_int8_t reg_num, u_int16_t *data) 22709cdd1b9SBen Warren { 22809cdd1b9SBen Warren int tmp; 22909cdd1b9SBen Warren 230d7e35437SNick Thompson while (readl(&adap_mdio->USERACCESS0) & MDIO_USERACCESS0_GO) 231d7e35437SNick Thompson ; 23209cdd1b9SBen Warren 233d7e35437SNick Thompson writel(MDIO_USERACCESS0_GO | 23409cdd1b9SBen Warren MDIO_USERACCESS0_WRITE_READ | 23509cdd1b9SBen Warren ((reg_num & 0x1f) << 21) | 236d7e35437SNick Thompson ((phy_addr & 0x1f) << 16), 237d7e35437SNick Thompson &adap_mdio->USERACCESS0); 23809cdd1b9SBen Warren 23909cdd1b9SBen Warren /* Wait for command to complete */ 240d7e35437SNick Thompson while ((tmp = readl(&adap_mdio->USERACCESS0)) & MDIO_USERACCESS0_GO) 241d7e35437SNick Thompson ; 24209cdd1b9SBen Warren 24309cdd1b9SBen Warren if (tmp & MDIO_USERACCESS0_ACK) { 24409cdd1b9SBen Warren *data = tmp & 0xffff; 24509cdd1b9SBen Warren return(1); 24609cdd1b9SBen Warren } 24709cdd1b9SBen Warren 24809cdd1b9SBen Warren *data = -1; 24909cdd1b9SBen Warren return(0); 25009cdd1b9SBen Warren } 25109cdd1b9SBen Warren 25209cdd1b9SBen Warren /* Write to a PHY register via MDIO inteface. Blocks until operation is complete. */ 25309cdd1b9SBen Warren int davinci_eth_phy_write(u_int8_t phy_addr, u_int8_t reg_num, u_int16_t data) 25409cdd1b9SBen Warren { 25509cdd1b9SBen Warren 256d7e35437SNick Thompson while (readl(&adap_mdio->USERACCESS0) & MDIO_USERACCESS0_GO) 257d7e35437SNick Thompson ; 25809cdd1b9SBen Warren 259d7e35437SNick Thompson writel(MDIO_USERACCESS0_GO | 26009cdd1b9SBen Warren MDIO_USERACCESS0_WRITE_WRITE | 26109cdd1b9SBen Warren ((reg_num & 0x1f) << 21) | 26209cdd1b9SBen Warren ((phy_addr & 0x1f) << 16) | 263d7e35437SNick Thompson (data & 0xffff), 264d7e35437SNick Thompson &adap_mdio->USERACCESS0); 26509cdd1b9SBen Warren 26609cdd1b9SBen Warren /* Wait for command to complete */ 267d7e35437SNick Thompson while (readl(&adap_mdio->USERACCESS0) & MDIO_USERACCESS0_GO) 268d7e35437SNick Thompson ; 26909cdd1b9SBen Warren 27009cdd1b9SBen Warren return(1); 27109cdd1b9SBen Warren } 27209cdd1b9SBen Warren 27309cdd1b9SBen Warren /* PHY functions for a generic PHY */ 27409cdd1b9SBen Warren static int gen_init_phy(int phy_addr) 27509cdd1b9SBen Warren { 27609cdd1b9SBen Warren int ret = 1; 27709cdd1b9SBen Warren 27809cdd1b9SBen Warren if (gen_get_link_speed(phy_addr)) { 27909cdd1b9SBen Warren /* Try another time */ 28009cdd1b9SBen Warren ret = gen_get_link_speed(phy_addr); 28109cdd1b9SBen Warren } 28209cdd1b9SBen Warren 28309cdd1b9SBen Warren return(ret); 28409cdd1b9SBen Warren } 28509cdd1b9SBen Warren 28609cdd1b9SBen Warren static int gen_is_phy_connected(int phy_addr) 28709cdd1b9SBen Warren { 28809cdd1b9SBen Warren u_int16_t dummy; 28909cdd1b9SBen Warren 290062fe7d3SManjunath Hadli return davinci_eth_phy_read(phy_addr, MII_PHYSID1, &dummy); 291062fe7d3SManjunath Hadli } 292062fe7d3SManjunath Hadli 293062fe7d3SManjunath Hadli static int get_active_phy(void) 294062fe7d3SManjunath Hadli { 295062fe7d3SManjunath Hadli int i; 296062fe7d3SManjunath Hadli 297062fe7d3SManjunath Hadli for (i = 0; i < num_phy; i++) 298062fe7d3SManjunath Hadli if (phy[i].get_link_speed(active_phy_addr[i])) 299062fe7d3SManjunath Hadli return i; 300062fe7d3SManjunath Hadli 301062fe7d3SManjunath Hadli return -1; /* Return error if no link */ 30209cdd1b9SBen Warren } 30309cdd1b9SBen Warren 30409cdd1b9SBen Warren static int gen_get_link_speed(int phy_addr) 30509cdd1b9SBen Warren { 30609cdd1b9SBen Warren u_int16_t tmp; 30709cdd1b9SBen Warren 308d2607401SSudhakar Rajashekhara if (davinci_eth_phy_read(phy_addr, MII_STATUS_REG, &tmp) && 309d2607401SSudhakar Rajashekhara (tmp & 0x04)) { 310d2607401SSudhakar Rajashekhara #if defined(CONFIG_DRIVER_TI_EMAC_USE_RMII) && \ 311d2607401SSudhakar Rajashekhara defined(CONFIG_MACH_DAVINCI_DA850_EVM) 3127d2fade7SBen Gardiner davinci_eth_phy_read(phy_addr, MII_LPA, &tmp); 313d2607401SSudhakar Rajashekhara 314d2607401SSudhakar Rajashekhara /* Speed doesn't matter, there is no setting for it in EMAC. */ 3157d2fade7SBen Gardiner if (tmp & (LPA_100FULL | LPA_10FULL)) { 316d2607401SSudhakar Rajashekhara /* set EMAC for Full Duplex */ 317d2607401SSudhakar Rajashekhara writel(EMAC_MACCONTROL_MIIEN_ENABLE | 318d2607401SSudhakar Rajashekhara EMAC_MACCONTROL_FULLDUPLEX_ENABLE, 319d2607401SSudhakar Rajashekhara &adap_emac->MACCONTROL); 320d2607401SSudhakar Rajashekhara } else { 321d2607401SSudhakar Rajashekhara /*set EMAC for Half Duplex */ 322d2607401SSudhakar Rajashekhara writel(EMAC_MACCONTROL_MIIEN_ENABLE, 323d2607401SSudhakar Rajashekhara &adap_emac->MACCONTROL); 324d2607401SSudhakar Rajashekhara } 325d2607401SSudhakar Rajashekhara 3267d2fade7SBen Gardiner if (tmp & (LPA_100FULL | LPA_100HALF)) 327d2607401SSudhakar Rajashekhara writel(readl(&adap_emac->MACCONTROL) | 328d2607401SSudhakar Rajashekhara EMAC_MACCONTROL_RMIISPEED_100, 329d2607401SSudhakar Rajashekhara &adap_emac->MACCONTROL); 330d2607401SSudhakar Rajashekhara else 331d2607401SSudhakar Rajashekhara writel(readl(&adap_emac->MACCONTROL) & 332d2607401SSudhakar Rajashekhara ~EMAC_MACCONTROL_RMIISPEED_100, 333d2607401SSudhakar Rajashekhara &adap_emac->MACCONTROL); 334d2607401SSudhakar Rajashekhara #endif 33509cdd1b9SBen Warren return(1); 336d2607401SSudhakar Rajashekhara } 33709cdd1b9SBen Warren 33809cdd1b9SBen Warren return(0); 33909cdd1b9SBen Warren } 34009cdd1b9SBen Warren 34109cdd1b9SBen Warren static int gen_auto_negotiate(int phy_addr) 34209cdd1b9SBen Warren { 34309cdd1b9SBen Warren u_int16_t tmp; 344cc4bd47fSManjunath Hadli u_int16_t val; 345cc4bd47fSManjunath Hadli unsigned long cntr = 0; 346cc4bd47fSManjunath Hadli 347cc4bd47fSManjunath Hadli if (!davinci_eth_phy_read(phy_addr, MII_BMCR, &tmp)) 348cc4bd47fSManjunath Hadli return 0; 349cc4bd47fSManjunath Hadli 350cc4bd47fSManjunath Hadli val = tmp | BMCR_FULLDPLX | BMCR_ANENABLE | 351cc4bd47fSManjunath Hadli BMCR_SPEED100; 352cc4bd47fSManjunath Hadli davinci_eth_phy_write(phy_addr, MII_BMCR, val); 353cc4bd47fSManjunath Hadli 354cc4bd47fSManjunath Hadli if (!davinci_eth_phy_read(phy_addr, MII_ADVERTISE, &val)) 355cc4bd47fSManjunath Hadli return 0; 356cc4bd47fSManjunath Hadli 357cc4bd47fSManjunath Hadli val |= (ADVERTISE_100FULL | ADVERTISE_100HALF | ADVERTISE_10FULL | 358cc4bd47fSManjunath Hadli ADVERTISE_10HALF); 359cc4bd47fSManjunath Hadli davinci_eth_phy_write(phy_addr, MII_ADVERTISE, val); 36009cdd1b9SBen Warren 3618ef583a0SMike Frysinger if (!davinci_eth_phy_read(phy_addr, MII_BMCR, &tmp)) 36209cdd1b9SBen Warren return(0); 36309cdd1b9SBen Warren 36409cdd1b9SBen Warren /* Restart Auto_negotiation */ 365cc4bd47fSManjunath Hadli tmp |= BMCR_ANRESTART; 3668ef583a0SMike Frysinger davinci_eth_phy_write(phy_addr, MII_BMCR, tmp); 36709cdd1b9SBen Warren 36809cdd1b9SBen Warren /*check AutoNegotiate complete */ 369cc4bd47fSManjunath Hadli do { 370cc4bd47fSManjunath Hadli udelay(40000); 371cc4bd47fSManjunath Hadli if (!davinci_eth_phy_read(phy_addr, MII_BMSR, &tmp)) 372cc4bd47fSManjunath Hadli return 0; 373cc4bd47fSManjunath Hadli 374cc4bd47fSManjunath Hadli if (tmp & BMSR_ANEGCOMPLETE) 375cc4bd47fSManjunath Hadli break; 376cc4bd47fSManjunath Hadli 377cc4bd47fSManjunath Hadli cntr++; 378cc4bd47fSManjunath Hadli } while (cntr < 200); 379cc4bd47fSManjunath Hadli 3808ef583a0SMike Frysinger if (!davinci_eth_phy_read(phy_addr, MII_BMSR, &tmp)) 38109cdd1b9SBen Warren return(0); 38209cdd1b9SBen Warren 3838ef583a0SMike Frysinger if (!(tmp & BMSR_ANEGCOMPLETE)) 38409cdd1b9SBen Warren return(0); 38509cdd1b9SBen Warren 38609cdd1b9SBen Warren return(gen_get_link_speed(phy_addr)); 38709cdd1b9SBen Warren } 38809cdd1b9SBen Warren /* End of generic PHY functions */ 38909cdd1b9SBen Warren 39009cdd1b9SBen Warren 39109cdd1b9SBen Warren #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) 3925700bb63SMike Frysinger static int davinci_mii_phy_read(const char *devname, unsigned char addr, unsigned char reg, unsigned short *value) 39309cdd1b9SBen Warren { 39409cdd1b9SBen Warren return(davinci_eth_phy_read(addr, reg, value) ? 0 : 1); 39509cdd1b9SBen Warren } 39609cdd1b9SBen Warren 3975700bb63SMike Frysinger static int davinci_mii_phy_write(const char *devname, unsigned char addr, unsigned char reg, unsigned short value) 39809cdd1b9SBen Warren { 39909cdd1b9SBen Warren return(davinci_eth_phy_write(addr, reg, value) ? 0 : 1); 40009cdd1b9SBen Warren } 40109cdd1b9SBen Warren #endif 40209cdd1b9SBen Warren 403fb1d6332SManjunath Hadli static void __attribute__((unused)) davinci_eth_gigabit_enable(int phy_addr) 404d7e35437SNick Thompson { 405d7e35437SNick Thompson u_int16_t data; 406d7e35437SNick Thompson 407fb1d6332SManjunath Hadli if (davinci_eth_phy_read(phy_addr, 0, &data)) { 408d7e35437SNick Thompson if (data & (1 << 6)) { /* speed selection MSB */ 409d7e35437SNick Thompson /* 410d7e35437SNick Thompson * Check if link detected is giga-bit 411d7e35437SNick Thompson * If Gigabit mode detected, enable gigbit in MAC 412d7e35437SNick Thompson */ 4134b9b9e7cSSandeep Paulraj writel(readl(&adap_emac->MACCONTROL) | 4144b9b9e7cSSandeep Paulraj EMAC_MACCONTROL_GIGFORCE | 415d7e35437SNick Thompson EMAC_MACCONTROL_GIGABIT_ENABLE, 416d7e35437SNick Thompson &adap_emac->MACCONTROL); 417d7e35437SNick Thompson } 418d7e35437SNick Thompson } 419d7e35437SNick Thompson } 42009cdd1b9SBen Warren 42109cdd1b9SBen Warren /* Eth device open */ 4228453587eSBen Warren static int davinci_eth_open(struct eth_device *dev, bd_t *bis) 42309cdd1b9SBen Warren { 42409cdd1b9SBen Warren dv_reg_p addr; 42509cdd1b9SBen Warren u_int32_t clkdiv, cnt; 42609cdd1b9SBen Warren volatile emac_desc *rx_desc; 427062fe7d3SManjunath Hadli int index; 42809cdd1b9SBen Warren 42909cdd1b9SBen Warren debug_emac("+ emac_open\n"); 43009cdd1b9SBen Warren 43109cdd1b9SBen Warren /* Reset EMAC module and disable interrupts in wrapper */ 432d7e35437SNick Thompson writel(1, &adap_emac->SOFTRESET); 433d7e35437SNick Thompson while (readl(&adap_emac->SOFTRESET) != 0) 434d7e35437SNick Thompson ; 435d7e35437SNick Thompson #if defined(DAVINCI_EMAC_VERSION2) 436d7e35437SNick Thompson writel(1, &adap_ewrap->softrst); 437d7e35437SNick Thompson while (readl(&adap_ewrap->softrst) != 0) 438d7e35437SNick Thompson ; 439d7e35437SNick Thompson #else 440d7e35437SNick Thompson writel(0, &adap_ewrap->EWCTL); 44109cdd1b9SBen Warren for (cnt = 0; cnt < 5; cnt++) { 442d7e35437SNick Thompson clkdiv = readl(&adap_ewrap->EWCTL); 44309cdd1b9SBen Warren } 444d7e35437SNick Thompson #endif 44509cdd1b9SBen Warren 446d2607401SSudhakar Rajashekhara #if defined(CONFIG_DRIVER_TI_EMAC_USE_RMII) && \ 447d2607401SSudhakar Rajashekhara defined(CONFIG_MACH_DAVINCI_DA850_EVM) 448d2607401SSudhakar Rajashekhara adap_ewrap->c0rxen = adap_ewrap->c1rxen = adap_ewrap->c2rxen = 0; 449d2607401SSudhakar Rajashekhara adap_ewrap->c0txen = adap_ewrap->c1txen = adap_ewrap->c2txen = 0; 450d2607401SSudhakar Rajashekhara adap_ewrap->c0miscen = adap_ewrap->c1miscen = adap_ewrap->c2miscen = 0; 451d2607401SSudhakar Rajashekhara #endif 45209cdd1b9SBen Warren rx_desc = emac_rx_desc; 45309cdd1b9SBen Warren 454d7e35437SNick Thompson writel(1, &adap_emac->TXCONTROL); 455d7e35437SNick Thompson writel(1, &adap_emac->RXCONTROL); 45609cdd1b9SBen Warren 4577b37a27eSBen Gardiner davinci_eth_set_mac_addr(dev); 45809cdd1b9SBen Warren 45909cdd1b9SBen Warren /* Set DMA 8 TX / 8 RX Head pointers to 0 */ 46009cdd1b9SBen Warren addr = &adap_emac->TX0HDP; 46109cdd1b9SBen Warren for(cnt = 0; cnt < 16; cnt++) 462d7e35437SNick Thompson writel(0, addr++); 46309cdd1b9SBen Warren 46409cdd1b9SBen Warren addr = &adap_emac->RX0HDP; 46509cdd1b9SBen Warren for(cnt = 0; cnt < 16; cnt++) 466d7e35437SNick Thompson writel(0, addr++); 46709cdd1b9SBen Warren 46809cdd1b9SBen Warren /* Clear Statistics (do this before setting MacControl register) */ 46909cdd1b9SBen Warren addr = &adap_emac->RXGOODFRAMES; 47009cdd1b9SBen Warren for(cnt = 0; cnt < EMAC_NUM_STATS; cnt++) 471d7e35437SNick Thompson writel(0, addr++); 47209cdd1b9SBen Warren 47309cdd1b9SBen Warren /* No multicast addressing */ 474d7e35437SNick Thompson writel(0, &adap_emac->MACHASH1); 475d7e35437SNick Thompson writel(0, &adap_emac->MACHASH2); 47609cdd1b9SBen Warren 47709cdd1b9SBen Warren /* Create RX queue and set receive process in place */ 47809cdd1b9SBen Warren emac_rx_active_head = emac_rx_desc; 47909cdd1b9SBen Warren for (cnt = 0; cnt < EMAC_MAX_RX_BUFFERS; cnt++) { 48082b77217SIlya Yanok rx_desc->next = BD_TO_HW((u_int32_t)(rx_desc + 1)); 4812aa87202SIlya Yanok rx_desc->buffer = &emac_rx_buffers[cnt * EMAC_RXBUF_SIZE]; 48209cdd1b9SBen Warren rx_desc->buff_off_len = EMAC_MAX_ETHERNET_PKT_SIZE; 48309cdd1b9SBen Warren rx_desc->pkt_flag_len = EMAC_CPPI_OWNERSHIP_BIT; 48409cdd1b9SBen Warren rx_desc++; 48509cdd1b9SBen Warren } 48609cdd1b9SBen Warren 487d7e35437SNick Thompson /* Finalize the rx desc list */ 48809cdd1b9SBen Warren rx_desc--; 48909cdd1b9SBen Warren rx_desc->next = 0; 49009cdd1b9SBen Warren emac_rx_active_tail = rx_desc; 49109cdd1b9SBen Warren emac_rx_queue_active = 1; 49209cdd1b9SBen Warren 4932aa87202SIlya Yanok davinci_flush_rx_descs(); 4942aa87202SIlya Yanok 49509cdd1b9SBen Warren /* Enable TX/RX */ 496d7e35437SNick Thompson writel(EMAC_MAX_ETHERNET_PKT_SIZE, &adap_emac->RXMAXLEN); 497d7e35437SNick Thompson writel(0, &adap_emac->RXBUFFEROFFSET); 49809cdd1b9SBen Warren 499d7e35437SNick Thompson /* 500d7e35437SNick Thompson * No fancy configs - Use this for promiscous debug 501d7e35437SNick Thompson * - EMAC_RXMBPENABLE_RXCAFEN_ENABLE 502d7e35437SNick Thompson */ 503d7e35437SNick Thompson writel(EMAC_RXMBPENABLE_RXBROADEN, &adap_emac->RXMBPENABLE); 50409cdd1b9SBen Warren 50509cdd1b9SBen Warren /* Enable ch 0 only */ 506d7e35437SNick Thompson writel(1, &adap_emac->RXUNICASTSET); 50709cdd1b9SBen Warren 50809cdd1b9SBen Warren /* Enable MII interface and Full duplex mode */ 50980deda5dSIlya Yanok #if defined(CONFIG_SOC_DA8XX) || \ 51080deda5dSIlya Yanok (defined(CONFIG_OMAP34XX) && defined(CONFIG_DRIVER_TI_EMAC_USE_RMII)) 511d7e35437SNick Thompson writel((EMAC_MACCONTROL_MIIEN_ENABLE | 512d7e35437SNick Thompson EMAC_MACCONTROL_FULLDUPLEX_ENABLE | 513d7e35437SNick Thompson EMAC_MACCONTROL_RMIISPEED_100), 514d7e35437SNick Thompson &adap_emac->MACCONTROL); 515d7e35437SNick Thompson #else 516d7e35437SNick Thompson writel((EMAC_MACCONTROL_MIIEN_ENABLE | 517d7e35437SNick Thompson EMAC_MACCONTROL_FULLDUPLEX_ENABLE), 518d7e35437SNick Thompson &adap_emac->MACCONTROL); 519d7e35437SNick Thompson #endif 52009cdd1b9SBen Warren 52109cdd1b9SBen Warren /* Init MDIO & get link state */ 522882ecfa3SHeiko Schocher clkdiv = CONFIG_SYS_EMAC_TI_CLKDIV; 523d7e35437SNick Thompson writel((clkdiv & 0xff) | MDIO_CONTROL_ENABLE | MDIO_CONTROL_FAULT, 524d7e35437SNick Thompson &adap_mdio->CONTROL); 525d7e35437SNick Thompson 526d7e35437SNick Thompson /* We need to wait for MDIO to start */ 527d7e35437SNick Thompson udelay(1000); 52809cdd1b9SBen Warren 529062fe7d3SManjunath Hadli index = get_active_phy(); 530062fe7d3SManjunath Hadli if (index == -1) 53109cdd1b9SBen Warren return(0); 53209cdd1b9SBen Warren 533fb1d6332SManjunath Hadli emac_gigabit_enable(active_phy_addr[index]); 534d7e35437SNick Thompson 53509cdd1b9SBen Warren /* Start receive process */ 53682b77217SIlya Yanok writel(BD_TO_HW((u_int32_t)emac_rx_desc), &adap_emac->RX0HDP); 53709cdd1b9SBen Warren 53809cdd1b9SBen Warren debug_emac("- emac_open\n"); 53909cdd1b9SBen Warren 54009cdd1b9SBen Warren return(1); 54109cdd1b9SBen Warren } 54209cdd1b9SBen Warren 54309cdd1b9SBen Warren /* EMAC Channel Teardown */ 54409cdd1b9SBen Warren static void davinci_eth_ch_teardown(int ch) 54509cdd1b9SBen Warren { 54609cdd1b9SBen Warren dv_reg dly = 0xff; 54709cdd1b9SBen Warren dv_reg cnt; 54809cdd1b9SBen Warren 54909cdd1b9SBen Warren debug_emac("+ emac_ch_teardown\n"); 55009cdd1b9SBen Warren 55109cdd1b9SBen Warren if (ch == EMAC_CH_TX) { 55209cdd1b9SBen Warren /* Init TX channel teardown */ 553ba511f77SNagabhushana Netagunte writel(0, &adap_emac->TXTEARDOWN); 554d7e35437SNick Thompson do { 555d7e35437SNick Thompson /* 556d7e35437SNick Thompson * Wait here for Tx teardown completion interrupt to 557d7e35437SNick Thompson * occur. Note: A task delay can be called here to pend 558d7e35437SNick Thompson * rather than occupying CPU cycles - anyway it has 559d7e35437SNick Thompson * been found that teardown takes very few cpu cycles 560d7e35437SNick Thompson * and does not affect functionality 561d7e35437SNick Thompson */ 56209cdd1b9SBen Warren dly--; 56309cdd1b9SBen Warren udelay(1); 56409cdd1b9SBen Warren if (dly == 0) 56509cdd1b9SBen Warren break; 566d7e35437SNick Thompson cnt = readl(&adap_emac->TX0CP); 567d7e35437SNick Thompson } while (cnt != 0xfffffffc); 568d7e35437SNick Thompson writel(cnt, &adap_emac->TX0CP); 569d7e35437SNick Thompson writel(0, &adap_emac->TX0HDP); 57009cdd1b9SBen Warren } else { 57109cdd1b9SBen Warren /* Init RX channel teardown */ 572ba511f77SNagabhushana Netagunte writel(0, &adap_emac->RXTEARDOWN); 573d7e35437SNick Thompson do { 574d7e35437SNick Thompson /* 575d7e35437SNick Thompson * Wait here for Rx teardown completion interrupt to 576d7e35437SNick Thompson * occur. Note: A task delay can be called here to pend 577d7e35437SNick Thompson * rather than occupying CPU cycles - anyway it has 578d7e35437SNick Thompson * been found that teardown takes very few cpu cycles 579d7e35437SNick Thompson * and does not affect functionality 580d7e35437SNick Thompson */ 58109cdd1b9SBen Warren dly--; 58209cdd1b9SBen Warren udelay(1); 58309cdd1b9SBen Warren if (dly == 0) 58409cdd1b9SBen Warren break; 585d7e35437SNick Thompson cnt = readl(&adap_emac->RX0CP); 586d7e35437SNick Thompson } while (cnt != 0xfffffffc); 587d7e35437SNick Thompson writel(cnt, &adap_emac->RX0CP); 588d7e35437SNick Thompson writel(0, &adap_emac->RX0HDP); 58909cdd1b9SBen Warren } 59009cdd1b9SBen Warren 59109cdd1b9SBen Warren debug_emac("- emac_ch_teardown\n"); 59209cdd1b9SBen Warren } 59309cdd1b9SBen Warren 59409cdd1b9SBen Warren /* Eth device close */ 5958453587eSBen Warren static void davinci_eth_close(struct eth_device *dev) 59609cdd1b9SBen Warren { 59709cdd1b9SBen Warren debug_emac("+ emac_close\n"); 59809cdd1b9SBen Warren 59909cdd1b9SBen Warren davinci_eth_ch_teardown(EMAC_CH_TX); /* TX Channel teardown */ 60009cdd1b9SBen Warren davinci_eth_ch_teardown(EMAC_CH_RX); /* RX Channel teardown */ 60109cdd1b9SBen Warren 60209cdd1b9SBen Warren /* Reset EMAC module and disable interrupts in wrapper */ 603d7e35437SNick Thompson writel(1, &adap_emac->SOFTRESET); 604d7e35437SNick Thompson #if defined(DAVINCI_EMAC_VERSION2) 605d7e35437SNick Thompson writel(1, &adap_ewrap->softrst); 606d7e35437SNick Thompson #else 607d7e35437SNick Thompson writel(0, &adap_ewrap->EWCTL); 608d7e35437SNick Thompson #endif 60909cdd1b9SBen Warren 610d2607401SSudhakar Rajashekhara #if defined(CONFIG_DRIVER_TI_EMAC_USE_RMII) && \ 611d2607401SSudhakar Rajashekhara defined(CONFIG_MACH_DAVINCI_DA850_EVM) 612d2607401SSudhakar Rajashekhara adap_ewrap->c0rxen = adap_ewrap->c1rxen = adap_ewrap->c2rxen = 0; 613d2607401SSudhakar Rajashekhara adap_ewrap->c0txen = adap_ewrap->c1txen = adap_ewrap->c2txen = 0; 614d2607401SSudhakar Rajashekhara adap_ewrap->c0miscen = adap_ewrap->c1miscen = adap_ewrap->c2miscen = 0; 615d2607401SSudhakar Rajashekhara #endif 61609cdd1b9SBen Warren debug_emac("- emac_close\n"); 61709cdd1b9SBen Warren } 61809cdd1b9SBen Warren 61909cdd1b9SBen Warren static int tx_send_loop = 0; 62009cdd1b9SBen Warren 62109cdd1b9SBen Warren /* 62209cdd1b9SBen Warren * This function sends a single packet on the network and returns 62309cdd1b9SBen Warren * positive number (number of bytes transmitted) or negative for error 62409cdd1b9SBen Warren */ 6258453587eSBen Warren static int davinci_eth_send_packet (struct eth_device *dev, 626bbcdefb3SJoe Hershberger void *packet, int length) 62709cdd1b9SBen Warren { 62809cdd1b9SBen Warren int ret_status = -1; 629062fe7d3SManjunath Hadli int index; 63009cdd1b9SBen Warren tx_send_loop = 0; 63109cdd1b9SBen Warren 632062fe7d3SManjunath Hadli index = get_active_phy(); 633062fe7d3SManjunath Hadli if (index == -1) { 63409cdd1b9SBen Warren printf(" WARN: emac_send_packet: No link\n"); 63509cdd1b9SBen Warren return (ret_status); 63609cdd1b9SBen Warren } 63709cdd1b9SBen Warren 638fb1d6332SManjunath Hadli emac_gigabit_enable(active_phy_addr[index]); 639d7e35437SNick Thompson 64009cdd1b9SBen Warren /* Check packet size and if < EMAC_MIN_ETHERNET_PKT_SIZE, pad it up */ 64109cdd1b9SBen Warren if (length < EMAC_MIN_ETHERNET_PKT_SIZE) { 64209cdd1b9SBen Warren length = EMAC_MIN_ETHERNET_PKT_SIZE; 64309cdd1b9SBen Warren } 64409cdd1b9SBen Warren 64509cdd1b9SBen Warren /* Populate the TX descriptor */ 64609cdd1b9SBen Warren emac_tx_desc->next = 0; 64709cdd1b9SBen Warren emac_tx_desc->buffer = (u_int8_t *) packet; 64809cdd1b9SBen Warren emac_tx_desc->buff_off_len = (length & 0xffff); 64909cdd1b9SBen Warren emac_tx_desc->pkt_flag_len = ((length & 0xffff) | 65009cdd1b9SBen Warren EMAC_CPPI_SOP_BIT | 65109cdd1b9SBen Warren EMAC_CPPI_OWNERSHIP_BIT | 65209cdd1b9SBen Warren EMAC_CPPI_EOP_BIT); 6532aa87202SIlya Yanok 6542aa87202SIlya Yanok flush_dcache_range((unsigned long)packet, 6552aa87202SIlya Yanok (unsigned long)packet + length); 6562aa87202SIlya Yanok davinci_flush_desc(emac_tx_desc); 6572aa87202SIlya Yanok 65809cdd1b9SBen Warren /* Send the packet */ 65982b77217SIlya Yanok writel(BD_TO_HW((unsigned long)emac_tx_desc), &adap_emac->TX0HDP); 66009cdd1b9SBen Warren 66109cdd1b9SBen Warren /* Wait for packet to complete or link down */ 66209cdd1b9SBen Warren while (1) { 663062fe7d3SManjunath Hadli if (!phy[index].get_link_speed(active_phy_addr[index])) { 66409cdd1b9SBen Warren davinci_eth_ch_teardown (EMAC_CH_TX); 66509cdd1b9SBen Warren return (ret_status); 66609cdd1b9SBen Warren } 667d7e35437SNick Thompson 668fb1d6332SManjunath Hadli emac_gigabit_enable(active_phy_addr[index]); 669d7e35437SNick Thompson 670d7e35437SNick Thompson if (readl(&adap_emac->TXINTSTATRAW) & 0x01) { 67109cdd1b9SBen Warren ret_status = length; 67209cdd1b9SBen Warren break; 67309cdd1b9SBen Warren } 67409cdd1b9SBen Warren tx_send_loop++; 67509cdd1b9SBen Warren } 67609cdd1b9SBen Warren 67709cdd1b9SBen Warren return (ret_status); 67809cdd1b9SBen Warren } 67909cdd1b9SBen Warren 68009cdd1b9SBen Warren /* 68109cdd1b9SBen Warren * This function handles receipt of a packet from the network 68209cdd1b9SBen Warren */ 6838453587eSBen Warren static int davinci_eth_rcv_packet (struct eth_device *dev) 68409cdd1b9SBen Warren { 68509cdd1b9SBen Warren volatile emac_desc *rx_curr_desc; 68609cdd1b9SBen Warren volatile emac_desc *curr_desc; 68709cdd1b9SBen Warren volatile emac_desc *tail_desc; 68809cdd1b9SBen Warren int status, ret = -1; 68909cdd1b9SBen Warren 6902aa87202SIlya Yanok davinci_invalidate_rx_descs(); 6912aa87202SIlya Yanok 69209cdd1b9SBen Warren rx_curr_desc = emac_rx_active_head; 69309cdd1b9SBen Warren status = rx_curr_desc->pkt_flag_len; 69409cdd1b9SBen Warren if ((rx_curr_desc) && ((status & EMAC_CPPI_OWNERSHIP_BIT) == 0)) { 69509cdd1b9SBen Warren if (status & EMAC_CPPI_RX_ERROR_FRAME) { 69609cdd1b9SBen Warren /* Error in packet - discard it and requeue desc */ 69709cdd1b9SBen Warren printf ("WARN: emac_rcv_pkt: Error in packet\n"); 69809cdd1b9SBen Warren } else { 6992aa87202SIlya Yanok unsigned long tmp = (unsigned long)rx_curr_desc->buffer; 7002aa87202SIlya Yanok 7012aa87202SIlya Yanok invalidate_dcache_range(tmp, tmp + EMAC_RXBUF_SIZE); 70209cdd1b9SBen Warren NetReceive (rx_curr_desc->buffer, 70309cdd1b9SBen Warren (rx_curr_desc->buff_off_len & 0xffff)); 70409cdd1b9SBen Warren ret = rx_curr_desc->buff_off_len & 0xffff; 70509cdd1b9SBen Warren } 70609cdd1b9SBen Warren 70709cdd1b9SBen Warren /* Ack received packet descriptor */ 70882b77217SIlya Yanok writel(BD_TO_HW((ulong)rx_curr_desc), &adap_emac->RX0CP); 70909cdd1b9SBen Warren curr_desc = rx_curr_desc; 71009cdd1b9SBen Warren emac_rx_active_head = 71182b77217SIlya Yanok (volatile emac_desc *) (HW_TO_BD(rx_curr_desc->next)); 71209cdd1b9SBen Warren 71309cdd1b9SBen Warren if (status & EMAC_CPPI_EOQ_BIT) { 71409cdd1b9SBen Warren if (emac_rx_active_head) { 71582b77217SIlya Yanok writel(BD_TO_HW((ulong)emac_rx_active_head), 716d7e35437SNick Thompson &adap_emac->RX0HDP); 71709cdd1b9SBen Warren } else { 71809cdd1b9SBen Warren emac_rx_queue_active = 0; 71909cdd1b9SBen Warren printf ("INFO:emac_rcv_packet: RX Queue not active\n"); 72009cdd1b9SBen Warren } 72109cdd1b9SBen Warren } 72209cdd1b9SBen Warren 72309cdd1b9SBen Warren /* Recycle RX descriptor */ 72409cdd1b9SBen Warren rx_curr_desc->buff_off_len = EMAC_MAX_ETHERNET_PKT_SIZE; 72509cdd1b9SBen Warren rx_curr_desc->pkt_flag_len = EMAC_CPPI_OWNERSHIP_BIT; 72609cdd1b9SBen Warren rx_curr_desc->next = 0; 7272aa87202SIlya Yanok davinci_flush_desc(rx_curr_desc); 72809cdd1b9SBen Warren 72909cdd1b9SBen Warren if (emac_rx_active_head == 0) { 73009cdd1b9SBen Warren printf ("INFO: emac_rcv_pkt: active queue head = 0\n"); 73109cdd1b9SBen Warren emac_rx_active_head = curr_desc; 73209cdd1b9SBen Warren emac_rx_active_tail = curr_desc; 73309cdd1b9SBen Warren if (emac_rx_queue_active != 0) { 73482b77217SIlya Yanok writel(BD_TO_HW((ulong)emac_rx_active_head), 735d7e35437SNick Thompson &adap_emac->RX0HDP); 73609cdd1b9SBen Warren printf ("INFO: emac_rcv_pkt: active queue head = 0, HDP fired\n"); 73709cdd1b9SBen Warren emac_rx_queue_active = 1; 73809cdd1b9SBen Warren } 73909cdd1b9SBen Warren } else { 74009cdd1b9SBen Warren tail_desc = emac_rx_active_tail; 74109cdd1b9SBen Warren emac_rx_active_tail = curr_desc; 74282b77217SIlya Yanok tail_desc->next = BD_TO_HW((ulong) curr_desc); 74309cdd1b9SBen Warren status = tail_desc->pkt_flag_len; 74409cdd1b9SBen Warren if (status & EMAC_CPPI_EOQ_BIT) { 7452aa87202SIlya Yanok davinci_flush_desc(tail_desc); 74682b77217SIlya Yanok writel(BD_TO_HW((ulong)curr_desc), 747d7e35437SNick Thompson &adap_emac->RX0HDP); 74809cdd1b9SBen Warren status &= ~EMAC_CPPI_EOQ_BIT; 74909cdd1b9SBen Warren tail_desc->pkt_flag_len = status; 75009cdd1b9SBen Warren } 7512aa87202SIlya Yanok davinci_flush_desc(tail_desc); 75209cdd1b9SBen Warren } 75309cdd1b9SBen Warren return (ret); 75409cdd1b9SBen Warren } 75509cdd1b9SBen Warren return (0); 75609cdd1b9SBen Warren } 75709cdd1b9SBen Warren 7588cc13c13SBen Warren /* 7598cc13c13SBen Warren * This function initializes the emac hardware. It does NOT initialize 7608cc13c13SBen Warren * EMAC modules power or pin multiplexors, that is done by board_init() 7618cc13c13SBen Warren * much earlier in bootup process. Returns 1 on success, 0 otherwise. 7628cc13c13SBen Warren */ 7638453587eSBen Warren int davinci_emac_initialize(void) 7648cc13c13SBen Warren { 7658cc13c13SBen Warren u_int32_t phy_id; 7668cc13c13SBen Warren u_int16_t tmp; 7678cc13c13SBen Warren int i; 768062fe7d3SManjunath Hadli int ret; 7698453587eSBen Warren struct eth_device *dev; 7708453587eSBen Warren 7718453587eSBen Warren dev = malloc(sizeof *dev); 7728453587eSBen Warren 7738453587eSBen Warren if (dev == NULL) 7748453587eSBen Warren return -1; 7758453587eSBen Warren 7768453587eSBen Warren memset(dev, 0, sizeof *dev); 7772a7d603fSSandeep Paulraj sprintf(dev->name, "DaVinci-EMAC"); 7788453587eSBen Warren 7798453587eSBen Warren dev->iobase = 0; 7808453587eSBen Warren dev->init = davinci_eth_open; 7818453587eSBen Warren dev->halt = davinci_eth_close; 7828453587eSBen Warren dev->send = davinci_eth_send_packet; 7838453587eSBen Warren dev->recv = davinci_eth_rcv_packet; 7847b37a27eSBen Gardiner dev->write_hwaddr = davinci_eth_set_mac_addr; 7858453587eSBen Warren 7868453587eSBen Warren eth_register(dev); 78709cdd1b9SBen Warren 7888cc13c13SBen Warren davinci_eth_mdio_enable(); 7898cc13c13SBen Warren 79019fdf9a1SHeiko Schocher /* let the EMAC detect the PHYs */ 79119fdf9a1SHeiko Schocher udelay(5000); 79219fdf9a1SHeiko Schocher 7938cc13c13SBen Warren for (i = 0; i < 256; i++) { 794d7e35437SNick Thompson if (readl(&adap_mdio->ALIVE)) 7958cc13c13SBen Warren break; 796062fe7d3SManjunath Hadli udelay(1000); 7978cc13c13SBen Warren } 7988cc13c13SBen Warren 7998cc13c13SBen Warren if (i >= 256) { 8008cc13c13SBen Warren printf("No ETH PHY detected!!!\n"); 8018cc13c13SBen Warren return(0); 8028cc13c13SBen Warren } 8038cc13c13SBen Warren 804062fe7d3SManjunath Hadli /* Find if PHY(s) is/are connected */ 805062fe7d3SManjunath Hadli ret = davinci_eth_phy_detect(); 806062fe7d3SManjunath Hadli if (!ret) 8078cc13c13SBen Warren return(0); 808062fe7d3SManjunath Hadli else 809dc02badaSHeiko Schocher debug_emac(" %d ETH PHY detected\n", ret); 8108cc13c13SBen Warren 8118cc13c13SBen Warren /* Get PHY ID and initialize phy_ops for a detected PHY */ 812062fe7d3SManjunath Hadli for (i = 0; i < num_phy; i++) { 813062fe7d3SManjunath Hadli if (!davinci_eth_phy_read(active_phy_addr[i], MII_PHYSID1, 814062fe7d3SManjunath Hadli &tmp)) { 815062fe7d3SManjunath Hadli active_phy_addr[i] = 0xff; 816062fe7d3SManjunath Hadli continue; 8178cc13c13SBen Warren } 8188cc13c13SBen Warren 8198cc13c13SBen Warren phy_id = (tmp << 16) & 0xffff0000; 8208cc13c13SBen Warren 821062fe7d3SManjunath Hadli if (!davinci_eth_phy_read(active_phy_addr[i], MII_PHYSID2, 822062fe7d3SManjunath Hadli &tmp)) { 823062fe7d3SManjunath Hadli active_phy_addr[i] = 0xff; 824062fe7d3SManjunath Hadli continue; 8258cc13c13SBen Warren } 8268cc13c13SBen Warren 8278cc13c13SBen Warren phy_id |= tmp & 0x0000ffff; 8288cc13c13SBen Warren 8298cc13c13SBen Warren switch (phy_id) { 830918588cfSIlya Yanok #ifdef PHY_KSZ8873 8314f3c42acSHeiko Schocher case PHY_KSZ8873: 832062fe7d3SManjunath Hadli sprintf(phy[i].name, "KSZ8873 @ 0x%02x", 833062fe7d3SManjunath Hadli active_phy_addr[i]); 834062fe7d3SManjunath Hadli phy[i].init = ksz8873_init_phy; 835062fe7d3SManjunath Hadli phy[i].is_phy_connected = ksz8873_is_phy_connected; 836062fe7d3SManjunath Hadli phy[i].get_link_speed = ksz8873_get_link_speed; 837062fe7d3SManjunath Hadli phy[i].auto_negotiate = ksz8873_auto_negotiate; 8384f3c42acSHeiko Schocher break; 839918588cfSIlya Yanok #endif 840918588cfSIlya Yanok #ifdef PHY_LXT972 8418cc13c13SBen Warren case PHY_LXT972: 842062fe7d3SManjunath Hadli sprintf(phy[i].name, "LXT972 @ 0x%02x", 843062fe7d3SManjunath Hadli active_phy_addr[i]); 844062fe7d3SManjunath Hadli phy[i].init = lxt972_init_phy; 845062fe7d3SManjunath Hadli phy[i].is_phy_connected = lxt972_is_phy_connected; 846062fe7d3SManjunath Hadli phy[i].get_link_speed = lxt972_get_link_speed; 847062fe7d3SManjunath Hadli phy[i].auto_negotiate = lxt972_auto_negotiate; 8488cc13c13SBen Warren break; 849918588cfSIlya Yanok #endif 850918588cfSIlya Yanok #ifdef PHY_DP83848 8518cc13c13SBen Warren case PHY_DP83848: 852062fe7d3SManjunath Hadli sprintf(phy[i].name, "DP83848 @ 0x%02x", 853062fe7d3SManjunath Hadli active_phy_addr[i]); 854062fe7d3SManjunath Hadli phy[i].init = dp83848_init_phy; 855062fe7d3SManjunath Hadli phy[i].is_phy_connected = dp83848_is_phy_connected; 856062fe7d3SManjunath Hadli phy[i].get_link_speed = dp83848_get_link_speed; 857062fe7d3SManjunath Hadli phy[i].auto_negotiate = dp83848_auto_negotiate; 8588cc13c13SBen Warren break; 859918588cfSIlya Yanok #endif 860918588cfSIlya Yanok #ifdef PHY_ET1011C 861840f8923SSandeep Paulraj case PHY_ET1011C: 862062fe7d3SManjunath Hadli sprintf(phy[i].name, "ET1011C @ 0x%02x", 863062fe7d3SManjunath Hadli active_phy_addr[i]); 864062fe7d3SManjunath Hadli phy[i].init = gen_init_phy; 865062fe7d3SManjunath Hadli phy[i].is_phy_connected = gen_is_phy_connected; 866062fe7d3SManjunath Hadli phy[i].get_link_speed = et1011c_get_link_speed; 867062fe7d3SManjunath Hadli phy[i].auto_negotiate = gen_auto_negotiate; 868840f8923SSandeep Paulraj break; 869918588cfSIlya Yanok #endif 8708cc13c13SBen Warren default: 871062fe7d3SManjunath Hadli sprintf(phy[i].name, "GENERIC @ 0x%02x", 872062fe7d3SManjunath Hadli active_phy_addr[i]); 873062fe7d3SManjunath Hadli phy[i].init = gen_init_phy; 874062fe7d3SManjunath Hadli phy[i].is_phy_connected = gen_is_phy_connected; 875062fe7d3SManjunath Hadli phy[i].get_link_speed = gen_get_link_speed; 876062fe7d3SManjunath Hadli phy[i].auto_negotiate = gen_auto_negotiate; 8778cc13c13SBen Warren } 8788cc13c13SBen Warren 879e0297a55SIlya Yanok debug("Ethernet PHY: %s\n", phy[i].name); 8808cc13c13SBen Warren 881062fe7d3SManjunath Hadli miiphy_register(phy[i].name, davinci_mii_phy_read, 882062fe7d3SManjunath Hadli davinci_mii_phy_write); 883062fe7d3SManjunath Hadli } 884b78375a8SRajashekhara, Sudhakar 885b78375a8SRajashekhara, Sudhakar #if defined(CONFIG_DRIVER_TI_EMAC_USE_RMII) && \ 886de575502SBastian Ruppert defined(CONFIG_MACH_DAVINCI_DA850_EVM) && \ 887de575502SBastian Ruppert !defined(CONFIG_DRIVER_TI_EMAC_RMII_NO_NEGOTIATE) 888b78375a8SRajashekhara, Sudhakar for (i = 0; i < num_phy; i++) { 889b78375a8SRajashekhara, Sudhakar if (phy[i].is_phy_connected(i)) 890b78375a8SRajashekhara, Sudhakar phy[i].auto_negotiate(i); 891b78375a8SRajashekhara, Sudhakar } 892b78375a8SRajashekhara, Sudhakar #endif 8938cc13c13SBen Warren return(1); 8948cc13c13SBen Warren } 895