1b1c0eaacSBen Warren #ifndef CS8900_H 2b1c0eaacSBen Warren #define CS8900_H 32439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 42439e4bfSJean-Christophe PLAGNIOL-VILLARD * Cirrus Logic CS8900A Ethernet 52439e4bfSJean-Christophe PLAGNIOL-VILLARD * 6b1c0eaacSBen Warren * (C) 2009 Ben Warren , biggerbadderben@gmail.com 7b1c0eaacSBen Warren * Converted to use CONFIG_NET_MULTI API 8b1c0eaacSBen Warren * 92439e4bfSJean-Christophe PLAGNIOL-VILLARD * (C) Copyright 2002 102439e4bfSJean-Christophe PLAGNIOL-VILLARD * Sysgo Real-Time Solutions, GmbH <www.elinos.com> 112439e4bfSJean-Christophe PLAGNIOL-VILLARD * Marius Groeger <mgroeger@sysgo.de> 122439e4bfSJean-Christophe PLAGNIOL-VILLARD * 132439e4bfSJean-Christophe PLAGNIOL-VILLARD * Copyright (C) 1999 Ben Williamson <benw@pobox.com> 142439e4bfSJean-Christophe PLAGNIOL-VILLARD * 152439e4bfSJean-Christophe PLAGNIOL-VILLARD * This program is loaded into SRAM in bootstrap mode, where it waits 162439e4bfSJean-Christophe PLAGNIOL-VILLARD * for commands on UART1 to read and write memory, jump to code etc. 172439e4bfSJean-Christophe PLAGNIOL-VILLARD * A design goal for this program is to be entirely independent of the 182439e4bfSJean-Christophe PLAGNIOL-VILLARD * target board. Anything with a CL-PS7111 or EP7211 should be able to run 192439e4bfSJean-Christophe PLAGNIOL-VILLARD * this code in bootstrap mode. All the board specifics can be handled on 202439e4bfSJean-Christophe PLAGNIOL-VILLARD * the host. 212439e4bfSJean-Christophe PLAGNIOL-VILLARD * 22*1a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 232439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 242439e4bfSJean-Christophe PLAGNIOL-VILLARD 252439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <asm/types.h> 262439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <config.h> 272439e4bfSJean-Christophe PLAGNIOL-VILLARD 28b1c0eaacSBen Warren #define CS8900_DRIVERNAME "CS8900" 292439e4bfSJean-Christophe PLAGNIOL-VILLARD /* although the registers are 16 bit, they are 32-bit aligned on the 302439e4bfSJean-Christophe PLAGNIOL-VILLARD EDB7111. so we have to read them as 32-bit registers and ignore the 312439e4bfSJean-Christophe PLAGNIOL-VILLARD upper 16-bits. i'm not sure if this holds for the EDB7211. */ 322439e4bfSJean-Christophe PLAGNIOL-VILLARD 33b1c0eaacSBen Warren #ifdef CONFIG_CS8900_BUS16 342439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 16 bit aligned registers, 16 bit wide */ 352439e4bfSJean-Christophe PLAGNIOL-VILLARD #define CS8900_REG u16 36b1c0eaacSBen Warren #elif defined(CONFIG_CS8900_BUS32) 372439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 32 bit aligned registers, 16 bit wide (we ignore upper 16 bits) */ 382439e4bfSJean-Christophe PLAGNIOL-VILLARD #define CS8900_REG u32 392439e4bfSJean-Christophe PLAGNIOL-VILLARD #else 402439e4bfSJean-Christophe PLAGNIOL-VILLARD #error unknown bussize ... 412439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 422439e4bfSJean-Christophe PLAGNIOL-VILLARD 43b1c0eaacSBen Warren struct cs8900_regs { 44b1c0eaacSBen Warren CS8900_REG rtdata; 45b1c0eaacSBen Warren CS8900_REG pad0; 46b1c0eaacSBen Warren CS8900_REG txcmd; 47b1c0eaacSBen Warren CS8900_REG txlen; 48b1c0eaacSBen Warren CS8900_REG isq; 49b1c0eaacSBen Warren CS8900_REG pptr; 50b1c0eaacSBen Warren CS8900_REG pdata; 51b1c0eaacSBen Warren }; 522439e4bfSJean-Christophe PLAGNIOL-VILLARD 53b1c0eaacSBen Warren struct cs8900_priv { 54b1c0eaacSBen Warren struct cs8900_regs *regs; 55b1c0eaacSBen Warren }; 562439e4bfSJean-Christophe PLAGNIOL-VILLARD 572439e4bfSJean-Christophe PLAGNIOL-VILLARD #define ISQ_RxEvent 0x04 582439e4bfSJean-Christophe PLAGNIOL-VILLARD #define ISQ_TxEvent 0x08 592439e4bfSJean-Christophe PLAGNIOL-VILLARD #define ISQ_BufEvent 0x0C 602439e4bfSJean-Christophe PLAGNIOL-VILLARD #define ISQ_RxMissEvent 0x10 612439e4bfSJean-Christophe PLAGNIOL-VILLARD #define ISQ_TxColEvent 0x12 622439e4bfSJean-Christophe PLAGNIOL-VILLARD #define ISQ_EventMask 0x3F 632439e4bfSJean-Christophe PLAGNIOL-VILLARD 642439e4bfSJean-Christophe PLAGNIOL-VILLARD /* packet page register offsets */ 652439e4bfSJean-Christophe PLAGNIOL-VILLARD 662439e4bfSJean-Christophe PLAGNIOL-VILLARD /* bus interface registers */ 672439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_ChipID 0x0000 /* Chip identifier - must be 0x630E */ 682439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_ChipRev 0x0002 /* Chip revision, model codes */ 692439e4bfSJean-Christophe PLAGNIOL-VILLARD 702439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_IntReg 0x0022 /* Interrupt configuration */ 712439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_IntReg_IRQ0 0x0000 /* Use INTR0 pin */ 722439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_IntReg_IRQ1 0x0001 /* Use INTR1 pin */ 732439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_IntReg_IRQ2 0x0002 /* Use INTR2 pin */ 742439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_IntReg_IRQ3 0x0003 /* Use INTR3 pin */ 752439e4bfSJean-Christophe PLAGNIOL-VILLARD 762439e4bfSJean-Christophe PLAGNIOL-VILLARD /* status and control registers */ 772439e4bfSJean-Christophe PLAGNIOL-VILLARD 782439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_RxCFG 0x0102 /* Receiver configuration */ 792439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_RxCFG_Skip1 0x0040 /* Skip (i.e. discard) current frame */ 802439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_RxCFG_Stream 0x0080 /* Enable streaming mode */ 812439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_RxCFG_RxOK 0x0100 /* RxOK interrupt enable */ 822439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_RxCFG_RxDMAonly 0x0200 /* Use RxDMA for all frames */ 832439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_RxCFG_AutoRxDMA 0x0400 /* Select RxDMA automatically */ 842439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_RxCFG_BufferCRC 0x0800 /* Include CRC characters in frame */ 852439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_RxCFG_CRC 0x1000 /* Enable interrupt on CRC error */ 862439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_RxCFG_RUNT 0x2000 /* Enable interrupt on RUNT frames */ 872439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_RxCFG_EXTRA 0x4000 /* Enable interrupt on frames with extra data */ 882439e4bfSJean-Christophe PLAGNIOL-VILLARD 892439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_RxCTL 0x0104 /* Receiver control */ 902439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_RxCTL_IAHash 0x0040 /* Accept frames that match hash */ 912439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_RxCTL_Promiscuous 0x0080 /* Accept any frame */ 922439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_RxCTL_RxOK 0x0100 /* Accept well formed frames */ 932439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_RxCTL_Multicast 0x0200 /* Accept multicast frames */ 942439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_RxCTL_IA 0x0400 /* Accept frame that matches IA */ 952439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_RxCTL_Broadcast 0x0800 /* Accept broadcast frames */ 962439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_RxCTL_CRC 0x1000 /* Accept frames with bad CRC */ 972439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_RxCTL_RUNT 0x2000 /* Accept runt frames */ 982439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_RxCTL_EXTRA 0x4000 /* Accept frames that are too long */ 992439e4bfSJean-Christophe PLAGNIOL-VILLARD 1002439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_TxCFG 0x0106 /* Transmit configuration */ 1012439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_TxCFG_CRS 0x0040 /* Enable interrupt on loss of carrier */ 1022439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_TxCFG_SQE 0x0080 /* Enable interrupt on Signal Quality Error */ 1032439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_TxCFG_TxOK 0x0100 /* Enable interrupt on successful xmits */ 1042439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_TxCFG_Late 0x0200 /* Enable interrupt on "out of window" */ 1052439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_TxCFG_Jabber 0x0400 /* Enable interrupt on jabber detect */ 1062439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_TxCFG_Collision 0x0800 /* Enable interrupt if collision */ 1072439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_TxCFG_16Collisions 0x8000 /* Enable interrupt if > 16 collisions */ 1082439e4bfSJean-Christophe PLAGNIOL-VILLARD 1092439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_TxCmd 0x0108 /* Transmit command status */ 1102439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_TxCmd_TxStart_5 0x0000 /* Start after 5 bytes in buffer */ 1112439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_TxCmd_TxStart_381 0x0040 /* Start after 381 bytes in buffer */ 1122439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_TxCmd_TxStart_1021 0x0080 /* Start after 1021 bytes in buffer */ 1132439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_TxCmd_TxStart_Full 0x00C0 /* Start after all bytes loaded */ 1142439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_TxCmd_Force 0x0100 /* Discard any pending packets */ 1152439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_TxCmd_OneCollision 0x0200 /* Abort after a single collision */ 1162439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_TxCmd_NoCRC 0x1000 /* Do not add CRC */ 1172439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_TxCmd_NoPad 0x2000 /* Do not pad short packets */ 1182439e4bfSJean-Christophe PLAGNIOL-VILLARD 1192439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_BufCFG 0x010A /* Buffer configuration */ 1202439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_BufCFG_SWI 0x0040 /* Force interrupt via software */ 1212439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_BufCFG_RxDMA 0x0080 /* Enable interrupt on Rx DMA */ 1222439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_BufCFG_TxRDY 0x0100 /* Enable interrupt when ready for Tx */ 1232439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_BufCFG_TxUE 0x0200 /* Enable interrupt in Tx underrun */ 1242439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_BufCFG_RxMiss 0x0400 /* Enable interrupt on missed Rx packets */ 1252439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_BufCFG_Rx128 0x0800 /* Enable Rx interrupt after 128 bytes */ 1262439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_BufCFG_TxCol 0x1000 /* Enable int on Tx collision ctr overflow */ 1272439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_BufCFG_Miss 0x2000 /* Enable int on Rx miss ctr overflow */ 1282439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_BufCFG_RxDest 0x8000 /* Enable int on Rx dest addr match */ 1292439e4bfSJean-Christophe PLAGNIOL-VILLARD 1302439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_LineCTL 0x0112 /* Line control */ 1312439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_LineCTL_Rx 0x0040 /* Enable receiver */ 1322439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_LineCTL_Tx 0x0080 /* Enable transmitter */ 1332439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_LineCTL_AUIonly 0x0100 /* AUI interface only */ 1342439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_LineCTL_AutoAUI10BT 0x0200 /* Autodetect AUI or 10BaseT interface */ 1352439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_LineCTL_ModBackoffE 0x0800 /* Enable modified backoff algorithm */ 1362439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_LineCTL_PolarityDis 0x1000 /* Disable Rx polarity autodetect */ 1372439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_LineCTL_2partDefDis 0x2000 /* Disable two-part defferal */ 1382439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_LineCTL_LoRxSquelch 0x4000 /* Reduce receiver squelch threshold */ 1392439e4bfSJean-Christophe PLAGNIOL-VILLARD 1402439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_SelfCTL 0x0114 /* Chip self control */ 1412439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_SelfCTL_Reset 0x0040 /* Self-clearing reset */ 1422439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_SelfCTL_SWSuspend 0x0100 /* Initiate suspend mode */ 1432439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_SelfCTL_HWSleepE 0x0200 /* Enable SLEEP input */ 1442439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_SelfCTL_HWStandbyE 0x0400 /* Enable standby mode */ 1452439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_SelfCTL_HC0E 0x1000 /* use HCB0 for LINK LED */ 1462439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_SelfCTL_HC1E 0x2000 /* use HCB1 for BSTATUS LED */ 1472439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_SelfCTL_HCB0 0x4000 /* control LINK LED if HC0E set */ 1482439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_SelfCTL_HCB1 0x8000 /* control BSTATUS LED if HC1E set */ 1492439e4bfSJean-Christophe PLAGNIOL-VILLARD 1502439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_BusCTL 0x0116 /* Bus control */ 1512439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_BusCTL_ResetRxDMA 0x0040 /* Reset RxDMA pointer */ 1522439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_BusCTL_DMAextend 0x0100 /* Extend DMA cycle */ 1532439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_BusCTL_UseSA 0x0200 /* Assert MEMCS16 on address decode */ 1542439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_BusCTL_MemoryE 0x0400 /* Enable memory mode */ 1552439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_BusCTL_DMAburst 0x0800 /* Limit DMA access burst */ 1562439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_BusCTL_IOCHRDYE 0x1000 /* Set IOCHRDY high impedence */ 1572439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_BusCTL_RxDMAsize 0x2000 /* Set DMA buffer size 64KB */ 1582439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_BusCTL_EnableIRQ 0x8000 /* Generate interrupt on interrupt event */ 1592439e4bfSJean-Christophe PLAGNIOL-VILLARD 1602439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_TestCTL 0x0118 /* Test control */ 1612439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_TestCTL_DisableLT 0x0080 /* Disable link status */ 1622439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_TestCTL_ENDECloop 0x0200 /* Internal loopback */ 1632439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_TestCTL_AUIloop 0x0400 /* AUI loopback */ 1642439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_TestCTL_DisBackoff 0x0800 /* Disable backoff algorithm */ 1652439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_TestCTL_FDX 0x4000 /* Enable full duplex mode */ 1662439e4bfSJean-Christophe PLAGNIOL-VILLARD 1672439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_ISQ 0x0120 /* Interrupt Status Queue */ 1682439e4bfSJean-Christophe PLAGNIOL-VILLARD 1692439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_RER 0x0124 /* Receive event */ 1702439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_RER_IAHash 0x0040 /* Frame hash match */ 1712439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_RER_Dribble 0x0080 /* Frame had 1-7 extra bits after last byte */ 1722439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_RER_RxOK 0x0100 /* Frame received with no errors */ 1732439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_RER_Hashed 0x0200 /* Frame address hashed OK */ 1742439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_RER_IA 0x0400 /* Frame address matched IA */ 1752439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_RER_Broadcast 0x0800 /* Broadcast frame */ 1762439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_RER_CRC 0x1000 /* Frame had CRC error */ 1772439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_RER_RUNT 0x2000 /* Runt frame */ 1782439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_RER_EXTRA 0x4000 /* Frame was too long */ 1792439e4bfSJean-Christophe PLAGNIOL-VILLARD 1802439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_TER 0x0128 /* Transmit event */ 1812439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_TER_CRS 0x0040 /* Carrier lost */ 1822439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_TER_SQE 0x0080 /* Signal Quality Error */ 1832439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_TER_TxOK 0x0100 /* Packet sent without error */ 1842439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_TER_Late 0x0200 /* Out of window */ 1852439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_TER_Jabber 0x0400 /* Stuck transmit? */ 1862439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_TER_NumCollisions 0x7800 /* Number of collisions */ 1872439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_TER_16Collisions 0x8000 /* > 16 collisions */ 1882439e4bfSJean-Christophe PLAGNIOL-VILLARD 1892439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_BER 0x012C /* Buffer event */ 1902439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_BER_SWint 0x0040 /* Software interrupt */ 1912439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_BER_RxDMAFrame 0x0080 /* Received framed DMAed */ 1922439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_BER_Rdy4Tx 0x0100 /* Ready for transmission */ 1932439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_BER_TxUnderrun 0x0200 /* Transmit underrun */ 1942439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_BER_RxMiss 0x0400 /* Received frame missed */ 1952439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_BER_Rx128 0x0800 /* 128 bytes received */ 1962439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_BER_RxDest 0x8000 /* Received framed passed address filter */ 1972439e4bfSJean-Christophe PLAGNIOL-VILLARD 1982439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_RxMiss 0x0130 /* Receiver miss counter */ 1992439e4bfSJean-Christophe PLAGNIOL-VILLARD 2002439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_TxCol 0x0132 /* Transmit collision counter */ 2012439e4bfSJean-Christophe PLAGNIOL-VILLARD 2022439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_LineSTAT 0x0134 /* Line status */ 2032439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_LineSTAT_LinkOK 0x0080 /* Line is connected and working */ 2042439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_LineSTAT_AUI 0x0100 /* Connected via AUI */ 2052439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_LineSTAT_10BT 0x0200 /* Connected via twisted pair */ 2062439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_LineSTAT_Polarity 0x1000 /* Line polarity OK (10BT only) */ 2072439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_LineSTAT_CRS 0x4000 /* Frame being received */ 2082439e4bfSJean-Christophe PLAGNIOL-VILLARD 2092439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_SelfSTAT 0x0136 /* Chip self status */ 2102439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_SelfSTAT_33VActive 0x0040 /* supply voltage is 3.3V */ 2112439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_SelfSTAT_InitD 0x0080 /* Chip initialization complete */ 2122439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_SelfSTAT_SIBSY 0x0100 /* EEPROM is busy */ 2132439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_SelfSTAT_EEPROM 0x0200 /* EEPROM present */ 2142439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_SelfSTAT_EEPROM_OK 0x0400 /* EEPROM checks out */ 2152439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_SelfSTAT_ELPresent 0x0800 /* External address latch logic available */ 2162439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_SelfSTAT_EEsize 0x1000 /* Size of EEPROM */ 2172439e4bfSJean-Christophe PLAGNIOL-VILLARD 2182439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_BusSTAT 0x0138 /* Bus status */ 2192439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_BusSTAT_TxBid 0x0080 /* Tx error */ 2202439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_BusSTAT_TxRDY 0x0100 /* Ready for Tx data */ 2212439e4bfSJean-Christophe PLAGNIOL-VILLARD 2222439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_TDR 0x013C /* AUI Time Domain Reflectometer */ 2232439e4bfSJean-Christophe PLAGNIOL-VILLARD 2242439e4bfSJean-Christophe PLAGNIOL-VILLARD /* initiate transmit registers */ 2252439e4bfSJean-Christophe PLAGNIOL-VILLARD 2262439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_TxCommand 0x0144 /* Tx Command */ 2272439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_TxLength 0x0146 /* Tx Length */ 2282439e4bfSJean-Christophe PLAGNIOL-VILLARD 2292439e4bfSJean-Christophe PLAGNIOL-VILLARD 2302439e4bfSJean-Christophe PLAGNIOL-VILLARD /* address filter registers */ 2312439e4bfSJean-Christophe PLAGNIOL-VILLARD 2322439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_LAF 0x0150 /* Logical address filter (6 bytes) */ 2332439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_IA 0x0158 /* Individual address (MAC) */ 2342439e4bfSJean-Christophe PLAGNIOL-VILLARD 2352439e4bfSJean-Christophe PLAGNIOL-VILLARD /* EEPROM Kram */ 2362439e4bfSJean-Christophe PLAGNIOL-VILLARD #define SI_BUSY 0x0100 2372439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_EECMD 0x0040 /* NVR Interface Command register */ 2382439e4bfSJean-Christophe PLAGNIOL-VILLARD #define PP_EEData 0x0042 /* NVR Interface Data Register */ 2392439e4bfSJean-Christophe PLAGNIOL-VILLARD #define EEPROM_WRITE_EN 0x00F0 2402439e4bfSJean-Christophe PLAGNIOL-VILLARD #define EEPROM_WRITE_DIS 0x0000 2412439e4bfSJean-Christophe PLAGNIOL-VILLARD #define EEPROM_WRITE_CMD 0x0100 2422439e4bfSJean-Christophe PLAGNIOL-VILLARD #define EEPROM_READ_CMD 0x0200 2432439e4bfSJean-Christophe PLAGNIOL-VILLARD #define EEPROM_ERASE_CMD 0x0300 2442439e4bfSJean-Christophe PLAGNIOL-VILLARD 245b1c0eaacSBen Warren /* Exported functions */ 246b1c0eaacSBen Warren int cs8900_e2prom_read(struct eth_device *dev, uchar, ushort *); 247b1c0eaacSBen Warren int cs8900_e2prom_write(struct eth_device *dev, uchar, ushort); 2482439e4bfSJean-Christophe PLAGNIOL-VILLARD 249b1c0eaacSBen Warren #endif /* CS8900_H */ 250