12439e4bfSJean-Christophe PLAGNIOL-VILLARD /* 22439e4bfSJean-Christophe PLAGNIOL-VILLARD * Cirrus Logic CS8900A Ethernet 32439e4bfSJean-Christophe PLAGNIOL-VILLARD * 4b1c0eaacSBen Warren * (C) 2009 Ben Warren , biggerbadderben@gmail.com 5b1c0eaacSBen Warren * Converted to use CONFIG_NET_MULTI API 6b1c0eaacSBen Warren * 72439e4bfSJean-Christophe PLAGNIOL-VILLARD * (C) 2003 Wolfgang Denk, wd@denx.de 82439e4bfSJean-Christophe PLAGNIOL-VILLARD * Extension to synchronize ethaddr environment variable 92439e4bfSJean-Christophe PLAGNIOL-VILLARD * against value in EEPROM 102439e4bfSJean-Christophe PLAGNIOL-VILLARD * 112439e4bfSJean-Christophe PLAGNIOL-VILLARD * (C) Copyright 2002 122439e4bfSJean-Christophe PLAGNIOL-VILLARD * Sysgo Real-Time Solutions, GmbH <www.elinos.com> 132439e4bfSJean-Christophe PLAGNIOL-VILLARD * Marius Groeger <mgroeger@sysgo.de> 142439e4bfSJean-Christophe PLAGNIOL-VILLARD * 152439e4bfSJean-Christophe PLAGNIOL-VILLARD * Copyright (C) 1999 Ben Williamson <benw@pobox.com> 162439e4bfSJean-Christophe PLAGNIOL-VILLARD * 172439e4bfSJean-Christophe PLAGNIOL-VILLARD * See file CREDITS for list of people who contributed to this 182439e4bfSJean-Christophe PLAGNIOL-VILLARD * project. 192439e4bfSJean-Christophe PLAGNIOL-VILLARD * 202439e4bfSJean-Christophe PLAGNIOL-VILLARD * This program is loaded into SRAM in bootstrap mode, where it waits 212439e4bfSJean-Christophe PLAGNIOL-VILLARD * for commands on UART1 to read and write memory, jump to code etc. 222439e4bfSJean-Christophe PLAGNIOL-VILLARD * A design goal for this program is to be entirely independent of the 232439e4bfSJean-Christophe PLAGNIOL-VILLARD * target board. Anything with a CL-PS7111 or EP7211 should be able to run 242439e4bfSJean-Christophe PLAGNIOL-VILLARD * this code in bootstrap mode. All the board specifics can be handled on 252439e4bfSJean-Christophe PLAGNIOL-VILLARD * the host. 262439e4bfSJean-Christophe PLAGNIOL-VILLARD * 272439e4bfSJean-Christophe PLAGNIOL-VILLARD * This program is free software; you can redistribute it and/or modify 282439e4bfSJean-Christophe PLAGNIOL-VILLARD * it under the terms of the GNU General Public License as published by 292439e4bfSJean-Christophe PLAGNIOL-VILLARD * the Free Software Foundation; either version 2 of the License, or 302439e4bfSJean-Christophe PLAGNIOL-VILLARD * (at your option) any later version. 312439e4bfSJean-Christophe PLAGNIOL-VILLARD * 322439e4bfSJean-Christophe PLAGNIOL-VILLARD * This program is distributed in the hope that it will be useful, 332439e4bfSJean-Christophe PLAGNIOL-VILLARD * but WITHOUT ANY WARRANTY; without even the implied warranty of 342439e4bfSJean-Christophe PLAGNIOL-VILLARD * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 352439e4bfSJean-Christophe PLAGNIOL-VILLARD * GNU General Public License for more details. 362439e4bfSJean-Christophe PLAGNIOL-VILLARD * 372439e4bfSJean-Christophe PLAGNIOL-VILLARD * You should have received a copy of the GNU General Public License 382439e4bfSJean-Christophe PLAGNIOL-VILLARD * along with this program; if not, write to the Free Software 392439e4bfSJean-Christophe PLAGNIOL-VILLARD * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. 402439e4bfSJean-Christophe PLAGNIOL-VILLARD */ 412439e4bfSJean-Christophe PLAGNIOL-VILLARD 422439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <common.h> 432439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <command.h> 44b1c0eaacSBen Warren #include <asm/io.h> 452439e4bfSJean-Christophe PLAGNIOL-VILLARD #include <net.h> 46b1c0eaacSBen Warren #include <malloc.h> 47b1c0eaacSBen Warren #include "cs8900.h" 482439e4bfSJean-Christophe PLAGNIOL-VILLARD 492439e4bfSJean-Christophe PLAGNIOL-VILLARD #undef DEBUG 502439e4bfSJean-Christophe PLAGNIOL-VILLARD 512439e4bfSJean-Christophe PLAGNIOL-VILLARD /* packet page register access functions */ 522439e4bfSJean-Christophe PLAGNIOL-VILLARD 53b1c0eaacSBen Warren #ifdef CONFIG_CS8900_BUS32 54b1c0eaacSBen Warren 55b1c0eaacSBen Warren #define REG_WRITE(v, a) writel((v),(a)) 56b1c0eaacSBen Warren #define REG_READ(a) readl((a)) 57b1c0eaacSBen Warren 582439e4bfSJean-Christophe PLAGNIOL-VILLARD /* we don't need 16 bit initialisation on 32 bit bus */ 59830c7b67SBen Warren #define get_reg_init_bus(r,d) get_reg((r),(d)) 60b1c0eaacSBen Warren 612439e4bfSJean-Christophe PLAGNIOL-VILLARD #else 62b1c0eaacSBen Warren 63b1c0eaacSBen Warren #define REG_WRITE(v, a) writew((v),(a)) 64b1c0eaacSBen Warren #define REG_READ(a) readw((a)) 65b1c0eaacSBen Warren 66b1c0eaacSBen Warren static u16 get_reg_init_bus(struct eth_device *dev, int regno) 672439e4bfSJean-Christophe PLAGNIOL-VILLARD { 682439e4bfSJean-Christophe PLAGNIOL-VILLARD /* force 16 bit busmode */ 69b1c0eaacSBen Warren struct cs8900_priv *priv = (struct cs8900_priv *)(dev->priv); 70b1c0eaacSBen Warren uint8_t volatile * const iob = (uint8_t volatile * const)dev->iobase; 712439e4bfSJean-Christophe PLAGNIOL-VILLARD 72*da227355SAnatolij Gustschin readb(iob); 73*da227355SAnatolij Gustschin readb(iob + 1); 74*da227355SAnatolij Gustschin readb(iob); 75*da227355SAnatolij Gustschin readb(iob + 1); 76*da227355SAnatolij Gustschin readb(iob); 772439e4bfSJean-Christophe PLAGNIOL-VILLARD 78b1c0eaacSBen Warren REG_WRITE(regno, &priv->regs->pptr); 79b1c0eaacSBen Warren return REG_READ(&priv->regs->pdata); 802439e4bfSJean-Christophe PLAGNIOL-VILLARD } 812439e4bfSJean-Christophe PLAGNIOL-VILLARD #endif 822439e4bfSJean-Christophe PLAGNIOL-VILLARD 83b1c0eaacSBen Warren static u16 get_reg(struct eth_device *dev, int regno) 842439e4bfSJean-Christophe PLAGNIOL-VILLARD { 85b1c0eaacSBen Warren struct cs8900_priv *priv = (struct cs8900_priv *)(dev->priv); 86b1c0eaacSBen Warren REG_WRITE(regno, &priv->regs->pptr); 87b1c0eaacSBen Warren return REG_READ(&priv->regs->pdata); 882439e4bfSJean-Christophe PLAGNIOL-VILLARD } 892439e4bfSJean-Christophe PLAGNIOL-VILLARD 902439e4bfSJean-Christophe PLAGNIOL-VILLARD 91b1c0eaacSBen Warren static void put_reg(struct eth_device *dev, int regno, u16 val) 922439e4bfSJean-Christophe PLAGNIOL-VILLARD { 93b1c0eaacSBen Warren struct cs8900_priv *priv = (struct cs8900_priv *)(dev->priv); 94b1c0eaacSBen Warren REG_WRITE(regno, &priv->regs->pptr); 95b1c0eaacSBen Warren REG_WRITE(val, &priv->regs->pdata); 962439e4bfSJean-Christophe PLAGNIOL-VILLARD } 972439e4bfSJean-Christophe PLAGNIOL-VILLARD 98b1c0eaacSBen Warren static void cs8900_reset(struct eth_device *dev) 992439e4bfSJean-Christophe PLAGNIOL-VILLARD { 1002439e4bfSJean-Christophe PLAGNIOL-VILLARD int tmo; 101b1c0eaacSBen Warren u16 us; 1022439e4bfSJean-Christophe PLAGNIOL-VILLARD 1032439e4bfSJean-Christophe PLAGNIOL-VILLARD /* reset NIC */ 104b1c0eaacSBen Warren put_reg(dev, PP_SelfCTL, get_reg(dev, PP_SelfCTL) | PP_SelfCTL_Reset); 1052439e4bfSJean-Christophe PLAGNIOL-VILLARD 1062439e4bfSJean-Christophe PLAGNIOL-VILLARD /* wait for 200ms */ 1072439e4bfSJean-Christophe PLAGNIOL-VILLARD udelay(200000); 1082439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Wait until the chip is reset */ 1092439e4bfSJean-Christophe PLAGNIOL-VILLARD 1106d0f6bcfSJean-Christophe PLAGNIOL-VILLARD tmo = get_timer(0) + 1 * CONFIG_SYS_HZ; 111b1c0eaacSBen Warren while ((((us = get_reg_init_bus(dev, PP_SelfSTAT)) & 112b1c0eaacSBen Warren PP_SelfSTAT_InitD) == 0) && tmo < get_timer(0)) 1132439e4bfSJean-Christophe PLAGNIOL-VILLARD /*NOP*/; 1142439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1152439e4bfSJean-Christophe PLAGNIOL-VILLARD 116b1c0eaacSBen Warren static void cs8900_reginit(struct eth_device *dev) 1172439e4bfSJean-Christophe PLAGNIOL-VILLARD { 1182439e4bfSJean-Christophe PLAGNIOL-VILLARD /* receive only error free packets addressed to this card */ 119b1c0eaacSBen Warren put_reg(dev, PP_RxCTL, 120b1c0eaacSBen Warren PP_RxCTL_IA | PP_RxCTL_Broadcast | PP_RxCTL_RxOK); 1212439e4bfSJean-Christophe PLAGNIOL-VILLARD /* do not generate any interrupts on receive operations */ 122b1c0eaacSBen Warren put_reg(dev, PP_RxCFG, 0); 1232439e4bfSJean-Christophe PLAGNIOL-VILLARD /* do not generate any interrupts on transmit operations */ 124b1c0eaacSBen Warren put_reg(dev, PP_TxCFG, 0); 1252439e4bfSJean-Christophe PLAGNIOL-VILLARD /* do not generate any interrupts on buffer operations */ 126b1c0eaacSBen Warren put_reg(dev, PP_BufCFG, 0); 1272439e4bfSJean-Christophe PLAGNIOL-VILLARD /* enable transmitter/receiver mode */ 128b1c0eaacSBen Warren put_reg(dev, PP_LineCTL, PP_LineCTL_Rx | PP_LineCTL_Tx); 1292439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1302439e4bfSJean-Christophe PLAGNIOL-VILLARD 131b1c0eaacSBen Warren void cs8900_get_enetaddr(struct eth_device *dev) 1322439e4bfSJean-Christophe PLAGNIOL-VILLARD { 1332439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 1342439e4bfSJean-Christophe PLAGNIOL-VILLARD 1352439e4bfSJean-Christophe PLAGNIOL-VILLARD /* verify chip id */ 136b1c0eaacSBen Warren if (get_reg_init_bus(dev, PP_ChipID) != 0x630e) 1372439e4bfSJean-Christophe PLAGNIOL-VILLARD return; 138b1c0eaacSBen Warren cs8900_reset(dev); 139b1c0eaacSBen Warren if ((get_reg(dev, PP_SelfSTAT) & 140b1c0eaacSBen Warren (PP_SelfSTAT_EEPROM | PP_SelfSTAT_EEPROM_OK)) == 1412439e4bfSJean-Christophe PLAGNIOL-VILLARD (PP_SelfSTAT_EEPROM | PP_SelfSTAT_EEPROM_OK)) { 1422439e4bfSJean-Christophe PLAGNIOL-VILLARD 1432439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Load the MAC from EEPROM */ 144b1c0eaacSBen Warren for (i = 0; i < 3; i++) { 145b1c0eaacSBen Warren u32 Addr; 1462439e4bfSJean-Christophe PLAGNIOL-VILLARD 147b1c0eaacSBen Warren Addr = get_reg(dev, PP_IA + i * 2); 148b1c0eaacSBen Warren dev->enetaddr[i * 2] = Addr & 0xFF; 149b1c0eaacSBen Warren dev->enetaddr[i * 2 + 1] = Addr >> 8; 1502439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1512439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1522439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1532439e4bfSJean-Christophe PLAGNIOL-VILLARD 154b1c0eaacSBen Warren void cs8900_halt(struct eth_device *dev) 1552439e4bfSJean-Christophe PLAGNIOL-VILLARD { 1562439e4bfSJean-Christophe PLAGNIOL-VILLARD /* disable transmitter/receiver mode */ 157b1c0eaacSBen Warren put_reg(dev, PP_LineCTL, 0); 1582439e4bfSJean-Christophe PLAGNIOL-VILLARD 1592439e4bfSJean-Christophe PLAGNIOL-VILLARD /* "shutdown" to show ChipID or kernel wouldn't find he cs8900 ... */ 160b1c0eaacSBen Warren get_reg_init_bus(dev, PP_ChipID); 1612439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1622439e4bfSJean-Christophe PLAGNIOL-VILLARD 163b1c0eaacSBen Warren static int cs8900_init(struct eth_device *dev, bd_t * bd) 1642439e4bfSJean-Christophe PLAGNIOL-VILLARD { 165b1c0eaacSBen Warren uchar *enetaddr = dev->enetaddr; 166b1c0eaacSBen Warren u16 id; 1670a5238ceSMike Frysinger 1682439e4bfSJean-Christophe PLAGNIOL-VILLARD /* verify chip id */ 169b1c0eaacSBen Warren id = get_reg_init_bus(dev, PP_ChipID); 170b1c0eaacSBen Warren if (id != 0x630e) { 171b1c0eaacSBen Warren printf ("CS8900 Ethernet chip not found: " 172b1c0eaacSBen Warren "ID=0x%04x instead 0x%04x\n", id, 0x630e); 173b1c0eaacSBen Warren return 1; 1742439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1752439e4bfSJean-Christophe PLAGNIOL-VILLARD 176b1c0eaacSBen Warren cs8900_reset (dev); 1772439e4bfSJean-Christophe PLAGNIOL-VILLARD /* set the ethernet address */ 178b1c0eaacSBen Warren put_reg(dev, PP_IA + 0, enetaddr[0] | (enetaddr[1] << 8)); 179b1c0eaacSBen Warren put_reg(dev, PP_IA + 2, enetaddr[2] | (enetaddr[3] << 8)); 180b1c0eaacSBen Warren put_reg(dev, PP_IA + 4, enetaddr[4] | (enetaddr[5] << 8)); 1812439e4bfSJean-Christophe PLAGNIOL-VILLARD 182b1c0eaacSBen Warren cs8900_reginit(dev); 1832439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 1842439e4bfSJean-Christophe PLAGNIOL-VILLARD } 1852439e4bfSJean-Christophe PLAGNIOL-VILLARD 1862439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Get a data block via Ethernet */ 187b1c0eaacSBen Warren static int cs8900_recv(struct eth_device *dev) 1882439e4bfSJean-Christophe PLAGNIOL-VILLARD { 1892439e4bfSJean-Christophe PLAGNIOL-VILLARD int i; 190b1c0eaacSBen Warren u16 rxlen; 191b1c0eaacSBen Warren u16 *addr; 192b1c0eaacSBen Warren u16 status; 1932439e4bfSJean-Christophe PLAGNIOL-VILLARD 194b1c0eaacSBen Warren struct cs8900_priv *priv = (struct cs8900_priv *)(dev->priv); 195b1c0eaacSBen Warren 196b1c0eaacSBen Warren status = get_reg(dev, PP_RER); 1972439e4bfSJean-Christophe PLAGNIOL-VILLARD 1982439e4bfSJean-Christophe PLAGNIOL-VILLARD if ((status & PP_RER_RxOK) == 0) 1992439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 2002439e4bfSJean-Christophe PLAGNIOL-VILLARD 201b1c0eaacSBen Warren status = REG_READ(&priv->regs->rtdata); 202b1c0eaacSBen Warren rxlen = REG_READ(&priv->regs->rtdata); 2032439e4bfSJean-Christophe PLAGNIOL-VILLARD 2042439e4bfSJean-Christophe PLAGNIOL-VILLARD if (rxlen > PKTSIZE_ALIGN + PKTALIGN) 205b1c0eaacSBen Warren debug("packet too big!\n"); 206b1c0eaacSBen Warren for (addr = (u16 *) NetRxPackets[0], i = rxlen >> 1; i > 0; 2072439e4bfSJean-Christophe PLAGNIOL-VILLARD i--) 208b1c0eaacSBen Warren *addr++ = REG_READ(&priv->regs->rtdata); 2092439e4bfSJean-Christophe PLAGNIOL-VILLARD if (rxlen & 1) 210b1c0eaacSBen Warren *addr++ = REG_READ(&priv->regs->rtdata); 2112439e4bfSJean-Christophe PLAGNIOL-VILLARD 2122439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Pass the packet up to the protocol layers. */ 2132439e4bfSJean-Christophe PLAGNIOL-VILLARD NetReceive (NetRxPackets[0], rxlen); 2142439e4bfSJean-Christophe PLAGNIOL-VILLARD return rxlen; 2152439e4bfSJean-Christophe PLAGNIOL-VILLARD } 2162439e4bfSJean-Christophe PLAGNIOL-VILLARD 2172439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Send a data block via Ethernet. */ 218b1c0eaacSBen Warren static int cs8900_send(struct eth_device *dev, 219b1c0eaacSBen Warren volatile void *packet, int length) 2202439e4bfSJean-Christophe PLAGNIOL-VILLARD { 221b1c0eaacSBen Warren volatile u16 *addr; 2222439e4bfSJean-Christophe PLAGNIOL-VILLARD int tmo; 223b1c0eaacSBen Warren u16 s; 224b1c0eaacSBen Warren struct cs8900_priv *priv = (struct cs8900_priv *)(dev->priv); 2252439e4bfSJean-Christophe PLAGNIOL-VILLARD 2262439e4bfSJean-Christophe PLAGNIOL-VILLARD retry: 2272439e4bfSJean-Christophe PLAGNIOL-VILLARD /* initiate a transmit sequence */ 228b1c0eaacSBen Warren REG_WRITE(PP_TxCmd_TxStart_Full, &priv->regs->txcmd); 229b1c0eaacSBen Warren REG_WRITE(length, &priv->regs->txlen); 2302439e4bfSJean-Christophe PLAGNIOL-VILLARD 2312439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Test to see if the chip has allocated memory for the packet */ 232b1c0eaacSBen Warren if ((get_reg(dev, PP_BusSTAT) & PP_BusSTAT_TxRDY) == 0) { 2332439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Oops... this should not happen! */ 234b1c0eaacSBen Warren debug("cs: unable to send packet; retrying...\n"); 235b1c0eaacSBen Warren for (tmo = get_timer(0) + 5 * CONFIG_SYS_HZ; 236b1c0eaacSBen Warren get_timer(0) < tmo;) 2372439e4bfSJean-Christophe PLAGNIOL-VILLARD /*NOP*/; 238b1c0eaacSBen Warren cs8900_reset(dev); 239b1c0eaacSBen Warren cs8900_reginit(dev); 2402439e4bfSJean-Christophe PLAGNIOL-VILLARD goto retry; 2412439e4bfSJean-Christophe PLAGNIOL-VILLARD } 2422439e4bfSJean-Christophe PLAGNIOL-VILLARD 2432439e4bfSJean-Christophe PLAGNIOL-VILLARD /* Write the contents of the packet */ 2442439e4bfSJean-Christophe PLAGNIOL-VILLARD /* assume even number of bytes */ 2452439e4bfSJean-Christophe PLAGNIOL-VILLARD for (addr = packet; length > 0; length -= 2) 246b1c0eaacSBen Warren REG_WRITE(*addr++, &priv->regs->rtdata); 2472439e4bfSJean-Christophe PLAGNIOL-VILLARD 2482439e4bfSJean-Christophe PLAGNIOL-VILLARD /* wait for transfer to succeed */ 2496d0f6bcfSJean-Christophe PLAGNIOL-VILLARD tmo = get_timer(0) + 5 * CONFIG_SYS_HZ; 250b1c0eaacSBen Warren while ((s = get_reg(dev, PP_TER) & ~0x1F) == 0) { 2512439e4bfSJean-Christophe PLAGNIOL-VILLARD if (get_timer(0) >= tmo) 2522439e4bfSJean-Christophe PLAGNIOL-VILLARD break; 2532439e4bfSJean-Christophe PLAGNIOL-VILLARD } 2542439e4bfSJean-Christophe PLAGNIOL-VILLARD 2552439e4bfSJean-Christophe PLAGNIOL-VILLARD /* nothing */ ; 2562439e4bfSJean-Christophe PLAGNIOL-VILLARD if((s & (PP_TER_CRS | PP_TER_TxOK)) != PP_TER_TxOK) { 257b1c0eaacSBen Warren debug("\ntransmission error %#x\n", s); 2582439e4bfSJean-Christophe PLAGNIOL-VILLARD } 2592439e4bfSJean-Christophe PLAGNIOL-VILLARD 2602439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 2612439e4bfSJean-Christophe PLAGNIOL-VILLARD } 2622439e4bfSJean-Christophe PLAGNIOL-VILLARD 263b1c0eaacSBen Warren static void cs8900_e2prom_ready(struct eth_device *dev) 2642439e4bfSJean-Christophe PLAGNIOL-VILLARD { 265b1c0eaacSBen Warren while (get_reg(dev, PP_SelfSTAT) & SI_BUSY) 26613e0b8f7SGuennadi Liakhovetski ; 2672439e4bfSJean-Christophe PLAGNIOL-VILLARD } 2682439e4bfSJean-Christophe PLAGNIOL-VILLARD 2692439e4bfSJean-Christophe PLAGNIOL-VILLARD /***********************************************************/ 2702439e4bfSJean-Christophe PLAGNIOL-VILLARD /* read a 16-bit word out of the EEPROM */ 2712439e4bfSJean-Christophe PLAGNIOL-VILLARD /***********************************************************/ 2722439e4bfSJean-Christophe PLAGNIOL-VILLARD 273b1c0eaacSBen Warren int cs8900_e2prom_read(struct eth_device *dev, 274b1c0eaacSBen Warren u8 addr, u16 *value) 2752439e4bfSJean-Christophe PLAGNIOL-VILLARD { 276b1c0eaacSBen Warren cs8900_e2prom_ready(dev); 277b1c0eaacSBen Warren put_reg(dev, PP_EECMD, EEPROM_READ_CMD | addr); 278b1c0eaacSBen Warren cs8900_e2prom_ready(dev); 279b1c0eaacSBen Warren *value = get_reg(dev, PP_EEData); 2802439e4bfSJean-Christophe PLAGNIOL-VILLARD 2812439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 2822439e4bfSJean-Christophe PLAGNIOL-VILLARD } 2832439e4bfSJean-Christophe PLAGNIOL-VILLARD 2842439e4bfSJean-Christophe PLAGNIOL-VILLARD 2852439e4bfSJean-Christophe PLAGNIOL-VILLARD /***********************************************************/ 2862439e4bfSJean-Christophe PLAGNIOL-VILLARD /* write a 16-bit word into the EEPROM */ 2872439e4bfSJean-Christophe PLAGNIOL-VILLARD /***********************************************************/ 2882439e4bfSJean-Christophe PLAGNIOL-VILLARD 289b1c0eaacSBen Warren int cs8900_e2prom_write(struct eth_device *dev, u8 addr, u16 value) 2902439e4bfSJean-Christophe PLAGNIOL-VILLARD { 291b1c0eaacSBen Warren cs8900_e2prom_ready(dev); 292b1c0eaacSBen Warren put_reg(dev, PP_EECMD, EEPROM_WRITE_EN); 293b1c0eaacSBen Warren cs8900_e2prom_ready(dev); 294b1c0eaacSBen Warren put_reg(dev, PP_EEData, value); 295b1c0eaacSBen Warren put_reg(dev, PP_EECMD, EEPROM_WRITE_CMD | addr); 296b1c0eaacSBen Warren cs8900_e2prom_ready(dev); 297b1c0eaacSBen Warren put_reg(dev, PP_EECMD, EEPROM_WRITE_DIS); 298b1c0eaacSBen Warren cs8900_e2prom_ready(dev); 2992439e4bfSJean-Christophe PLAGNIOL-VILLARD 3002439e4bfSJean-Christophe PLAGNIOL-VILLARD return 0; 3012439e4bfSJean-Christophe PLAGNIOL-VILLARD } 302b1c0eaacSBen Warren 303b1c0eaacSBen Warren int cs8900_initialize(u8 dev_num, int base_addr) 304b1c0eaacSBen Warren { 305b1c0eaacSBen Warren struct eth_device *dev; 306b1c0eaacSBen Warren struct cs8900_priv *priv; 307b1c0eaacSBen Warren 308b1c0eaacSBen Warren dev = malloc(sizeof(*dev)); 309b1c0eaacSBen Warren if (!dev) { 310b1c0eaacSBen Warren return 0; 311b1c0eaacSBen Warren } 312b1c0eaacSBen Warren memset(dev, 0, sizeof(*dev)); 313b1c0eaacSBen Warren 314b1c0eaacSBen Warren priv = malloc(sizeof(*priv)); 315b1c0eaacSBen Warren if (!priv) { 31607c96606SMatthias Kaehlcke free(dev); 317b1c0eaacSBen Warren return 0; 318b1c0eaacSBen Warren } 319b1c0eaacSBen Warren memset(priv, 0, sizeof(*priv)); 320b1c0eaacSBen Warren priv->regs = (struct cs8900_regs *)base_addr; 321b1c0eaacSBen Warren 322b1c0eaacSBen Warren dev->iobase = base_addr; 323b1c0eaacSBen Warren dev->priv = priv; 324b1c0eaacSBen Warren dev->init = cs8900_init; 325b1c0eaacSBen Warren dev->halt = cs8900_halt; 326b1c0eaacSBen Warren dev->send = cs8900_send; 327b1c0eaacSBen Warren dev->recv = cs8900_recv; 328497ab0eeSHui.Tang 329497ab0eeSHui.Tang /* Load MAC address from EEPROM */ 330497ab0eeSHui.Tang cs8900_get_enetaddr(dev); 331497ab0eeSHui.Tang 332b1c0eaacSBen Warren sprintf(dev->name, "%s-%hu", CS8900_DRIVERNAME, dev_num); 333b1c0eaacSBen Warren 334b1c0eaacSBen Warren eth_register(dev); 335b1c0eaacSBen Warren return 0; 336b1c0eaacSBen Warren } 337