12b62997cSCyril Chemparathy /* 22b62997cSCyril Chemparathy * CPSW Ethernet Switch Driver 32b62997cSCyril Chemparathy * 42b62997cSCyril Chemparathy * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/ 52b62997cSCyril Chemparathy * 62b62997cSCyril Chemparathy * This program is free software; you can redistribute it and/or 72b62997cSCyril Chemparathy * modify it under the terms of the GNU General Public License as 82b62997cSCyril Chemparathy * published by the Free Software Foundation version 2. 92b62997cSCyril Chemparathy * 102b62997cSCyril Chemparathy * This program is distributed "as is" WITHOUT ANY WARRANTY of any 112b62997cSCyril Chemparathy * kind, whether express or implied; without even the implied warranty 122b62997cSCyril Chemparathy * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 132b62997cSCyril Chemparathy * GNU General Public License for more details. 142b62997cSCyril Chemparathy */ 152b62997cSCyril Chemparathy 162b62997cSCyril Chemparathy #include <common.h> 172b62997cSCyril Chemparathy #include <command.h> 182b62997cSCyril Chemparathy #include <net.h> 192b62997cSCyril Chemparathy #include <miiphy.h> 202b62997cSCyril Chemparathy #include <malloc.h> 212b62997cSCyril Chemparathy #include <net.h> 222b62997cSCyril Chemparathy #include <netdev.h> 232b62997cSCyril Chemparathy #include <cpsw.h> 242b62997cSCyril Chemparathy #include <asm/errno.h> 252b62997cSCyril Chemparathy #include <asm/io.h> 262b62997cSCyril Chemparathy #include <phy.h> 2798f92001STom Rini #include <asm/arch/cpu.h> 282b62997cSCyril Chemparathy 292b62997cSCyril Chemparathy #define BITMASK(bits) (BIT(bits) - 1) 302b62997cSCyril Chemparathy #define PHY_REG_MASK 0x1f 312b62997cSCyril Chemparathy #define PHY_ID_MASK 0x1f 322b62997cSCyril Chemparathy #define NUM_DESCS (PKTBUFSRX * 2) 332b62997cSCyril Chemparathy #define PKT_MIN 60 342b62997cSCyril Chemparathy #define PKT_MAX (1500 + 14 + 4 + 4) 352b62997cSCyril Chemparathy #define CLEAR_BIT 1 362b62997cSCyril Chemparathy #define GIGABITEN BIT(7) 372b62997cSCyril Chemparathy #define FULLDUPLEXEN BIT(0) 382b62997cSCyril Chemparathy #define MIIEN BIT(15) 392b62997cSCyril Chemparathy 402b62997cSCyril Chemparathy /* DMA Registers */ 412b62997cSCyril Chemparathy #define CPDMA_TXCONTROL 0x004 422b62997cSCyril Chemparathy #define CPDMA_RXCONTROL 0x014 432b62997cSCyril Chemparathy #define CPDMA_SOFTRESET 0x01c 442b62997cSCyril Chemparathy #define CPDMA_RXFREE 0x0e0 452b62997cSCyril Chemparathy #define CPDMA_TXHDP_VER1 0x100 462b62997cSCyril Chemparathy #define CPDMA_TXHDP_VER2 0x200 472b62997cSCyril Chemparathy #define CPDMA_RXHDP_VER1 0x120 482b62997cSCyril Chemparathy #define CPDMA_RXHDP_VER2 0x220 492b62997cSCyril Chemparathy #define CPDMA_TXCP_VER1 0x140 502b62997cSCyril Chemparathy #define CPDMA_TXCP_VER2 0x240 512b62997cSCyril Chemparathy #define CPDMA_RXCP_VER1 0x160 522b62997cSCyril Chemparathy #define CPDMA_RXCP_VER2 0x260 532b62997cSCyril Chemparathy 542b62997cSCyril Chemparathy /* Descriptor mode bits */ 552b62997cSCyril Chemparathy #define CPDMA_DESC_SOP BIT(31) 562b62997cSCyril Chemparathy #define CPDMA_DESC_EOP BIT(30) 572b62997cSCyril Chemparathy #define CPDMA_DESC_OWNER BIT(29) 582b62997cSCyril Chemparathy #define CPDMA_DESC_EOQ BIT(28) 592b62997cSCyril Chemparathy 602b62997cSCyril Chemparathy /* 612b62997cSCyril Chemparathy * This timeout definition is a worst-case ultra defensive measure against 622b62997cSCyril Chemparathy * unexpected controller lock ups. Ideally, we should never ever hit this 632b62997cSCyril Chemparathy * scenario in practice. 642b62997cSCyril Chemparathy */ 652b62997cSCyril Chemparathy #define MDIO_TIMEOUT 100 /* msecs */ 662b62997cSCyril Chemparathy #define CPDMA_TIMEOUT 100 /* msecs */ 672b62997cSCyril Chemparathy 682b62997cSCyril Chemparathy struct cpsw_mdio_regs { 692b62997cSCyril Chemparathy u32 version; 702b62997cSCyril Chemparathy u32 control; 712b62997cSCyril Chemparathy #define CONTROL_IDLE BIT(31) 722b62997cSCyril Chemparathy #define CONTROL_ENABLE BIT(30) 732b62997cSCyril Chemparathy 742b62997cSCyril Chemparathy u32 alive; 752b62997cSCyril Chemparathy u32 link; 762b62997cSCyril Chemparathy u32 linkintraw; 772b62997cSCyril Chemparathy u32 linkintmasked; 782b62997cSCyril Chemparathy u32 __reserved_0[2]; 792b62997cSCyril Chemparathy u32 userintraw; 802b62997cSCyril Chemparathy u32 userintmasked; 812b62997cSCyril Chemparathy u32 userintmaskset; 822b62997cSCyril Chemparathy u32 userintmaskclr; 832b62997cSCyril Chemparathy u32 __reserved_1[20]; 842b62997cSCyril Chemparathy 852b62997cSCyril Chemparathy struct { 862b62997cSCyril Chemparathy u32 access; 872b62997cSCyril Chemparathy u32 physel; 882b62997cSCyril Chemparathy #define USERACCESS_GO BIT(31) 892b62997cSCyril Chemparathy #define USERACCESS_WRITE BIT(30) 902b62997cSCyril Chemparathy #define USERACCESS_ACK BIT(29) 912b62997cSCyril Chemparathy #define USERACCESS_READ (0) 922b62997cSCyril Chemparathy #define USERACCESS_DATA (0xffff) 932b62997cSCyril Chemparathy } user[0]; 942b62997cSCyril Chemparathy }; 952b62997cSCyril Chemparathy 962b62997cSCyril Chemparathy struct cpsw_regs { 972b62997cSCyril Chemparathy u32 id_ver; 982b62997cSCyril Chemparathy u32 control; 992b62997cSCyril Chemparathy u32 soft_reset; 1002b62997cSCyril Chemparathy u32 stat_port_en; 1012b62997cSCyril Chemparathy u32 ptype; 1022b62997cSCyril Chemparathy }; 1032b62997cSCyril Chemparathy 1042b62997cSCyril Chemparathy struct cpsw_slave_regs { 1052b62997cSCyril Chemparathy u32 max_blks; 1062b62997cSCyril Chemparathy u32 blk_cnt; 1072b62997cSCyril Chemparathy u32 flow_thresh; 1082b62997cSCyril Chemparathy u32 port_vlan; 1092b62997cSCyril Chemparathy u32 tx_pri_map; 110f6f86a64SMatt Porter #ifdef CONFIG_AM33XX 1112b62997cSCyril Chemparathy u32 gap_thresh; 112f6f86a64SMatt Porter #elif defined(CONFIG_TI814X) 113f6f86a64SMatt Porter u32 ts_ctl; 114f6f86a64SMatt Porter u32 ts_seq_ltype; 115f6f86a64SMatt Porter u32 ts_vlan; 116f6f86a64SMatt Porter #endif 1172b62997cSCyril Chemparathy u32 sa_lo; 1182b62997cSCyril Chemparathy u32 sa_hi; 1192b62997cSCyril Chemparathy }; 1202b62997cSCyril Chemparathy 1212b62997cSCyril Chemparathy struct cpsw_host_regs { 1222b62997cSCyril Chemparathy u32 max_blks; 1232b62997cSCyril Chemparathy u32 blk_cnt; 1242b62997cSCyril Chemparathy u32 flow_thresh; 1252b62997cSCyril Chemparathy u32 port_vlan; 1262b62997cSCyril Chemparathy u32 tx_pri_map; 1272b62997cSCyril Chemparathy u32 cpdma_tx_pri_map; 1282b62997cSCyril Chemparathy u32 cpdma_rx_chan_map; 1292b62997cSCyril Chemparathy }; 1302b62997cSCyril Chemparathy 1312b62997cSCyril Chemparathy struct cpsw_sliver_regs { 1322b62997cSCyril Chemparathy u32 id_ver; 1332b62997cSCyril Chemparathy u32 mac_control; 1342b62997cSCyril Chemparathy u32 mac_status; 1352b62997cSCyril Chemparathy u32 soft_reset; 1362b62997cSCyril Chemparathy u32 rx_maxlen; 1372b62997cSCyril Chemparathy u32 __reserved_0; 1382b62997cSCyril Chemparathy u32 rx_pause; 1392b62997cSCyril Chemparathy u32 tx_pause; 1402b62997cSCyril Chemparathy u32 __reserved_1; 1412b62997cSCyril Chemparathy u32 rx_pri_map; 1422b62997cSCyril Chemparathy }; 1432b62997cSCyril Chemparathy 1442b62997cSCyril Chemparathy #define ALE_ENTRY_BITS 68 1452b62997cSCyril Chemparathy #define ALE_ENTRY_WORDS DIV_ROUND_UP(ALE_ENTRY_BITS, 32) 1462b62997cSCyril Chemparathy 1472b62997cSCyril Chemparathy /* ALE Registers */ 1482b62997cSCyril Chemparathy #define ALE_CONTROL 0x08 1492b62997cSCyril Chemparathy #define ALE_UNKNOWNVLAN 0x18 1502b62997cSCyril Chemparathy #define ALE_TABLE_CONTROL 0x20 1512b62997cSCyril Chemparathy #define ALE_TABLE 0x34 1522b62997cSCyril Chemparathy #define ALE_PORTCTL 0x40 1532b62997cSCyril Chemparathy 1542b62997cSCyril Chemparathy #define ALE_TABLE_WRITE BIT(31) 1552b62997cSCyril Chemparathy 1562b62997cSCyril Chemparathy #define ALE_TYPE_FREE 0 1572b62997cSCyril Chemparathy #define ALE_TYPE_ADDR 1 1582b62997cSCyril Chemparathy #define ALE_TYPE_VLAN 2 1592b62997cSCyril Chemparathy #define ALE_TYPE_VLAN_ADDR 3 1602b62997cSCyril Chemparathy 1612b62997cSCyril Chemparathy #define ALE_UCAST_PERSISTANT 0 1622b62997cSCyril Chemparathy #define ALE_UCAST_UNTOUCHED 1 1632b62997cSCyril Chemparathy #define ALE_UCAST_OUI 2 1642b62997cSCyril Chemparathy #define ALE_UCAST_TOUCHED 3 1652b62997cSCyril Chemparathy 1662b62997cSCyril Chemparathy #define ALE_MCAST_FWD 0 1672b62997cSCyril Chemparathy #define ALE_MCAST_BLOCK_LEARN_FWD 1 1682b62997cSCyril Chemparathy #define ALE_MCAST_FWD_LEARN 2 1692b62997cSCyril Chemparathy #define ALE_MCAST_FWD_2 3 1702b62997cSCyril Chemparathy 1712b62997cSCyril Chemparathy enum cpsw_ale_port_state { 1722b62997cSCyril Chemparathy ALE_PORT_STATE_DISABLE = 0x00, 1732b62997cSCyril Chemparathy ALE_PORT_STATE_BLOCK = 0x01, 1742b62997cSCyril Chemparathy ALE_PORT_STATE_LEARN = 0x02, 1752b62997cSCyril Chemparathy ALE_PORT_STATE_FORWARD = 0x03, 1762b62997cSCyril Chemparathy }; 1772b62997cSCyril Chemparathy 1782b62997cSCyril Chemparathy /* ALE unicast entry flags - passed into cpsw_ale_add_ucast() */ 1792b62997cSCyril Chemparathy #define ALE_SECURE 1 1802b62997cSCyril Chemparathy #define ALE_BLOCKED 2 1812b62997cSCyril Chemparathy 1822b62997cSCyril Chemparathy struct cpsw_slave { 1832b62997cSCyril Chemparathy struct cpsw_slave_regs *regs; 1842b62997cSCyril Chemparathy struct cpsw_sliver_regs *sliver; 1852b62997cSCyril Chemparathy int slave_num; 1862b62997cSCyril Chemparathy u32 mac_control; 1872b62997cSCyril Chemparathy struct cpsw_slave_data *data; 1882b62997cSCyril Chemparathy }; 1892b62997cSCyril Chemparathy 1902b62997cSCyril Chemparathy struct cpdma_desc { 1912b62997cSCyril Chemparathy /* hardware fields */ 1922b62997cSCyril Chemparathy u32 hw_next; 1932b62997cSCyril Chemparathy u32 hw_buffer; 1942b62997cSCyril Chemparathy u32 hw_len; 1952b62997cSCyril Chemparathy u32 hw_mode; 1962b62997cSCyril Chemparathy /* software fields */ 1972b62997cSCyril Chemparathy u32 sw_buffer; 1982b62997cSCyril Chemparathy u32 sw_len; 1992b62997cSCyril Chemparathy }; 2002b62997cSCyril Chemparathy 2012b62997cSCyril Chemparathy struct cpdma_chan { 2022b62997cSCyril Chemparathy struct cpdma_desc *head, *tail; 2032b62997cSCyril Chemparathy void *hdp, *cp, *rxfree; 2042b62997cSCyril Chemparathy }; 2052b62997cSCyril Chemparathy 2062b62997cSCyril Chemparathy #define desc_write(desc, fld, val) __raw_writel((u32)(val), &(desc)->fld) 2072b62997cSCyril Chemparathy #define desc_read(desc, fld) __raw_readl(&(desc)->fld) 2082b62997cSCyril Chemparathy #define desc_read_ptr(desc, fld) ((void *)__raw_readl(&(desc)->fld)) 2092b62997cSCyril Chemparathy 2102b62997cSCyril Chemparathy #define chan_write(chan, fld, val) __raw_writel((u32)(val), (chan)->fld) 2112b62997cSCyril Chemparathy #define chan_read(chan, fld) __raw_readl((chan)->fld) 2122b62997cSCyril Chemparathy #define chan_read_ptr(chan, fld) ((void *)__raw_readl((chan)->fld)) 2132b62997cSCyril Chemparathy 2142b62997cSCyril Chemparathy #define for_each_slave(slave, priv) \ 2152b62997cSCyril Chemparathy for (slave = (priv)->slaves; slave != (priv)->slaves + \ 2162b62997cSCyril Chemparathy (priv)->data.slaves; slave++) 2172b62997cSCyril Chemparathy 2182b62997cSCyril Chemparathy struct cpsw_priv { 2192b62997cSCyril Chemparathy struct eth_device *dev; 2202b62997cSCyril Chemparathy struct cpsw_platform_data data; 2212b62997cSCyril Chemparathy int host_port; 2222b62997cSCyril Chemparathy 2232b62997cSCyril Chemparathy struct cpsw_regs *regs; 2242b62997cSCyril Chemparathy void *dma_regs; 2252b62997cSCyril Chemparathy struct cpsw_host_regs *host_port_regs; 2262b62997cSCyril Chemparathy void *ale_regs; 2272b62997cSCyril Chemparathy 2282b62997cSCyril Chemparathy struct cpdma_desc *descs; 2292b62997cSCyril Chemparathy struct cpdma_desc *desc_free; 2302b62997cSCyril Chemparathy struct cpdma_chan rx_chan, tx_chan; 2312b62997cSCyril Chemparathy 2322b62997cSCyril Chemparathy struct cpsw_slave *slaves; 2332b62997cSCyril Chemparathy struct phy_device *phydev; 2342b62997cSCyril Chemparathy struct mii_dev *bus; 23548ec5291SMugunthan V N 23648ec5291SMugunthan V N u32 mdio_link; 23748ec5291SMugunthan V N u32 phy_mask; 2382b62997cSCyril Chemparathy }; 2392b62997cSCyril Chemparathy 2402b62997cSCyril Chemparathy static inline int cpsw_ale_get_field(u32 *ale_entry, u32 start, u32 bits) 2412b62997cSCyril Chemparathy { 2422b62997cSCyril Chemparathy int idx; 2432b62997cSCyril Chemparathy 2442b62997cSCyril Chemparathy idx = start / 32; 2452b62997cSCyril Chemparathy start -= idx * 32; 2462b62997cSCyril Chemparathy idx = 2 - idx; /* flip */ 2472b62997cSCyril Chemparathy return (ale_entry[idx] >> start) & BITMASK(bits); 2482b62997cSCyril Chemparathy } 2492b62997cSCyril Chemparathy 2502b62997cSCyril Chemparathy static inline void cpsw_ale_set_field(u32 *ale_entry, u32 start, u32 bits, 2512b62997cSCyril Chemparathy u32 value) 2522b62997cSCyril Chemparathy { 2532b62997cSCyril Chemparathy int idx; 2542b62997cSCyril Chemparathy 2552b62997cSCyril Chemparathy value &= BITMASK(bits); 2562b62997cSCyril Chemparathy idx = start / 32; 2572b62997cSCyril Chemparathy start -= idx * 32; 2582b62997cSCyril Chemparathy idx = 2 - idx; /* flip */ 2592b62997cSCyril Chemparathy ale_entry[idx] &= ~(BITMASK(bits) << start); 2602b62997cSCyril Chemparathy ale_entry[idx] |= (value << start); 2612b62997cSCyril Chemparathy } 2622b62997cSCyril Chemparathy 2632b62997cSCyril Chemparathy #define DEFINE_ALE_FIELD(name, start, bits) \ 2642b62997cSCyril Chemparathy static inline int cpsw_ale_get_##name(u32 *ale_entry) \ 2652b62997cSCyril Chemparathy { \ 2662b62997cSCyril Chemparathy return cpsw_ale_get_field(ale_entry, start, bits); \ 2672b62997cSCyril Chemparathy } \ 2682b62997cSCyril Chemparathy static inline void cpsw_ale_set_##name(u32 *ale_entry, u32 value) \ 2692b62997cSCyril Chemparathy { \ 2702b62997cSCyril Chemparathy cpsw_ale_set_field(ale_entry, start, bits, value); \ 2712b62997cSCyril Chemparathy } 2722b62997cSCyril Chemparathy 2732b62997cSCyril Chemparathy DEFINE_ALE_FIELD(entry_type, 60, 2) 2742b62997cSCyril Chemparathy DEFINE_ALE_FIELD(mcast_state, 62, 2) 2752b62997cSCyril Chemparathy DEFINE_ALE_FIELD(port_mask, 66, 3) 2762b62997cSCyril Chemparathy DEFINE_ALE_FIELD(ucast_type, 62, 2) 2772b62997cSCyril Chemparathy DEFINE_ALE_FIELD(port_num, 66, 2) 2782b62997cSCyril Chemparathy DEFINE_ALE_FIELD(blocked, 65, 1) 2792b62997cSCyril Chemparathy DEFINE_ALE_FIELD(secure, 64, 1) 2802b62997cSCyril Chemparathy DEFINE_ALE_FIELD(mcast, 40, 1) 2812b62997cSCyril Chemparathy 2822b62997cSCyril Chemparathy /* The MAC address field in the ALE entry cannot be macroized as above */ 2832b62997cSCyril Chemparathy static inline void cpsw_ale_get_addr(u32 *ale_entry, u8 *addr) 2842b62997cSCyril Chemparathy { 2852b62997cSCyril Chemparathy int i; 2862b62997cSCyril Chemparathy 2872b62997cSCyril Chemparathy for (i = 0; i < 6; i++) 2882b62997cSCyril Chemparathy addr[i] = cpsw_ale_get_field(ale_entry, 40 - 8*i, 8); 2892b62997cSCyril Chemparathy } 2902b62997cSCyril Chemparathy 2912b62997cSCyril Chemparathy static inline void cpsw_ale_set_addr(u32 *ale_entry, u8 *addr) 2922b62997cSCyril Chemparathy { 2932b62997cSCyril Chemparathy int i; 2942b62997cSCyril Chemparathy 2952b62997cSCyril Chemparathy for (i = 0; i < 6; i++) 2962b62997cSCyril Chemparathy cpsw_ale_set_field(ale_entry, 40 - 8*i, 8, addr[i]); 2972b62997cSCyril Chemparathy } 2982b62997cSCyril Chemparathy 2992b62997cSCyril Chemparathy static int cpsw_ale_read(struct cpsw_priv *priv, int idx, u32 *ale_entry) 3002b62997cSCyril Chemparathy { 3012b62997cSCyril Chemparathy int i; 3022b62997cSCyril Chemparathy 3032b62997cSCyril Chemparathy __raw_writel(idx, priv->ale_regs + ALE_TABLE_CONTROL); 3042b62997cSCyril Chemparathy 3052b62997cSCyril Chemparathy for (i = 0; i < ALE_ENTRY_WORDS; i++) 3062b62997cSCyril Chemparathy ale_entry[i] = __raw_readl(priv->ale_regs + ALE_TABLE + 4 * i); 3072b62997cSCyril Chemparathy 3082b62997cSCyril Chemparathy return idx; 3092b62997cSCyril Chemparathy } 3102b62997cSCyril Chemparathy 3112b62997cSCyril Chemparathy static int cpsw_ale_write(struct cpsw_priv *priv, int idx, u32 *ale_entry) 3122b62997cSCyril Chemparathy { 3132b62997cSCyril Chemparathy int i; 3142b62997cSCyril Chemparathy 3152b62997cSCyril Chemparathy for (i = 0; i < ALE_ENTRY_WORDS; i++) 3162b62997cSCyril Chemparathy __raw_writel(ale_entry[i], priv->ale_regs + ALE_TABLE + 4 * i); 3172b62997cSCyril Chemparathy 3182b62997cSCyril Chemparathy __raw_writel(idx | ALE_TABLE_WRITE, priv->ale_regs + ALE_TABLE_CONTROL); 3192b62997cSCyril Chemparathy 3202b62997cSCyril Chemparathy return idx; 3212b62997cSCyril Chemparathy } 3222b62997cSCyril Chemparathy 3232b62997cSCyril Chemparathy static int cpsw_ale_match_addr(struct cpsw_priv *priv, u8* addr) 3242b62997cSCyril Chemparathy { 3252b62997cSCyril Chemparathy u32 ale_entry[ALE_ENTRY_WORDS]; 3262b62997cSCyril Chemparathy int type, idx; 3272b62997cSCyril Chemparathy 3282b62997cSCyril Chemparathy for (idx = 0; idx < priv->data.ale_entries; idx++) { 3292b62997cSCyril Chemparathy u8 entry_addr[6]; 3302b62997cSCyril Chemparathy 3312b62997cSCyril Chemparathy cpsw_ale_read(priv, idx, ale_entry); 3322b62997cSCyril Chemparathy type = cpsw_ale_get_entry_type(ale_entry); 3332b62997cSCyril Chemparathy if (type != ALE_TYPE_ADDR && type != ALE_TYPE_VLAN_ADDR) 3342b62997cSCyril Chemparathy continue; 3352b62997cSCyril Chemparathy cpsw_ale_get_addr(ale_entry, entry_addr); 3362b62997cSCyril Chemparathy if (memcmp(entry_addr, addr, 6) == 0) 3372b62997cSCyril Chemparathy return idx; 3382b62997cSCyril Chemparathy } 3392b62997cSCyril Chemparathy return -ENOENT; 3402b62997cSCyril Chemparathy } 3412b62997cSCyril Chemparathy 3422b62997cSCyril Chemparathy static int cpsw_ale_match_free(struct cpsw_priv *priv) 3432b62997cSCyril Chemparathy { 3442b62997cSCyril Chemparathy u32 ale_entry[ALE_ENTRY_WORDS]; 3452b62997cSCyril Chemparathy int type, idx; 3462b62997cSCyril Chemparathy 3472b62997cSCyril Chemparathy for (idx = 0; idx < priv->data.ale_entries; idx++) { 3482b62997cSCyril Chemparathy cpsw_ale_read(priv, idx, ale_entry); 3492b62997cSCyril Chemparathy type = cpsw_ale_get_entry_type(ale_entry); 3502b62997cSCyril Chemparathy if (type == ALE_TYPE_FREE) 3512b62997cSCyril Chemparathy return idx; 3522b62997cSCyril Chemparathy } 3532b62997cSCyril Chemparathy return -ENOENT; 3542b62997cSCyril Chemparathy } 3552b62997cSCyril Chemparathy 3562b62997cSCyril Chemparathy static int cpsw_ale_find_ageable(struct cpsw_priv *priv) 3572b62997cSCyril Chemparathy { 3582b62997cSCyril Chemparathy u32 ale_entry[ALE_ENTRY_WORDS]; 3592b62997cSCyril Chemparathy int type, idx; 3602b62997cSCyril Chemparathy 3612b62997cSCyril Chemparathy for (idx = 0; idx < priv->data.ale_entries; idx++) { 3622b62997cSCyril Chemparathy cpsw_ale_read(priv, idx, ale_entry); 3632b62997cSCyril Chemparathy type = cpsw_ale_get_entry_type(ale_entry); 3642b62997cSCyril Chemparathy if (type != ALE_TYPE_ADDR && type != ALE_TYPE_VLAN_ADDR) 3652b62997cSCyril Chemparathy continue; 3662b62997cSCyril Chemparathy if (cpsw_ale_get_mcast(ale_entry)) 3672b62997cSCyril Chemparathy continue; 3682b62997cSCyril Chemparathy type = cpsw_ale_get_ucast_type(ale_entry); 3692b62997cSCyril Chemparathy if (type != ALE_UCAST_PERSISTANT && 3702b62997cSCyril Chemparathy type != ALE_UCAST_OUI) 3712b62997cSCyril Chemparathy return idx; 3722b62997cSCyril Chemparathy } 3732b62997cSCyril Chemparathy return -ENOENT; 3742b62997cSCyril Chemparathy } 3752b62997cSCyril Chemparathy 3762b62997cSCyril Chemparathy static int cpsw_ale_add_ucast(struct cpsw_priv *priv, u8 *addr, 3772b62997cSCyril Chemparathy int port, int flags) 3782b62997cSCyril Chemparathy { 3792b62997cSCyril Chemparathy u32 ale_entry[ALE_ENTRY_WORDS] = {0, 0, 0}; 3802b62997cSCyril Chemparathy int idx; 3812b62997cSCyril Chemparathy 3822b62997cSCyril Chemparathy cpsw_ale_set_entry_type(ale_entry, ALE_TYPE_ADDR); 3832b62997cSCyril Chemparathy cpsw_ale_set_addr(ale_entry, addr); 3842b62997cSCyril Chemparathy cpsw_ale_set_ucast_type(ale_entry, ALE_UCAST_PERSISTANT); 3852b62997cSCyril Chemparathy cpsw_ale_set_secure(ale_entry, (flags & ALE_SECURE) ? 1 : 0); 3862b62997cSCyril Chemparathy cpsw_ale_set_blocked(ale_entry, (flags & ALE_BLOCKED) ? 1 : 0); 3872b62997cSCyril Chemparathy cpsw_ale_set_port_num(ale_entry, port); 3882b62997cSCyril Chemparathy 3892b62997cSCyril Chemparathy idx = cpsw_ale_match_addr(priv, addr); 3902b62997cSCyril Chemparathy if (idx < 0) 3912b62997cSCyril Chemparathy idx = cpsw_ale_match_free(priv); 3922b62997cSCyril Chemparathy if (idx < 0) 3932b62997cSCyril Chemparathy idx = cpsw_ale_find_ageable(priv); 3942b62997cSCyril Chemparathy if (idx < 0) 3952b62997cSCyril Chemparathy return -ENOMEM; 3962b62997cSCyril Chemparathy 3972b62997cSCyril Chemparathy cpsw_ale_write(priv, idx, ale_entry); 3982b62997cSCyril Chemparathy return 0; 3992b62997cSCyril Chemparathy } 4002b62997cSCyril Chemparathy 4012b62997cSCyril Chemparathy static int cpsw_ale_add_mcast(struct cpsw_priv *priv, u8 *addr, int port_mask) 4022b62997cSCyril Chemparathy { 4032b62997cSCyril Chemparathy u32 ale_entry[ALE_ENTRY_WORDS] = {0, 0, 0}; 4042b62997cSCyril Chemparathy int idx, mask; 4052b62997cSCyril Chemparathy 4062b62997cSCyril Chemparathy idx = cpsw_ale_match_addr(priv, addr); 4072b62997cSCyril Chemparathy if (idx >= 0) 4082b62997cSCyril Chemparathy cpsw_ale_read(priv, idx, ale_entry); 4092b62997cSCyril Chemparathy 4102b62997cSCyril Chemparathy cpsw_ale_set_entry_type(ale_entry, ALE_TYPE_ADDR); 4112b62997cSCyril Chemparathy cpsw_ale_set_addr(ale_entry, addr); 4122b62997cSCyril Chemparathy cpsw_ale_set_mcast_state(ale_entry, ALE_MCAST_FWD_2); 4132b62997cSCyril Chemparathy 4142b62997cSCyril Chemparathy mask = cpsw_ale_get_port_mask(ale_entry); 4152b62997cSCyril Chemparathy port_mask |= mask; 4162b62997cSCyril Chemparathy cpsw_ale_set_port_mask(ale_entry, port_mask); 4172b62997cSCyril Chemparathy 4182b62997cSCyril Chemparathy if (idx < 0) 4192b62997cSCyril Chemparathy idx = cpsw_ale_match_free(priv); 4202b62997cSCyril Chemparathy if (idx < 0) 4212b62997cSCyril Chemparathy idx = cpsw_ale_find_ageable(priv); 4222b62997cSCyril Chemparathy if (idx < 0) 4232b62997cSCyril Chemparathy return -ENOMEM; 4242b62997cSCyril Chemparathy 4252b62997cSCyril Chemparathy cpsw_ale_write(priv, idx, ale_entry); 4262b62997cSCyril Chemparathy return 0; 4272b62997cSCyril Chemparathy } 4282b62997cSCyril Chemparathy 4292b62997cSCyril Chemparathy static inline void cpsw_ale_control(struct cpsw_priv *priv, int bit, int val) 4302b62997cSCyril Chemparathy { 4312b62997cSCyril Chemparathy u32 tmp, mask = BIT(bit); 4322b62997cSCyril Chemparathy 4332b62997cSCyril Chemparathy tmp = __raw_readl(priv->ale_regs + ALE_CONTROL); 4342b62997cSCyril Chemparathy tmp &= ~mask; 4352b62997cSCyril Chemparathy tmp |= val ? mask : 0; 4362b62997cSCyril Chemparathy __raw_writel(tmp, priv->ale_regs + ALE_CONTROL); 4372b62997cSCyril Chemparathy } 4382b62997cSCyril Chemparathy 4392b62997cSCyril Chemparathy #define cpsw_ale_enable(priv, val) cpsw_ale_control(priv, 31, val) 4402b62997cSCyril Chemparathy #define cpsw_ale_clear(priv, val) cpsw_ale_control(priv, 30, val) 4412b62997cSCyril Chemparathy #define cpsw_ale_vlan_aware(priv, val) cpsw_ale_control(priv, 2, val) 4422b62997cSCyril Chemparathy 4432b62997cSCyril Chemparathy static inline void cpsw_ale_port_state(struct cpsw_priv *priv, int port, 4442b62997cSCyril Chemparathy int val) 4452b62997cSCyril Chemparathy { 4462b62997cSCyril Chemparathy int offset = ALE_PORTCTL + 4 * port; 4472b62997cSCyril Chemparathy u32 tmp, mask = 0x3; 4482b62997cSCyril Chemparathy 4492b62997cSCyril Chemparathy tmp = __raw_readl(priv->ale_regs + offset); 4502b62997cSCyril Chemparathy tmp &= ~mask; 4512b62997cSCyril Chemparathy tmp |= val & mask; 4522b62997cSCyril Chemparathy __raw_writel(tmp, priv->ale_regs + offset); 4532b62997cSCyril Chemparathy } 4542b62997cSCyril Chemparathy 4552b62997cSCyril Chemparathy static struct cpsw_mdio_regs *mdio_regs; 4562b62997cSCyril Chemparathy 4572b62997cSCyril Chemparathy /* wait until hardware is ready for another user access */ 4582b62997cSCyril Chemparathy static inline u32 wait_for_user_access(void) 4592b62997cSCyril Chemparathy { 4602b62997cSCyril Chemparathy u32 reg = 0; 4612b62997cSCyril Chemparathy int timeout = MDIO_TIMEOUT; 4622b62997cSCyril Chemparathy 4632b62997cSCyril Chemparathy while (timeout-- && 4642b62997cSCyril Chemparathy ((reg = __raw_readl(&mdio_regs->user[0].access)) & USERACCESS_GO)) 4652b62997cSCyril Chemparathy udelay(10); 4662b62997cSCyril Chemparathy 4672b62997cSCyril Chemparathy if (timeout == -1) { 4682b62997cSCyril Chemparathy printf("wait_for_user_access Timeout\n"); 4692b62997cSCyril Chemparathy return -ETIMEDOUT; 4702b62997cSCyril Chemparathy } 4712b62997cSCyril Chemparathy return reg; 4722b62997cSCyril Chemparathy } 4732b62997cSCyril Chemparathy 4742b62997cSCyril Chemparathy /* wait until hardware state machine is idle */ 4752b62997cSCyril Chemparathy static inline void wait_for_idle(void) 4762b62997cSCyril Chemparathy { 4772b62997cSCyril Chemparathy int timeout = MDIO_TIMEOUT; 4782b62997cSCyril Chemparathy 4792b62997cSCyril Chemparathy while (timeout-- && 4802b62997cSCyril Chemparathy ((__raw_readl(&mdio_regs->control) & CONTROL_IDLE) == 0)) 4812b62997cSCyril Chemparathy udelay(10); 4822b62997cSCyril Chemparathy 4832b62997cSCyril Chemparathy if (timeout == -1) 4842b62997cSCyril Chemparathy printf("wait_for_idle Timeout\n"); 4852b62997cSCyril Chemparathy } 4862b62997cSCyril Chemparathy 4872b62997cSCyril Chemparathy static int cpsw_mdio_read(struct mii_dev *bus, int phy_id, 4882b62997cSCyril Chemparathy int dev_addr, int phy_reg) 4892b62997cSCyril Chemparathy { 490f6d1f6e4SHeiko Schocher int data; 4912b62997cSCyril Chemparathy u32 reg; 4922b62997cSCyril Chemparathy 4932b62997cSCyril Chemparathy if (phy_reg & ~PHY_REG_MASK || phy_id & ~PHY_ID_MASK) 4942b62997cSCyril Chemparathy return -EINVAL; 4952b62997cSCyril Chemparathy 4962b62997cSCyril Chemparathy wait_for_user_access(); 4972b62997cSCyril Chemparathy reg = (USERACCESS_GO | USERACCESS_READ | (phy_reg << 21) | 4982b62997cSCyril Chemparathy (phy_id << 16)); 4992b62997cSCyril Chemparathy __raw_writel(reg, &mdio_regs->user[0].access); 5002b62997cSCyril Chemparathy reg = wait_for_user_access(); 5012b62997cSCyril Chemparathy 5022b62997cSCyril Chemparathy data = (reg & USERACCESS_ACK) ? (reg & USERACCESS_DATA) : -1; 5032b62997cSCyril Chemparathy return data; 5042b62997cSCyril Chemparathy } 5052b62997cSCyril Chemparathy 5062b62997cSCyril Chemparathy static int cpsw_mdio_write(struct mii_dev *bus, int phy_id, int dev_addr, 5072b62997cSCyril Chemparathy int phy_reg, u16 data) 5082b62997cSCyril Chemparathy { 5092b62997cSCyril Chemparathy u32 reg; 5102b62997cSCyril Chemparathy 5112b62997cSCyril Chemparathy if (phy_reg & ~PHY_REG_MASK || phy_id & ~PHY_ID_MASK) 5122b62997cSCyril Chemparathy return -EINVAL; 5132b62997cSCyril Chemparathy 5142b62997cSCyril Chemparathy wait_for_user_access(); 5152b62997cSCyril Chemparathy reg = (USERACCESS_GO | USERACCESS_WRITE | (phy_reg << 21) | 5162b62997cSCyril Chemparathy (phy_id << 16) | (data & USERACCESS_DATA)); 5172b62997cSCyril Chemparathy __raw_writel(reg, &mdio_regs->user[0].access); 5182b62997cSCyril Chemparathy wait_for_user_access(); 5192b62997cSCyril Chemparathy 5202b62997cSCyril Chemparathy return 0; 5212b62997cSCyril Chemparathy } 5222b62997cSCyril Chemparathy 5232b62997cSCyril Chemparathy static void cpsw_mdio_init(char *name, u32 mdio_base, u32 div) 5242b62997cSCyril Chemparathy { 5252b62997cSCyril Chemparathy struct mii_dev *bus = mdio_alloc(); 5262b62997cSCyril Chemparathy 5272b62997cSCyril Chemparathy mdio_regs = (struct cpsw_mdio_regs *)mdio_base; 5282b62997cSCyril Chemparathy 5292b62997cSCyril Chemparathy /* set enable and clock divider */ 5302b62997cSCyril Chemparathy __raw_writel(div | CONTROL_ENABLE, &mdio_regs->control); 5312b62997cSCyril Chemparathy 5322b62997cSCyril Chemparathy /* 5332b62997cSCyril Chemparathy * wait for scan logic to settle: 5342b62997cSCyril Chemparathy * the scan time consists of (a) a large fixed component, and (b) a 5352b62997cSCyril Chemparathy * small component that varies with the mii bus frequency. These 5362b62997cSCyril Chemparathy * were estimated using measurements at 1.1 and 2.2 MHz on tnetv107x 5372b62997cSCyril Chemparathy * silicon. Since the effect of (b) was found to be largely 5382b62997cSCyril Chemparathy * negligible, we keep things simple here. 5392b62997cSCyril Chemparathy */ 5402b62997cSCyril Chemparathy udelay(1000); 5412b62997cSCyril Chemparathy 5422b62997cSCyril Chemparathy bus->read = cpsw_mdio_read; 5432b62997cSCyril Chemparathy bus->write = cpsw_mdio_write; 5442b62997cSCyril Chemparathy sprintf(bus->name, name); 5452b62997cSCyril Chemparathy 5462b62997cSCyril Chemparathy mdio_register(bus); 5472b62997cSCyril Chemparathy } 5482b62997cSCyril Chemparathy 5492b62997cSCyril Chemparathy /* Set a self-clearing bit in a register, and wait for it to clear */ 5502b62997cSCyril Chemparathy static inline void setbit_and_wait_for_clear32(void *addr) 5512b62997cSCyril Chemparathy { 5522b62997cSCyril Chemparathy __raw_writel(CLEAR_BIT, addr); 5532b62997cSCyril Chemparathy while (__raw_readl(addr) & CLEAR_BIT) 5542b62997cSCyril Chemparathy ; 5552b62997cSCyril Chemparathy } 5562b62997cSCyril Chemparathy 5572b62997cSCyril Chemparathy #define mac_hi(mac) (((mac)[0] << 0) | ((mac)[1] << 8) | \ 5582b62997cSCyril Chemparathy ((mac)[2] << 16) | ((mac)[3] << 24)) 5592b62997cSCyril Chemparathy #define mac_lo(mac) (((mac)[4] << 0) | ((mac)[5] << 8)) 5602b62997cSCyril Chemparathy 5612b62997cSCyril Chemparathy static void cpsw_set_slave_mac(struct cpsw_slave *slave, 5622b62997cSCyril Chemparathy struct cpsw_priv *priv) 5632b62997cSCyril Chemparathy { 5642b62997cSCyril Chemparathy __raw_writel(mac_hi(priv->dev->enetaddr), &slave->regs->sa_hi); 5652b62997cSCyril Chemparathy __raw_writel(mac_lo(priv->dev->enetaddr), &slave->regs->sa_lo); 5662b62997cSCyril Chemparathy } 5672b62997cSCyril Chemparathy 5682b62997cSCyril Chemparathy static void cpsw_slave_update_link(struct cpsw_slave *slave, 5692b62997cSCyril Chemparathy struct cpsw_priv *priv, int *link) 5702b62997cSCyril Chemparathy { 57193ff2552SHeiko Schocher struct phy_device *phy; 5722b62997cSCyril Chemparathy u32 mac_control = 0; 5732b62997cSCyril Chemparathy 57493ff2552SHeiko Schocher phy = priv->phydev; 57593ff2552SHeiko Schocher 57693ff2552SHeiko Schocher if (!phy) 57793ff2552SHeiko Schocher return; 57893ff2552SHeiko Schocher 5792b62997cSCyril Chemparathy phy_startup(phy); 5802b62997cSCyril Chemparathy *link = phy->link; 5812b62997cSCyril Chemparathy 5822b62997cSCyril Chemparathy if (*link) { /* link up */ 5832b62997cSCyril Chemparathy mac_control = priv->data.mac_control; 5842b62997cSCyril Chemparathy if (phy->speed == 1000) 5852b62997cSCyril Chemparathy mac_control |= GIGABITEN; 5862b62997cSCyril Chemparathy if (phy->duplex == DUPLEX_FULL) 5872b62997cSCyril Chemparathy mac_control |= FULLDUPLEXEN; 5882b62997cSCyril Chemparathy if (phy->speed == 100) 5892b62997cSCyril Chemparathy mac_control |= MIIEN; 5902b62997cSCyril Chemparathy } 5912b62997cSCyril Chemparathy 5922b62997cSCyril Chemparathy if (mac_control == slave->mac_control) 5932b62997cSCyril Chemparathy return; 5942b62997cSCyril Chemparathy 5952b62997cSCyril Chemparathy if (mac_control) { 5962b62997cSCyril Chemparathy printf("link up on port %d, speed %d, %s duplex\n", 5972b62997cSCyril Chemparathy slave->slave_num, phy->speed, 5982b62997cSCyril Chemparathy (phy->duplex == DUPLEX_FULL) ? "full" : "half"); 5992b62997cSCyril Chemparathy } else { 6002b62997cSCyril Chemparathy printf("link down on port %d\n", slave->slave_num); 6012b62997cSCyril Chemparathy } 6022b62997cSCyril Chemparathy 6032b62997cSCyril Chemparathy __raw_writel(mac_control, &slave->sliver->mac_control); 6042b62997cSCyril Chemparathy slave->mac_control = mac_control; 6052b62997cSCyril Chemparathy } 6062b62997cSCyril Chemparathy 6072b62997cSCyril Chemparathy static int cpsw_update_link(struct cpsw_priv *priv) 6082b62997cSCyril Chemparathy { 6092b62997cSCyril Chemparathy int link = 0; 6102b62997cSCyril Chemparathy struct cpsw_slave *slave; 6112b62997cSCyril Chemparathy 6122b62997cSCyril Chemparathy for_each_slave(slave, priv) 6132b62997cSCyril Chemparathy cpsw_slave_update_link(slave, priv, &link); 61448ec5291SMugunthan V N priv->mdio_link = readl(&mdio_regs->link); 6152b62997cSCyril Chemparathy return link; 6162b62997cSCyril Chemparathy } 6172b62997cSCyril Chemparathy 61848ec5291SMugunthan V N static int cpsw_check_link(struct cpsw_priv *priv) 61948ec5291SMugunthan V N { 62048ec5291SMugunthan V N u32 link = 0; 62148ec5291SMugunthan V N 62248ec5291SMugunthan V N link = __raw_readl(&mdio_regs->link) & priv->phy_mask; 62348ec5291SMugunthan V N if ((link) && (link == priv->mdio_link)) 62448ec5291SMugunthan V N return 1; 62548ec5291SMugunthan V N 62648ec5291SMugunthan V N return cpsw_update_link(priv); 62748ec5291SMugunthan V N } 62848ec5291SMugunthan V N 6292b62997cSCyril Chemparathy static inline u32 cpsw_get_slave_port(struct cpsw_priv *priv, u32 slave_num) 6302b62997cSCyril Chemparathy { 6312b62997cSCyril Chemparathy if (priv->host_port == 0) 6322b62997cSCyril Chemparathy return slave_num + 1; 6332b62997cSCyril Chemparathy else 6342b62997cSCyril Chemparathy return slave_num; 6352b62997cSCyril Chemparathy } 6362b62997cSCyril Chemparathy 6372b62997cSCyril Chemparathy static void cpsw_slave_init(struct cpsw_slave *slave, struct cpsw_priv *priv) 6382b62997cSCyril Chemparathy { 6392b62997cSCyril Chemparathy u32 slave_port; 6402b62997cSCyril Chemparathy 6412b62997cSCyril Chemparathy setbit_and_wait_for_clear32(&slave->sliver->soft_reset); 6422b62997cSCyril Chemparathy 6432b62997cSCyril Chemparathy /* setup priority mapping */ 6442b62997cSCyril Chemparathy __raw_writel(0x76543210, &slave->sliver->rx_pri_map); 6452b62997cSCyril Chemparathy __raw_writel(0x33221100, &slave->regs->tx_pri_map); 6462b62997cSCyril Chemparathy 6472b62997cSCyril Chemparathy /* setup max packet size, and mac address */ 6482b62997cSCyril Chemparathy __raw_writel(PKT_MAX, &slave->sliver->rx_maxlen); 6492b62997cSCyril Chemparathy cpsw_set_slave_mac(slave, priv); 6502b62997cSCyril Chemparathy 6512b62997cSCyril Chemparathy slave->mac_control = 0; /* no link yet */ 6522b62997cSCyril Chemparathy 6532b62997cSCyril Chemparathy /* enable forwarding */ 6542b62997cSCyril Chemparathy slave_port = cpsw_get_slave_port(priv, slave->slave_num); 6552b62997cSCyril Chemparathy cpsw_ale_port_state(priv, slave_port, ALE_PORT_STATE_FORWARD); 6562b62997cSCyril Chemparathy 6572b62997cSCyril Chemparathy cpsw_ale_add_mcast(priv, NetBcastAddr, 1 << slave_port); 65848ec5291SMugunthan V N 6599c653aadSMugunthan V N priv->phy_mask |= 1 << slave->data->phy_addr; 6602b62997cSCyril Chemparathy } 6612b62997cSCyril Chemparathy 6622b62997cSCyril Chemparathy static struct cpdma_desc *cpdma_desc_alloc(struct cpsw_priv *priv) 6632b62997cSCyril Chemparathy { 6642b62997cSCyril Chemparathy struct cpdma_desc *desc = priv->desc_free; 6652b62997cSCyril Chemparathy 6662b62997cSCyril Chemparathy if (desc) 6672b62997cSCyril Chemparathy priv->desc_free = desc_read_ptr(desc, hw_next); 6682b62997cSCyril Chemparathy return desc; 6692b62997cSCyril Chemparathy } 6702b62997cSCyril Chemparathy 6712b62997cSCyril Chemparathy static void cpdma_desc_free(struct cpsw_priv *priv, struct cpdma_desc *desc) 6722b62997cSCyril Chemparathy { 6732b62997cSCyril Chemparathy if (desc) { 6742b62997cSCyril Chemparathy desc_write(desc, hw_next, priv->desc_free); 6752b62997cSCyril Chemparathy priv->desc_free = desc; 6762b62997cSCyril Chemparathy } 6772b62997cSCyril Chemparathy } 6782b62997cSCyril Chemparathy 6792b62997cSCyril Chemparathy static int cpdma_submit(struct cpsw_priv *priv, struct cpdma_chan *chan, 6802b62997cSCyril Chemparathy void *buffer, int len) 6812b62997cSCyril Chemparathy { 6822b62997cSCyril Chemparathy struct cpdma_desc *desc, *prev; 6832b62997cSCyril Chemparathy u32 mode; 6842b62997cSCyril Chemparathy 6852b62997cSCyril Chemparathy desc = cpdma_desc_alloc(priv); 6862b62997cSCyril Chemparathy if (!desc) 6872b62997cSCyril Chemparathy return -ENOMEM; 6882b62997cSCyril Chemparathy 6892b62997cSCyril Chemparathy if (len < PKT_MIN) 6902b62997cSCyril Chemparathy len = PKT_MIN; 6912b62997cSCyril Chemparathy 6922b62997cSCyril Chemparathy mode = CPDMA_DESC_OWNER | CPDMA_DESC_SOP | CPDMA_DESC_EOP; 6932b62997cSCyril Chemparathy 6942b62997cSCyril Chemparathy desc_write(desc, hw_next, 0); 6952b62997cSCyril Chemparathy desc_write(desc, hw_buffer, buffer); 6962b62997cSCyril Chemparathy desc_write(desc, hw_len, len); 6972b62997cSCyril Chemparathy desc_write(desc, hw_mode, mode | len); 6982b62997cSCyril Chemparathy desc_write(desc, sw_buffer, buffer); 6992b62997cSCyril Chemparathy desc_write(desc, sw_len, len); 7002b62997cSCyril Chemparathy 7012b62997cSCyril Chemparathy if (!chan->head) { 7022b62997cSCyril Chemparathy /* simple case - first packet enqueued */ 7032b62997cSCyril Chemparathy chan->head = desc; 7042b62997cSCyril Chemparathy chan->tail = desc; 7052b62997cSCyril Chemparathy chan_write(chan, hdp, desc); 7062b62997cSCyril Chemparathy goto done; 7072b62997cSCyril Chemparathy } 7082b62997cSCyril Chemparathy 7092b62997cSCyril Chemparathy /* not the first packet - enqueue at the tail */ 7102b62997cSCyril Chemparathy prev = chan->tail; 7112b62997cSCyril Chemparathy desc_write(prev, hw_next, desc); 7122b62997cSCyril Chemparathy chan->tail = desc; 7132b62997cSCyril Chemparathy 7142b62997cSCyril Chemparathy /* next check if EOQ has been triggered already */ 7152b62997cSCyril Chemparathy if (desc_read(prev, hw_mode) & CPDMA_DESC_EOQ) 7162b62997cSCyril Chemparathy chan_write(chan, hdp, desc); 7172b62997cSCyril Chemparathy 7182b62997cSCyril Chemparathy done: 7192b62997cSCyril Chemparathy if (chan->rxfree) 7202b62997cSCyril Chemparathy chan_write(chan, rxfree, 1); 7212b62997cSCyril Chemparathy return 0; 7222b62997cSCyril Chemparathy } 7232b62997cSCyril Chemparathy 7242b62997cSCyril Chemparathy static int cpdma_process(struct cpsw_priv *priv, struct cpdma_chan *chan, 7252b62997cSCyril Chemparathy void **buffer, int *len) 7262b62997cSCyril Chemparathy { 7272b62997cSCyril Chemparathy struct cpdma_desc *desc = chan->head; 7282b62997cSCyril Chemparathy u32 status; 7292b62997cSCyril Chemparathy 7302b62997cSCyril Chemparathy if (!desc) 7312b62997cSCyril Chemparathy return -ENOENT; 7322b62997cSCyril Chemparathy 7332b62997cSCyril Chemparathy status = desc_read(desc, hw_mode); 7342b62997cSCyril Chemparathy 7352b62997cSCyril Chemparathy if (len) 7362b62997cSCyril Chemparathy *len = status & 0x7ff; 7372b62997cSCyril Chemparathy 7382b62997cSCyril Chemparathy if (buffer) 7392b62997cSCyril Chemparathy *buffer = desc_read_ptr(desc, sw_buffer); 7402b62997cSCyril Chemparathy 7412b62997cSCyril Chemparathy if (status & CPDMA_DESC_OWNER) { 7422b62997cSCyril Chemparathy if (chan_read(chan, hdp) == 0) { 7432b62997cSCyril Chemparathy if (desc_read(desc, hw_mode) & CPDMA_DESC_OWNER) 7442b62997cSCyril Chemparathy chan_write(chan, hdp, desc); 7452b62997cSCyril Chemparathy } 7462b62997cSCyril Chemparathy 7472b62997cSCyril Chemparathy return -EBUSY; 7482b62997cSCyril Chemparathy } 7492b62997cSCyril Chemparathy 7502b62997cSCyril Chemparathy chan->head = desc_read_ptr(desc, hw_next); 7512b62997cSCyril Chemparathy chan_write(chan, cp, desc); 7522b62997cSCyril Chemparathy 7532b62997cSCyril Chemparathy cpdma_desc_free(priv, desc); 7542b62997cSCyril Chemparathy return 0; 7552b62997cSCyril Chemparathy } 7562b62997cSCyril Chemparathy 7572b62997cSCyril Chemparathy static int cpsw_init(struct eth_device *dev, bd_t *bis) 7582b62997cSCyril Chemparathy { 7592b62997cSCyril Chemparathy struct cpsw_priv *priv = dev->priv; 7602b62997cSCyril Chemparathy struct cpsw_slave *slave; 7612b62997cSCyril Chemparathy int i, ret; 7622b62997cSCyril Chemparathy 7632b62997cSCyril Chemparathy /* soft reset the controller and initialize priv */ 7642b62997cSCyril Chemparathy setbit_and_wait_for_clear32(&priv->regs->soft_reset); 7652b62997cSCyril Chemparathy 7662b62997cSCyril Chemparathy /* initialize and reset the address lookup engine */ 7672b62997cSCyril Chemparathy cpsw_ale_enable(priv, 1); 7682b62997cSCyril Chemparathy cpsw_ale_clear(priv, 1); 7692b62997cSCyril Chemparathy cpsw_ale_vlan_aware(priv, 0); /* vlan unaware mode */ 7702b62997cSCyril Chemparathy 7712b62997cSCyril Chemparathy /* setup host port priority mapping */ 7722b62997cSCyril Chemparathy __raw_writel(0x76543210, &priv->host_port_regs->cpdma_tx_pri_map); 7732b62997cSCyril Chemparathy __raw_writel(0, &priv->host_port_regs->cpdma_rx_chan_map); 7742b62997cSCyril Chemparathy 7752b62997cSCyril Chemparathy /* disable priority elevation and enable statistics on all ports */ 7762b62997cSCyril Chemparathy __raw_writel(0, &priv->regs->ptype); 7772b62997cSCyril Chemparathy 7782b62997cSCyril Chemparathy /* enable statistics collection only on the host port */ 7792b62997cSCyril Chemparathy __raw_writel(BIT(priv->host_port), &priv->regs->stat_port_en); 780454ac635SMugunthan V N __raw_writel(0x7, &priv->regs->stat_port_en); 7812b62997cSCyril Chemparathy 7822b62997cSCyril Chemparathy cpsw_ale_port_state(priv, priv->host_port, ALE_PORT_STATE_FORWARD); 7832b62997cSCyril Chemparathy 7842b62997cSCyril Chemparathy cpsw_ale_add_ucast(priv, priv->dev->enetaddr, priv->host_port, 7852b62997cSCyril Chemparathy ALE_SECURE); 7862b62997cSCyril Chemparathy cpsw_ale_add_mcast(priv, NetBcastAddr, 1 << priv->host_port); 7872b62997cSCyril Chemparathy 7882b62997cSCyril Chemparathy for_each_slave(slave, priv) 7892b62997cSCyril Chemparathy cpsw_slave_init(slave, priv); 7902b62997cSCyril Chemparathy 7912b62997cSCyril Chemparathy cpsw_update_link(priv); 7922b62997cSCyril Chemparathy 7932b62997cSCyril Chemparathy /* init descriptor pool */ 7942b62997cSCyril Chemparathy for (i = 0; i < NUM_DESCS; i++) { 7952b62997cSCyril Chemparathy desc_write(&priv->descs[i], hw_next, 7962b62997cSCyril Chemparathy (i == (NUM_DESCS - 1)) ? 0 : &priv->descs[i+1]); 7972b62997cSCyril Chemparathy } 7982b62997cSCyril Chemparathy priv->desc_free = &priv->descs[0]; 7992b62997cSCyril Chemparathy 8002b62997cSCyril Chemparathy /* initialize channels */ 8012b62997cSCyril Chemparathy if (priv->data.version == CPSW_CTRL_VERSION_2) { 8022b62997cSCyril Chemparathy memset(&priv->rx_chan, 0, sizeof(struct cpdma_chan)); 8032b62997cSCyril Chemparathy priv->rx_chan.hdp = priv->dma_regs + CPDMA_RXHDP_VER2; 8042b62997cSCyril Chemparathy priv->rx_chan.cp = priv->dma_regs + CPDMA_RXCP_VER2; 8052b62997cSCyril Chemparathy priv->rx_chan.rxfree = priv->dma_regs + CPDMA_RXFREE; 8062b62997cSCyril Chemparathy 8072b62997cSCyril Chemparathy memset(&priv->tx_chan, 0, sizeof(struct cpdma_chan)); 8082b62997cSCyril Chemparathy priv->tx_chan.hdp = priv->dma_regs + CPDMA_TXHDP_VER2; 8092b62997cSCyril Chemparathy priv->tx_chan.cp = priv->dma_regs + CPDMA_TXCP_VER2; 8102b62997cSCyril Chemparathy } else { 8112b62997cSCyril Chemparathy memset(&priv->rx_chan, 0, sizeof(struct cpdma_chan)); 8122b62997cSCyril Chemparathy priv->rx_chan.hdp = priv->dma_regs + CPDMA_RXHDP_VER1; 8132b62997cSCyril Chemparathy priv->rx_chan.cp = priv->dma_regs + CPDMA_RXCP_VER1; 8142b62997cSCyril Chemparathy priv->rx_chan.rxfree = priv->dma_regs + CPDMA_RXFREE; 8152b62997cSCyril Chemparathy 8162b62997cSCyril Chemparathy memset(&priv->tx_chan, 0, sizeof(struct cpdma_chan)); 8172b62997cSCyril Chemparathy priv->tx_chan.hdp = priv->dma_regs + CPDMA_TXHDP_VER1; 8182b62997cSCyril Chemparathy priv->tx_chan.cp = priv->dma_regs + CPDMA_TXCP_VER1; 8192b62997cSCyril Chemparathy } 8202b62997cSCyril Chemparathy 8212b62997cSCyril Chemparathy /* clear dma state */ 8222b62997cSCyril Chemparathy setbit_and_wait_for_clear32(priv->dma_regs + CPDMA_SOFTRESET); 8232b62997cSCyril Chemparathy 8242b62997cSCyril Chemparathy if (priv->data.version == CPSW_CTRL_VERSION_2) { 8252b62997cSCyril Chemparathy for (i = 0; i < priv->data.channels; i++) { 8262b62997cSCyril Chemparathy __raw_writel(0, priv->dma_regs + CPDMA_RXHDP_VER2 + 4 8272b62997cSCyril Chemparathy * i); 8282b62997cSCyril Chemparathy __raw_writel(0, priv->dma_regs + CPDMA_RXFREE + 4 8292b62997cSCyril Chemparathy * i); 8302b62997cSCyril Chemparathy __raw_writel(0, priv->dma_regs + CPDMA_RXCP_VER2 + 4 8312b62997cSCyril Chemparathy * i); 8322b62997cSCyril Chemparathy __raw_writel(0, priv->dma_regs + CPDMA_TXHDP_VER2 + 4 8332b62997cSCyril Chemparathy * i); 8342b62997cSCyril Chemparathy __raw_writel(0, priv->dma_regs + CPDMA_TXCP_VER2 + 4 8352b62997cSCyril Chemparathy * i); 8362b62997cSCyril Chemparathy } 8372b62997cSCyril Chemparathy } else { 8382b62997cSCyril Chemparathy for (i = 0; i < priv->data.channels; i++) { 8392b62997cSCyril Chemparathy __raw_writel(0, priv->dma_regs + CPDMA_RXHDP_VER1 + 4 8402b62997cSCyril Chemparathy * i); 8412b62997cSCyril Chemparathy __raw_writel(0, priv->dma_regs + CPDMA_RXFREE + 4 8422b62997cSCyril Chemparathy * i); 8432b62997cSCyril Chemparathy __raw_writel(0, priv->dma_regs + CPDMA_RXCP_VER1 + 4 8442b62997cSCyril Chemparathy * i); 8452b62997cSCyril Chemparathy __raw_writel(0, priv->dma_regs + CPDMA_TXHDP_VER1 + 4 8462b62997cSCyril Chemparathy * i); 8472b62997cSCyril Chemparathy __raw_writel(0, priv->dma_regs + CPDMA_TXCP_VER1 + 4 8482b62997cSCyril Chemparathy * i); 8492b62997cSCyril Chemparathy 8502b62997cSCyril Chemparathy } 8512b62997cSCyril Chemparathy } 8522b62997cSCyril Chemparathy 8532b62997cSCyril Chemparathy __raw_writel(1, priv->dma_regs + CPDMA_TXCONTROL); 8542b62997cSCyril Chemparathy __raw_writel(1, priv->dma_regs + CPDMA_RXCONTROL); 8552b62997cSCyril Chemparathy 8562b62997cSCyril Chemparathy /* submit rx descs */ 8572b62997cSCyril Chemparathy for (i = 0; i < PKTBUFSRX; i++) { 8582b62997cSCyril Chemparathy ret = cpdma_submit(priv, &priv->rx_chan, NetRxPackets[i], 8592b62997cSCyril Chemparathy PKTSIZE); 8602b62997cSCyril Chemparathy if (ret < 0) { 8612b62997cSCyril Chemparathy printf("error %d submitting rx desc\n", ret); 8622b62997cSCyril Chemparathy break; 8632b62997cSCyril Chemparathy } 8642b62997cSCyril Chemparathy } 8652b62997cSCyril Chemparathy 8662b62997cSCyril Chemparathy return 0; 8672b62997cSCyril Chemparathy } 8682b62997cSCyril Chemparathy 8692b62997cSCyril Chemparathy static void cpsw_halt(struct eth_device *dev) 8702b62997cSCyril Chemparathy { 8712b62997cSCyril Chemparathy struct cpsw_priv *priv = dev->priv; 8722b62997cSCyril Chemparathy 8732b62997cSCyril Chemparathy writel(0, priv->dma_regs + CPDMA_TXCONTROL); 8742b62997cSCyril Chemparathy writel(0, priv->dma_regs + CPDMA_RXCONTROL); 8752b62997cSCyril Chemparathy 8762b62997cSCyril Chemparathy /* soft reset the controller and initialize priv */ 8772b62997cSCyril Chemparathy setbit_and_wait_for_clear32(&priv->regs->soft_reset); 8782b62997cSCyril Chemparathy 8792b62997cSCyril Chemparathy /* clear dma state */ 8802b62997cSCyril Chemparathy setbit_and_wait_for_clear32(priv->dma_regs + CPDMA_SOFTRESET); 8812b62997cSCyril Chemparathy 8822b62997cSCyril Chemparathy priv->data.control(0); 8832b62997cSCyril Chemparathy } 8842b62997cSCyril Chemparathy 8852b62997cSCyril Chemparathy static int cpsw_send(struct eth_device *dev, void *packet, int length) 8862b62997cSCyril Chemparathy { 8872b62997cSCyril Chemparathy struct cpsw_priv *priv = dev->priv; 8882b62997cSCyril Chemparathy void *buffer; 8892b62997cSCyril Chemparathy int len; 8902b62997cSCyril Chemparathy int timeout = CPDMA_TIMEOUT; 8912b62997cSCyril Chemparathy 89248ec5291SMugunthan V N if (!cpsw_check_link(priv)) 8932b62997cSCyril Chemparathy return -EIO; 8942b62997cSCyril Chemparathy 8952b62997cSCyril Chemparathy flush_dcache_range((unsigned long)packet, 8962b62997cSCyril Chemparathy (unsigned long)packet + length); 8972b62997cSCyril Chemparathy 8982b62997cSCyril Chemparathy /* first reap completed packets */ 8992b62997cSCyril Chemparathy while (timeout-- && 9002b62997cSCyril Chemparathy (cpdma_process(priv, &priv->tx_chan, &buffer, &len) >= 0)) 9012b62997cSCyril Chemparathy ; 9022b62997cSCyril Chemparathy 9032b62997cSCyril Chemparathy if (timeout == -1) { 9042b62997cSCyril Chemparathy printf("cpdma_process timeout\n"); 9052b62997cSCyril Chemparathy return -ETIMEDOUT; 9062b62997cSCyril Chemparathy } 9072b62997cSCyril Chemparathy 9082b62997cSCyril Chemparathy return cpdma_submit(priv, &priv->tx_chan, packet, length); 9092b62997cSCyril Chemparathy } 9102b62997cSCyril Chemparathy 9112b62997cSCyril Chemparathy static int cpsw_recv(struct eth_device *dev) 9122b62997cSCyril Chemparathy { 9132b62997cSCyril Chemparathy struct cpsw_priv *priv = dev->priv; 9142b62997cSCyril Chemparathy void *buffer; 9152b62997cSCyril Chemparathy int len; 9162b62997cSCyril Chemparathy 91774007b85SVladimir Koutny cpsw_check_link(priv); 9182b62997cSCyril Chemparathy 9192b62997cSCyril Chemparathy while (cpdma_process(priv, &priv->rx_chan, &buffer, &len) >= 0) { 9202b62997cSCyril Chemparathy invalidate_dcache_range((unsigned long)buffer, 9212b62997cSCyril Chemparathy (unsigned long)buffer + PKTSIZE_ALIGN); 9222b62997cSCyril Chemparathy NetReceive(buffer, len); 9232b62997cSCyril Chemparathy cpdma_submit(priv, &priv->rx_chan, buffer, PKTSIZE); 9242b62997cSCyril Chemparathy } 9252b62997cSCyril Chemparathy 9262b62997cSCyril Chemparathy return 0; 9272b62997cSCyril Chemparathy } 9282b62997cSCyril Chemparathy 9292b62997cSCyril Chemparathy static void cpsw_slave_setup(struct cpsw_slave *slave, int slave_num, 9302b62997cSCyril Chemparathy struct cpsw_priv *priv) 9312b62997cSCyril Chemparathy { 9322b62997cSCyril Chemparathy void *regs = priv->regs; 9332b62997cSCyril Chemparathy struct cpsw_slave_data *data = priv->data.slave_data + slave_num; 9342b62997cSCyril Chemparathy slave->slave_num = slave_num; 9352b62997cSCyril Chemparathy slave->data = data; 9362b62997cSCyril Chemparathy slave->regs = regs + data->slave_reg_ofs; 9372b62997cSCyril Chemparathy slave->sliver = regs + data->sliver_reg_ofs; 9382b62997cSCyril Chemparathy } 9392b62997cSCyril Chemparathy 9402b62997cSCyril Chemparathy static int cpsw_phy_init(struct eth_device *dev, struct cpsw_slave *slave) 9412b62997cSCyril Chemparathy { 9422b62997cSCyril Chemparathy struct cpsw_priv *priv = (struct cpsw_priv *)dev->priv; 9432b62997cSCyril Chemparathy struct phy_device *phydev; 944*ef59bb7cSIlya Ledvich u32 supported = PHY_GBIT_FEATURES; 9452b62997cSCyril Chemparathy 946cdd0729eSYegor Yefremov phydev = phy_connect(priv->bus, 9479c653aadSMugunthan V N slave->data->phy_addr, 948cdd0729eSYegor Yefremov dev, 949cdd0729eSYegor Yefremov slave->data->phy_if); 9502b62997cSCyril Chemparathy 95193ff2552SHeiko Schocher if (!phydev) 95293ff2552SHeiko Schocher return -1; 95393ff2552SHeiko Schocher 9542b62997cSCyril Chemparathy phydev->supported &= supported; 9552b62997cSCyril Chemparathy phydev->advertising = phydev->supported; 9562b62997cSCyril Chemparathy 9572b62997cSCyril Chemparathy priv->phydev = phydev; 9582b62997cSCyril Chemparathy phy_config(phydev); 9592b62997cSCyril Chemparathy 9602b62997cSCyril Chemparathy return 1; 9612b62997cSCyril Chemparathy } 9622b62997cSCyril Chemparathy 9632b62997cSCyril Chemparathy int cpsw_register(struct cpsw_platform_data *data) 9642b62997cSCyril Chemparathy { 9652b62997cSCyril Chemparathy struct cpsw_priv *priv; 9662b62997cSCyril Chemparathy struct cpsw_slave *slave; 9672b62997cSCyril Chemparathy void *regs = (void *)data->cpsw_base; 9682b62997cSCyril Chemparathy struct eth_device *dev; 9692b62997cSCyril Chemparathy 9702b62997cSCyril Chemparathy dev = calloc(sizeof(*dev), 1); 9712b62997cSCyril Chemparathy if (!dev) 9722b62997cSCyril Chemparathy return -ENOMEM; 9732b62997cSCyril Chemparathy 9742b62997cSCyril Chemparathy priv = calloc(sizeof(*priv), 1); 9752b62997cSCyril Chemparathy if (!priv) { 9762b62997cSCyril Chemparathy free(dev); 9772b62997cSCyril Chemparathy return -ENOMEM; 9782b62997cSCyril Chemparathy } 9792b62997cSCyril Chemparathy 9802b62997cSCyril Chemparathy priv->data = *data; 9812b62997cSCyril Chemparathy priv->dev = dev; 9822b62997cSCyril Chemparathy 9832b62997cSCyril Chemparathy priv->slaves = malloc(sizeof(struct cpsw_slave) * data->slaves); 9842b62997cSCyril Chemparathy if (!priv->slaves) { 9852b62997cSCyril Chemparathy free(dev); 9862b62997cSCyril Chemparathy free(priv); 9872b62997cSCyril Chemparathy return -ENOMEM; 9882b62997cSCyril Chemparathy } 9892b62997cSCyril Chemparathy 9902b62997cSCyril Chemparathy priv->host_port = data->host_port_num; 9912b62997cSCyril Chemparathy priv->regs = regs; 9922b62997cSCyril Chemparathy priv->host_port_regs = regs + data->host_port_reg_ofs; 9932b62997cSCyril Chemparathy priv->dma_regs = regs + data->cpdma_reg_ofs; 9942b62997cSCyril Chemparathy priv->ale_regs = regs + data->ale_reg_ofs; 9952bf36ac6SMugunthan V N priv->descs = (void *)regs + data->bd_ram_ofs; 9962b62997cSCyril Chemparathy 9972b62997cSCyril Chemparathy int idx = 0; 9982b62997cSCyril Chemparathy 9992b62997cSCyril Chemparathy for_each_slave(slave, priv) { 10002b62997cSCyril Chemparathy cpsw_slave_setup(slave, idx, priv); 10012b62997cSCyril Chemparathy idx = idx + 1; 10022b62997cSCyril Chemparathy } 10032b62997cSCyril Chemparathy 10042b62997cSCyril Chemparathy strcpy(dev->name, "cpsw"); 10052b62997cSCyril Chemparathy dev->iobase = 0; 10062b62997cSCyril Chemparathy dev->init = cpsw_init; 10072b62997cSCyril Chemparathy dev->halt = cpsw_halt; 10082b62997cSCyril Chemparathy dev->send = cpsw_send; 10092b62997cSCyril Chemparathy dev->recv = cpsw_recv; 10102b62997cSCyril Chemparathy dev->priv = priv; 10112b62997cSCyril Chemparathy 10122b62997cSCyril Chemparathy eth_register(dev); 10132b62997cSCyril Chemparathy 10142b62997cSCyril Chemparathy cpsw_mdio_init(dev->name, data->mdio_base, data->mdio_div); 10152b62997cSCyril Chemparathy priv->bus = miiphy_get_dev_by_name(dev->name); 10162b62997cSCyril Chemparathy for_each_slave(slave, priv) 10172b62997cSCyril Chemparathy cpsw_phy_init(dev, slave); 10182b62997cSCyril Chemparathy 10192b62997cSCyril Chemparathy return 1; 10202b62997cSCyril Chemparathy } 1021