12b62997cSCyril Chemparathy /*
22b62997cSCyril Chemparathy * CPSW Ethernet Switch Driver
32b62997cSCyril Chemparathy *
42b62997cSCyril Chemparathy * Copyright (C) 2010 Texas Instruments Incorporated - http://www.ti.com/
52b62997cSCyril Chemparathy *
62b62997cSCyril Chemparathy * This program is free software; you can redistribute it and/or
72b62997cSCyril Chemparathy * modify it under the terms of the GNU General Public License as
82b62997cSCyril Chemparathy * published by the Free Software Foundation version 2.
92b62997cSCyril Chemparathy *
102b62997cSCyril Chemparathy * This program is distributed "as is" WITHOUT ANY WARRANTY of any
112b62997cSCyril Chemparathy * kind, whether express or implied; without even the implied warranty
122b62997cSCyril Chemparathy * of MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the
132b62997cSCyril Chemparathy * GNU General Public License for more details.
142b62997cSCyril Chemparathy */
152b62997cSCyril Chemparathy
162b62997cSCyril Chemparathy #include <common.h>
172b62997cSCyril Chemparathy #include <command.h>
182b62997cSCyril Chemparathy #include <net.h>
192b62997cSCyril Chemparathy #include <miiphy.h>
202b62997cSCyril Chemparathy #include <malloc.h>
212b62997cSCyril Chemparathy #include <net.h>
222b62997cSCyril Chemparathy #include <netdev.h>
232b62997cSCyril Chemparathy #include <cpsw.h>
241221ce45SMasahiro Yamada #include <linux/errno.h>
252e205ef7SVignesh R #include <asm/gpio.h>
262b62997cSCyril Chemparathy #include <asm/io.h>
272b62997cSCyril Chemparathy #include <phy.h>
2898f92001STom Rini #include <asm/arch/cpu.h>
294cc77895SMugunthan V N #include <dm.h>
30e4310566SMugunthan V N #include <fdt_support.h>
314cc77895SMugunthan V N
324cc77895SMugunthan V N DECLARE_GLOBAL_DATA_PTR;
332b62997cSCyril Chemparathy
342b62997cSCyril Chemparathy #define BITMASK(bits) (BIT(bits) - 1)
352b62997cSCyril Chemparathy #define PHY_REG_MASK 0x1f
362b62997cSCyril Chemparathy #define PHY_ID_MASK 0x1f
372b62997cSCyril Chemparathy #define NUM_DESCS (PKTBUFSRX * 2)
382b62997cSCyril Chemparathy #define PKT_MIN 60
392b62997cSCyril Chemparathy #define PKT_MAX (1500 + 14 + 4 + 4)
402b62997cSCyril Chemparathy #define CLEAR_BIT 1
412b62997cSCyril Chemparathy #define GIGABITEN BIT(7)
422b62997cSCyril Chemparathy #define FULLDUPLEXEN BIT(0)
432b62997cSCyril Chemparathy #define MIIEN BIT(15)
442b62997cSCyril Chemparathy
454cc77895SMugunthan V N /* reg offset */
464cc77895SMugunthan V N #define CPSW_HOST_PORT_OFFSET 0x108
474cc77895SMugunthan V N #define CPSW_SLAVE0_OFFSET 0x208
484cc77895SMugunthan V N #define CPSW_SLAVE1_OFFSET 0x308
494cc77895SMugunthan V N #define CPSW_SLAVE_SIZE 0x100
504cc77895SMugunthan V N #define CPSW_CPDMA_OFFSET 0x800
514cc77895SMugunthan V N #define CPSW_HW_STATS 0x900
524cc77895SMugunthan V N #define CPSW_STATERAM_OFFSET 0xa00
534cc77895SMugunthan V N #define CPSW_CPTS_OFFSET 0xc00
544cc77895SMugunthan V N #define CPSW_ALE_OFFSET 0xd00
554cc77895SMugunthan V N #define CPSW_SLIVER0_OFFSET 0xd80
564cc77895SMugunthan V N #define CPSW_SLIVER1_OFFSET 0xdc0
574cc77895SMugunthan V N #define CPSW_BD_OFFSET 0x2000
584cc77895SMugunthan V N #define CPSW_MDIO_DIV 0xff
594cc77895SMugunthan V N
604cc77895SMugunthan V N #define AM335X_GMII_SEL_OFFSET 0x630
614cc77895SMugunthan V N
622b62997cSCyril Chemparathy /* DMA Registers */
632b62997cSCyril Chemparathy #define CPDMA_TXCONTROL 0x004
642b62997cSCyril Chemparathy #define CPDMA_RXCONTROL 0x014
652b62997cSCyril Chemparathy #define CPDMA_SOFTRESET 0x01c
662b62997cSCyril Chemparathy #define CPDMA_RXFREE 0x0e0
672b62997cSCyril Chemparathy #define CPDMA_TXHDP_VER1 0x100
682b62997cSCyril Chemparathy #define CPDMA_TXHDP_VER2 0x200
692b62997cSCyril Chemparathy #define CPDMA_RXHDP_VER1 0x120
702b62997cSCyril Chemparathy #define CPDMA_RXHDP_VER2 0x220
712b62997cSCyril Chemparathy #define CPDMA_TXCP_VER1 0x140
722b62997cSCyril Chemparathy #define CPDMA_TXCP_VER2 0x240
732b62997cSCyril Chemparathy #define CPDMA_RXCP_VER1 0x160
742b62997cSCyril Chemparathy #define CPDMA_RXCP_VER2 0x260
752b62997cSCyril Chemparathy
762b62997cSCyril Chemparathy /* Descriptor mode bits */
772b62997cSCyril Chemparathy #define CPDMA_DESC_SOP BIT(31)
782b62997cSCyril Chemparathy #define CPDMA_DESC_EOP BIT(30)
792b62997cSCyril Chemparathy #define CPDMA_DESC_OWNER BIT(29)
802b62997cSCyril Chemparathy #define CPDMA_DESC_EOQ BIT(28)
812b62997cSCyril Chemparathy
822b62997cSCyril Chemparathy /*
832b62997cSCyril Chemparathy * This timeout definition is a worst-case ultra defensive measure against
842b62997cSCyril Chemparathy * unexpected controller lock ups. Ideally, we should never ever hit this
852b62997cSCyril Chemparathy * scenario in practice.
862b62997cSCyril Chemparathy */
872b62997cSCyril Chemparathy #define MDIO_TIMEOUT 100 /* msecs */
882b62997cSCyril Chemparathy #define CPDMA_TIMEOUT 100 /* msecs */
892b62997cSCyril Chemparathy
902b62997cSCyril Chemparathy struct cpsw_mdio_regs {
912b62997cSCyril Chemparathy u32 version;
922b62997cSCyril Chemparathy u32 control;
932b62997cSCyril Chemparathy #define CONTROL_IDLE BIT(31)
942b62997cSCyril Chemparathy #define CONTROL_ENABLE BIT(30)
952b62997cSCyril Chemparathy
962b62997cSCyril Chemparathy u32 alive;
972b62997cSCyril Chemparathy u32 link;
982b62997cSCyril Chemparathy u32 linkintraw;
992b62997cSCyril Chemparathy u32 linkintmasked;
1002b62997cSCyril Chemparathy u32 __reserved_0[2];
1012b62997cSCyril Chemparathy u32 userintraw;
1022b62997cSCyril Chemparathy u32 userintmasked;
1032b62997cSCyril Chemparathy u32 userintmaskset;
1042b62997cSCyril Chemparathy u32 userintmaskclr;
1052b62997cSCyril Chemparathy u32 __reserved_1[20];
1062b62997cSCyril Chemparathy
1072b62997cSCyril Chemparathy struct {
1082b62997cSCyril Chemparathy u32 access;
1092b62997cSCyril Chemparathy u32 physel;
1102b62997cSCyril Chemparathy #define USERACCESS_GO BIT(31)
1112b62997cSCyril Chemparathy #define USERACCESS_WRITE BIT(30)
1122b62997cSCyril Chemparathy #define USERACCESS_ACK BIT(29)
1132b62997cSCyril Chemparathy #define USERACCESS_READ (0)
1142b62997cSCyril Chemparathy #define USERACCESS_DATA (0xffff)
1152b62997cSCyril Chemparathy } user[0];
1162b62997cSCyril Chemparathy };
1172b62997cSCyril Chemparathy
1182b62997cSCyril Chemparathy struct cpsw_regs {
1192b62997cSCyril Chemparathy u32 id_ver;
1202b62997cSCyril Chemparathy u32 control;
1212b62997cSCyril Chemparathy u32 soft_reset;
1222b62997cSCyril Chemparathy u32 stat_port_en;
1232b62997cSCyril Chemparathy u32 ptype;
1242b62997cSCyril Chemparathy };
1252b62997cSCyril Chemparathy
1262b62997cSCyril Chemparathy struct cpsw_slave_regs {
1272b62997cSCyril Chemparathy u32 max_blks;
1282b62997cSCyril Chemparathy u32 blk_cnt;
1292b62997cSCyril Chemparathy u32 flow_thresh;
1302b62997cSCyril Chemparathy u32 port_vlan;
1312b62997cSCyril Chemparathy u32 tx_pri_map;
132f6f86a64SMatt Porter #ifdef CONFIG_AM33XX
1332b62997cSCyril Chemparathy u32 gap_thresh;
134f6f86a64SMatt Porter #elif defined(CONFIG_TI814X)
135f6f86a64SMatt Porter u32 ts_ctl;
136f6f86a64SMatt Porter u32 ts_seq_ltype;
137f6f86a64SMatt Porter u32 ts_vlan;
138f6f86a64SMatt Porter #endif
1392b62997cSCyril Chemparathy u32 sa_lo;
1402b62997cSCyril Chemparathy u32 sa_hi;
1412b62997cSCyril Chemparathy };
1422b62997cSCyril Chemparathy
1432b62997cSCyril Chemparathy struct cpsw_host_regs {
1442b62997cSCyril Chemparathy u32 max_blks;
1452b62997cSCyril Chemparathy u32 blk_cnt;
1462b62997cSCyril Chemparathy u32 flow_thresh;
1472b62997cSCyril Chemparathy u32 port_vlan;
1482b62997cSCyril Chemparathy u32 tx_pri_map;
1492b62997cSCyril Chemparathy u32 cpdma_tx_pri_map;
1502b62997cSCyril Chemparathy u32 cpdma_rx_chan_map;
1512b62997cSCyril Chemparathy };
1522b62997cSCyril Chemparathy
1532b62997cSCyril Chemparathy struct cpsw_sliver_regs {
1542b62997cSCyril Chemparathy u32 id_ver;
1552b62997cSCyril Chemparathy u32 mac_control;
1562b62997cSCyril Chemparathy u32 mac_status;
1572b62997cSCyril Chemparathy u32 soft_reset;
1582b62997cSCyril Chemparathy u32 rx_maxlen;
1592b62997cSCyril Chemparathy u32 __reserved_0;
1602b62997cSCyril Chemparathy u32 rx_pause;
1612b62997cSCyril Chemparathy u32 tx_pause;
1622b62997cSCyril Chemparathy u32 __reserved_1;
1632b62997cSCyril Chemparathy u32 rx_pri_map;
1642b62997cSCyril Chemparathy };
1652b62997cSCyril Chemparathy
1662b62997cSCyril Chemparathy #define ALE_ENTRY_BITS 68
1672b62997cSCyril Chemparathy #define ALE_ENTRY_WORDS DIV_ROUND_UP(ALE_ENTRY_BITS, 32)
1682b62997cSCyril Chemparathy
1692b62997cSCyril Chemparathy /* ALE Registers */
1702b62997cSCyril Chemparathy #define ALE_CONTROL 0x08
1712b62997cSCyril Chemparathy #define ALE_UNKNOWNVLAN 0x18
1722b62997cSCyril Chemparathy #define ALE_TABLE_CONTROL 0x20
1732b62997cSCyril Chemparathy #define ALE_TABLE 0x34
1742b62997cSCyril Chemparathy #define ALE_PORTCTL 0x40
1752b62997cSCyril Chemparathy
1762b62997cSCyril Chemparathy #define ALE_TABLE_WRITE BIT(31)
1772b62997cSCyril Chemparathy
1782b62997cSCyril Chemparathy #define ALE_TYPE_FREE 0
1792b62997cSCyril Chemparathy #define ALE_TYPE_ADDR 1
1802b62997cSCyril Chemparathy #define ALE_TYPE_VLAN 2
1812b62997cSCyril Chemparathy #define ALE_TYPE_VLAN_ADDR 3
1822b62997cSCyril Chemparathy
1832b62997cSCyril Chemparathy #define ALE_UCAST_PERSISTANT 0
1842b62997cSCyril Chemparathy #define ALE_UCAST_UNTOUCHED 1
1852b62997cSCyril Chemparathy #define ALE_UCAST_OUI 2
1862b62997cSCyril Chemparathy #define ALE_UCAST_TOUCHED 3
1872b62997cSCyril Chemparathy
1882b62997cSCyril Chemparathy #define ALE_MCAST_FWD 0
1892b62997cSCyril Chemparathy #define ALE_MCAST_BLOCK_LEARN_FWD 1
1902b62997cSCyril Chemparathy #define ALE_MCAST_FWD_LEARN 2
1912b62997cSCyril Chemparathy #define ALE_MCAST_FWD_2 3
1922b62997cSCyril Chemparathy
1932b62997cSCyril Chemparathy enum cpsw_ale_port_state {
1942b62997cSCyril Chemparathy ALE_PORT_STATE_DISABLE = 0x00,
1952b62997cSCyril Chemparathy ALE_PORT_STATE_BLOCK = 0x01,
1962b62997cSCyril Chemparathy ALE_PORT_STATE_LEARN = 0x02,
1972b62997cSCyril Chemparathy ALE_PORT_STATE_FORWARD = 0x03,
1982b62997cSCyril Chemparathy };
1992b62997cSCyril Chemparathy
2002b62997cSCyril Chemparathy /* ALE unicast entry flags - passed into cpsw_ale_add_ucast() */
2012b62997cSCyril Chemparathy #define ALE_SECURE 1
2022b62997cSCyril Chemparathy #define ALE_BLOCKED 2
2032b62997cSCyril Chemparathy
2042b62997cSCyril Chemparathy struct cpsw_slave {
2052b62997cSCyril Chemparathy struct cpsw_slave_regs *regs;
2062b62997cSCyril Chemparathy struct cpsw_sliver_regs *sliver;
2072b62997cSCyril Chemparathy int slave_num;
2082b62997cSCyril Chemparathy u32 mac_control;
2092b62997cSCyril Chemparathy struct cpsw_slave_data *data;
2102b62997cSCyril Chemparathy };
2112b62997cSCyril Chemparathy
2122b62997cSCyril Chemparathy struct cpdma_desc {
2132b62997cSCyril Chemparathy /* hardware fields */
2142b62997cSCyril Chemparathy u32 hw_next;
2152b62997cSCyril Chemparathy u32 hw_buffer;
2162b62997cSCyril Chemparathy u32 hw_len;
2172b62997cSCyril Chemparathy u32 hw_mode;
2182b62997cSCyril Chemparathy /* software fields */
2192b62997cSCyril Chemparathy u32 sw_buffer;
2202b62997cSCyril Chemparathy u32 sw_len;
2212b62997cSCyril Chemparathy };
2222b62997cSCyril Chemparathy
2232b62997cSCyril Chemparathy struct cpdma_chan {
2242b62997cSCyril Chemparathy struct cpdma_desc *head, *tail;
2252b62997cSCyril Chemparathy void *hdp, *cp, *rxfree;
2262b62997cSCyril Chemparathy };
2272b62997cSCyril Chemparathy
228ab971530SMugunthan V N /* AM33xx SoC specific definitions for the CONTROL port */
229ab971530SMugunthan V N #define AM33XX_GMII_SEL_MODE_MII 0
230ab971530SMugunthan V N #define AM33XX_GMII_SEL_MODE_RMII 1
231ab971530SMugunthan V N #define AM33XX_GMII_SEL_MODE_RGMII 2
232ab971530SMugunthan V N
233ab971530SMugunthan V N #define AM33XX_GMII_SEL_RGMII1_IDMODE BIT(4)
234ab971530SMugunthan V N #define AM33XX_GMII_SEL_RGMII2_IDMODE BIT(5)
235ab971530SMugunthan V N #define AM33XX_GMII_SEL_RMII1_IO_CLK_EN BIT(6)
236ab971530SMugunthan V N #define AM33XX_GMII_SEL_RMII2_IO_CLK_EN BIT(7)
237ab971530SMugunthan V N
238ab971530SMugunthan V N #define GMII_SEL_MODE_MASK 0x3
239ab971530SMugunthan V N
2402b62997cSCyril Chemparathy #define desc_write(desc, fld, val) __raw_writel((u32)(val), &(desc)->fld)
2412b62997cSCyril Chemparathy #define desc_read(desc, fld) __raw_readl(&(desc)->fld)
2422b62997cSCyril Chemparathy #define desc_read_ptr(desc, fld) ((void *)__raw_readl(&(desc)->fld))
2432b62997cSCyril Chemparathy
2442b62997cSCyril Chemparathy #define chan_write(chan, fld, val) __raw_writel((u32)(val), (chan)->fld)
2452b62997cSCyril Chemparathy #define chan_read(chan, fld) __raw_readl((chan)->fld)
2462b62997cSCyril Chemparathy #define chan_read_ptr(chan, fld) ((void *)__raw_readl((chan)->fld))
2472b62997cSCyril Chemparathy
2487a022753SMugunthan V N #define for_active_slave(slave, priv) \
2497a022753SMugunthan V N slave = (priv)->slaves + (priv)->data.active_slave; if (slave)
2502b62997cSCyril Chemparathy #define for_each_slave(slave, priv) \
2512b62997cSCyril Chemparathy for (slave = (priv)->slaves; slave != (priv)->slaves + \
2522b62997cSCyril Chemparathy (priv)->data.slaves; slave++)
2532b62997cSCyril Chemparathy
2542b62997cSCyril Chemparathy struct cpsw_priv {
2554cc77895SMugunthan V N #ifdef CONFIG_DM_ETH
2564cc77895SMugunthan V N struct udevice *dev;
2574cc77895SMugunthan V N #else
2582b62997cSCyril Chemparathy struct eth_device *dev;
2594cc77895SMugunthan V N #endif
2602b62997cSCyril Chemparathy struct cpsw_platform_data data;
2612b62997cSCyril Chemparathy int host_port;
2622b62997cSCyril Chemparathy
2632b62997cSCyril Chemparathy struct cpsw_regs *regs;
2642b62997cSCyril Chemparathy void *dma_regs;
2652b62997cSCyril Chemparathy struct cpsw_host_regs *host_port_regs;
2662b62997cSCyril Chemparathy void *ale_regs;
2672b62997cSCyril Chemparathy
2682b62997cSCyril Chemparathy struct cpdma_desc *descs;
2692b62997cSCyril Chemparathy struct cpdma_desc *desc_free;
2702b62997cSCyril Chemparathy struct cpdma_chan rx_chan, tx_chan;
2712b62997cSCyril Chemparathy
2722b62997cSCyril Chemparathy struct cpsw_slave *slaves;
2732b62997cSCyril Chemparathy struct phy_device *phydev;
2742b62997cSCyril Chemparathy struct mii_dev *bus;
27548ec5291SMugunthan V N
27648ec5291SMugunthan V N u32 phy_mask;
2772b62997cSCyril Chemparathy };
2782b62997cSCyril Chemparathy
cpsw_ale_get_field(u32 * ale_entry,u32 start,u32 bits)2792b62997cSCyril Chemparathy static inline int cpsw_ale_get_field(u32 *ale_entry, u32 start, u32 bits)
2802b62997cSCyril Chemparathy {
2812b62997cSCyril Chemparathy int idx;
2822b62997cSCyril Chemparathy
2832b62997cSCyril Chemparathy idx = start / 32;
2842b62997cSCyril Chemparathy start -= idx * 32;
2852b62997cSCyril Chemparathy idx = 2 - idx; /* flip */
2862b62997cSCyril Chemparathy return (ale_entry[idx] >> start) & BITMASK(bits);
2872b62997cSCyril Chemparathy }
2882b62997cSCyril Chemparathy
cpsw_ale_set_field(u32 * ale_entry,u32 start,u32 bits,u32 value)2892b62997cSCyril Chemparathy static inline void cpsw_ale_set_field(u32 *ale_entry, u32 start, u32 bits,
2902b62997cSCyril Chemparathy u32 value)
2912b62997cSCyril Chemparathy {
2922b62997cSCyril Chemparathy int idx;
2932b62997cSCyril Chemparathy
2942b62997cSCyril Chemparathy value &= BITMASK(bits);
2952b62997cSCyril Chemparathy idx = start / 32;
2962b62997cSCyril Chemparathy start -= idx * 32;
2972b62997cSCyril Chemparathy idx = 2 - idx; /* flip */
2982b62997cSCyril Chemparathy ale_entry[idx] &= ~(BITMASK(bits) << start);
2992b62997cSCyril Chemparathy ale_entry[idx] |= (value << start);
3002b62997cSCyril Chemparathy }
3012b62997cSCyril Chemparathy
3022b62997cSCyril Chemparathy #define DEFINE_ALE_FIELD(name, start, bits) \
3032b62997cSCyril Chemparathy static inline int cpsw_ale_get_##name(u32 *ale_entry) \
3042b62997cSCyril Chemparathy { \
3052b62997cSCyril Chemparathy return cpsw_ale_get_field(ale_entry, start, bits); \
3062b62997cSCyril Chemparathy } \
3072b62997cSCyril Chemparathy static inline void cpsw_ale_set_##name(u32 *ale_entry, u32 value) \
3082b62997cSCyril Chemparathy { \
3092b62997cSCyril Chemparathy cpsw_ale_set_field(ale_entry, start, bits, value); \
3102b62997cSCyril Chemparathy }
3112b62997cSCyril Chemparathy
3122b62997cSCyril Chemparathy DEFINE_ALE_FIELD(entry_type, 60, 2)
3132b62997cSCyril Chemparathy DEFINE_ALE_FIELD(mcast_state, 62, 2)
3142b62997cSCyril Chemparathy DEFINE_ALE_FIELD(port_mask, 66, 3)
3152b62997cSCyril Chemparathy DEFINE_ALE_FIELD(ucast_type, 62, 2)
3162b62997cSCyril Chemparathy DEFINE_ALE_FIELD(port_num, 66, 2)
3172b62997cSCyril Chemparathy DEFINE_ALE_FIELD(blocked, 65, 1)
3182b62997cSCyril Chemparathy DEFINE_ALE_FIELD(secure, 64, 1)
3192b62997cSCyril Chemparathy DEFINE_ALE_FIELD(mcast, 40, 1)
3202b62997cSCyril Chemparathy
3212b62997cSCyril Chemparathy /* The MAC address field in the ALE entry cannot be macroized as above */
cpsw_ale_get_addr(u32 * ale_entry,u8 * addr)3222b62997cSCyril Chemparathy static inline void cpsw_ale_get_addr(u32 *ale_entry, u8 *addr)
3232b62997cSCyril Chemparathy {
3242b62997cSCyril Chemparathy int i;
3252b62997cSCyril Chemparathy
3262b62997cSCyril Chemparathy for (i = 0; i < 6; i++)
3272b62997cSCyril Chemparathy addr[i] = cpsw_ale_get_field(ale_entry, 40 - 8*i, 8);
3282b62997cSCyril Chemparathy }
3292b62997cSCyril Chemparathy
cpsw_ale_set_addr(u32 * ale_entry,const u8 * addr)3300adb5b76SJoe Hershberger static inline void cpsw_ale_set_addr(u32 *ale_entry, const u8 *addr)
3312b62997cSCyril Chemparathy {
3322b62997cSCyril Chemparathy int i;
3332b62997cSCyril Chemparathy
3342b62997cSCyril Chemparathy for (i = 0; i < 6; i++)
3352b62997cSCyril Chemparathy cpsw_ale_set_field(ale_entry, 40 - 8*i, 8, addr[i]);
3362b62997cSCyril Chemparathy }
3372b62997cSCyril Chemparathy
cpsw_ale_read(struct cpsw_priv * priv,int idx,u32 * ale_entry)3382b62997cSCyril Chemparathy static int cpsw_ale_read(struct cpsw_priv *priv, int idx, u32 *ale_entry)
3392b62997cSCyril Chemparathy {
3402b62997cSCyril Chemparathy int i;
3412b62997cSCyril Chemparathy
3422b62997cSCyril Chemparathy __raw_writel(idx, priv->ale_regs + ALE_TABLE_CONTROL);
3432b62997cSCyril Chemparathy
3442b62997cSCyril Chemparathy for (i = 0; i < ALE_ENTRY_WORDS; i++)
3452b62997cSCyril Chemparathy ale_entry[i] = __raw_readl(priv->ale_regs + ALE_TABLE + 4 * i);
3462b62997cSCyril Chemparathy
3472b62997cSCyril Chemparathy return idx;
3482b62997cSCyril Chemparathy }
3492b62997cSCyril Chemparathy
cpsw_ale_write(struct cpsw_priv * priv,int idx,u32 * ale_entry)3502b62997cSCyril Chemparathy static int cpsw_ale_write(struct cpsw_priv *priv, int idx, u32 *ale_entry)
3512b62997cSCyril Chemparathy {
3522b62997cSCyril Chemparathy int i;
3532b62997cSCyril Chemparathy
3542b62997cSCyril Chemparathy for (i = 0; i < ALE_ENTRY_WORDS; i++)
3552b62997cSCyril Chemparathy __raw_writel(ale_entry[i], priv->ale_regs + ALE_TABLE + 4 * i);
3562b62997cSCyril Chemparathy
3572b62997cSCyril Chemparathy __raw_writel(idx | ALE_TABLE_WRITE, priv->ale_regs + ALE_TABLE_CONTROL);
3582b62997cSCyril Chemparathy
3592b62997cSCyril Chemparathy return idx;
3602b62997cSCyril Chemparathy }
3612b62997cSCyril Chemparathy
cpsw_ale_match_addr(struct cpsw_priv * priv,const u8 * addr)3620adb5b76SJoe Hershberger static int cpsw_ale_match_addr(struct cpsw_priv *priv, const u8 *addr)
3632b62997cSCyril Chemparathy {
3642b62997cSCyril Chemparathy u32 ale_entry[ALE_ENTRY_WORDS];
3652b62997cSCyril Chemparathy int type, idx;
3662b62997cSCyril Chemparathy
3672b62997cSCyril Chemparathy for (idx = 0; idx < priv->data.ale_entries; idx++) {
3682b62997cSCyril Chemparathy u8 entry_addr[6];
3692b62997cSCyril Chemparathy
3702b62997cSCyril Chemparathy cpsw_ale_read(priv, idx, ale_entry);
3712b62997cSCyril Chemparathy type = cpsw_ale_get_entry_type(ale_entry);
3722b62997cSCyril Chemparathy if (type != ALE_TYPE_ADDR && type != ALE_TYPE_VLAN_ADDR)
3732b62997cSCyril Chemparathy continue;
3742b62997cSCyril Chemparathy cpsw_ale_get_addr(ale_entry, entry_addr);
3752b62997cSCyril Chemparathy if (memcmp(entry_addr, addr, 6) == 0)
3762b62997cSCyril Chemparathy return idx;
3772b62997cSCyril Chemparathy }
3782b62997cSCyril Chemparathy return -ENOENT;
3792b62997cSCyril Chemparathy }
3802b62997cSCyril Chemparathy
cpsw_ale_match_free(struct cpsw_priv * priv)3812b62997cSCyril Chemparathy static int cpsw_ale_match_free(struct cpsw_priv *priv)
3822b62997cSCyril Chemparathy {
3832b62997cSCyril Chemparathy u32 ale_entry[ALE_ENTRY_WORDS];
3842b62997cSCyril Chemparathy int type, idx;
3852b62997cSCyril Chemparathy
3862b62997cSCyril Chemparathy for (idx = 0; idx < priv->data.ale_entries; idx++) {
3872b62997cSCyril Chemparathy cpsw_ale_read(priv, idx, ale_entry);
3882b62997cSCyril Chemparathy type = cpsw_ale_get_entry_type(ale_entry);
3892b62997cSCyril Chemparathy if (type == ALE_TYPE_FREE)
3902b62997cSCyril Chemparathy return idx;
3912b62997cSCyril Chemparathy }
3922b62997cSCyril Chemparathy return -ENOENT;
3932b62997cSCyril Chemparathy }
3942b62997cSCyril Chemparathy
cpsw_ale_find_ageable(struct cpsw_priv * priv)3952b62997cSCyril Chemparathy static int cpsw_ale_find_ageable(struct cpsw_priv *priv)
3962b62997cSCyril Chemparathy {
3972b62997cSCyril Chemparathy u32 ale_entry[ALE_ENTRY_WORDS];
3982b62997cSCyril Chemparathy int type, idx;
3992b62997cSCyril Chemparathy
4002b62997cSCyril Chemparathy for (idx = 0; idx < priv->data.ale_entries; idx++) {
4012b62997cSCyril Chemparathy cpsw_ale_read(priv, idx, ale_entry);
4022b62997cSCyril Chemparathy type = cpsw_ale_get_entry_type(ale_entry);
4032b62997cSCyril Chemparathy if (type != ALE_TYPE_ADDR && type != ALE_TYPE_VLAN_ADDR)
4042b62997cSCyril Chemparathy continue;
4052b62997cSCyril Chemparathy if (cpsw_ale_get_mcast(ale_entry))
4062b62997cSCyril Chemparathy continue;
4072b62997cSCyril Chemparathy type = cpsw_ale_get_ucast_type(ale_entry);
4082b62997cSCyril Chemparathy if (type != ALE_UCAST_PERSISTANT &&
4092b62997cSCyril Chemparathy type != ALE_UCAST_OUI)
4102b62997cSCyril Chemparathy return idx;
4112b62997cSCyril Chemparathy }
4122b62997cSCyril Chemparathy return -ENOENT;
4132b62997cSCyril Chemparathy }
4142b62997cSCyril Chemparathy
cpsw_ale_add_ucast(struct cpsw_priv * priv,const u8 * addr,int port,int flags)4150adb5b76SJoe Hershberger static int cpsw_ale_add_ucast(struct cpsw_priv *priv, const u8 *addr,
4162b62997cSCyril Chemparathy int port, int flags)
4172b62997cSCyril Chemparathy {
4182b62997cSCyril Chemparathy u32 ale_entry[ALE_ENTRY_WORDS] = {0, 0, 0};
4192b62997cSCyril Chemparathy int idx;
4202b62997cSCyril Chemparathy
4212b62997cSCyril Chemparathy cpsw_ale_set_entry_type(ale_entry, ALE_TYPE_ADDR);
4222b62997cSCyril Chemparathy cpsw_ale_set_addr(ale_entry, addr);
4232b62997cSCyril Chemparathy cpsw_ale_set_ucast_type(ale_entry, ALE_UCAST_PERSISTANT);
4242b62997cSCyril Chemparathy cpsw_ale_set_secure(ale_entry, (flags & ALE_SECURE) ? 1 : 0);
4252b62997cSCyril Chemparathy cpsw_ale_set_blocked(ale_entry, (flags & ALE_BLOCKED) ? 1 : 0);
4262b62997cSCyril Chemparathy cpsw_ale_set_port_num(ale_entry, port);
4272b62997cSCyril Chemparathy
4282b62997cSCyril Chemparathy idx = cpsw_ale_match_addr(priv, addr);
4292b62997cSCyril Chemparathy if (idx < 0)
4302b62997cSCyril Chemparathy idx = cpsw_ale_match_free(priv);
4312b62997cSCyril Chemparathy if (idx < 0)
4322b62997cSCyril Chemparathy idx = cpsw_ale_find_ageable(priv);
4332b62997cSCyril Chemparathy if (idx < 0)
4342b62997cSCyril Chemparathy return -ENOMEM;
4352b62997cSCyril Chemparathy
4362b62997cSCyril Chemparathy cpsw_ale_write(priv, idx, ale_entry);
4372b62997cSCyril Chemparathy return 0;
4382b62997cSCyril Chemparathy }
4392b62997cSCyril Chemparathy
cpsw_ale_add_mcast(struct cpsw_priv * priv,const u8 * addr,int port_mask)4400adb5b76SJoe Hershberger static int cpsw_ale_add_mcast(struct cpsw_priv *priv, const u8 *addr,
4410adb5b76SJoe Hershberger int port_mask)
4422b62997cSCyril Chemparathy {
4432b62997cSCyril Chemparathy u32 ale_entry[ALE_ENTRY_WORDS] = {0, 0, 0};
4442b62997cSCyril Chemparathy int idx, mask;
4452b62997cSCyril Chemparathy
4462b62997cSCyril Chemparathy idx = cpsw_ale_match_addr(priv, addr);
4472b62997cSCyril Chemparathy if (idx >= 0)
4482b62997cSCyril Chemparathy cpsw_ale_read(priv, idx, ale_entry);
4492b62997cSCyril Chemparathy
4502b62997cSCyril Chemparathy cpsw_ale_set_entry_type(ale_entry, ALE_TYPE_ADDR);
4512b62997cSCyril Chemparathy cpsw_ale_set_addr(ale_entry, addr);
4522b62997cSCyril Chemparathy cpsw_ale_set_mcast_state(ale_entry, ALE_MCAST_FWD_2);
4532b62997cSCyril Chemparathy
4542b62997cSCyril Chemparathy mask = cpsw_ale_get_port_mask(ale_entry);
4552b62997cSCyril Chemparathy port_mask |= mask;
4562b62997cSCyril Chemparathy cpsw_ale_set_port_mask(ale_entry, port_mask);
4572b62997cSCyril Chemparathy
4582b62997cSCyril Chemparathy if (idx < 0)
4592b62997cSCyril Chemparathy idx = cpsw_ale_match_free(priv);
4602b62997cSCyril Chemparathy if (idx < 0)
4612b62997cSCyril Chemparathy idx = cpsw_ale_find_ageable(priv);
4622b62997cSCyril Chemparathy if (idx < 0)
4632b62997cSCyril Chemparathy return -ENOMEM;
4642b62997cSCyril Chemparathy
4652b62997cSCyril Chemparathy cpsw_ale_write(priv, idx, ale_entry);
4662b62997cSCyril Chemparathy return 0;
4672b62997cSCyril Chemparathy }
4682b62997cSCyril Chemparathy
cpsw_ale_control(struct cpsw_priv * priv,int bit,int val)4692b62997cSCyril Chemparathy static inline void cpsw_ale_control(struct cpsw_priv *priv, int bit, int val)
4702b62997cSCyril Chemparathy {
4712b62997cSCyril Chemparathy u32 tmp, mask = BIT(bit);
4722b62997cSCyril Chemparathy
4732b62997cSCyril Chemparathy tmp = __raw_readl(priv->ale_regs + ALE_CONTROL);
4742b62997cSCyril Chemparathy tmp &= ~mask;
4752b62997cSCyril Chemparathy tmp |= val ? mask : 0;
4762b62997cSCyril Chemparathy __raw_writel(tmp, priv->ale_regs + ALE_CONTROL);
4772b62997cSCyril Chemparathy }
4782b62997cSCyril Chemparathy
4792b62997cSCyril Chemparathy #define cpsw_ale_enable(priv, val) cpsw_ale_control(priv, 31, val)
4802b62997cSCyril Chemparathy #define cpsw_ale_clear(priv, val) cpsw_ale_control(priv, 30, val)
4812b62997cSCyril Chemparathy #define cpsw_ale_vlan_aware(priv, val) cpsw_ale_control(priv, 2, val)
4822b62997cSCyril Chemparathy
cpsw_ale_port_state(struct cpsw_priv * priv,int port,int val)4832b62997cSCyril Chemparathy static inline void cpsw_ale_port_state(struct cpsw_priv *priv, int port,
4842b62997cSCyril Chemparathy int val)
4852b62997cSCyril Chemparathy {
4862b62997cSCyril Chemparathy int offset = ALE_PORTCTL + 4 * port;
4872b62997cSCyril Chemparathy u32 tmp, mask = 0x3;
4882b62997cSCyril Chemparathy
4892b62997cSCyril Chemparathy tmp = __raw_readl(priv->ale_regs + offset);
4902b62997cSCyril Chemparathy tmp &= ~mask;
4912b62997cSCyril Chemparathy tmp |= val & mask;
4922b62997cSCyril Chemparathy __raw_writel(tmp, priv->ale_regs + offset);
4932b62997cSCyril Chemparathy }
4942b62997cSCyril Chemparathy
4952b62997cSCyril Chemparathy static struct cpsw_mdio_regs *mdio_regs;
4962b62997cSCyril Chemparathy
4972b62997cSCyril Chemparathy /* wait until hardware is ready for another user access */
wait_for_user_access(void)4982b62997cSCyril Chemparathy static inline u32 wait_for_user_access(void)
4992b62997cSCyril Chemparathy {
5002b62997cSCyril Chemparathy u32 reg = 0;
5012b62997cSCyril Chemparathy int timeout = MDIO_TIMEOUT;
5022b62997cSCyril Chemparathy
5032b62997cSCyril Chemparathy while (timeout-- &&
5042b62997cSCyril Chemparathy ((reg = __raw_readl(&mdio_regs->user[0].access)) & USERACCESS_GO))
5052b62997cSCyril Chemparathy udelay(10);
5062b62997cSCyril Chemparathy
5072b62997cSCyril Chemparathy if (timeout == -1) {
5082b62997cSCyril Chemparathy printf("wait_for_user_access Timeout\n");
5092b62997cSCyril Chemparathy return -ETIMEDOUT;
5102b62997cSCyril Chemparathy }
5112b62997cSCyril Chemparathy return reg;
5122b62997cSCyril Chemparathy }
5132b62997cSCyril Chemparathy
5142b62997cSCyril Chemparathy /* wait until hardware state machine is idle */
wait_for_idle(void)5152b62997cSCyril Chemparathy static inline void wait_for_idle(void)
5162b62997cSCyril Chemparathy {
5172b62997cSCyril Chemparathy int timeout = MDIO_TIMEOUT;
5182b62997cSCyril Chemparathy
5192b62997cSCyril Chemparathy while (timeout-- &&
5202b62997cSCyril Chemparathy ((__raw_readl(&mdio_regs->control) & CONTROL_IDLE) == 0))
5212b62997cSCyril Chemparathy udelay(10);
5222b62997cSCyril Chemparathy
5232b62997cSCyril Chemparathy if (timeout == -1)
5242b62997cSCyril Chemparathy printf("wait_for_idle Timeout\n");
5252b62997cSCyril Chemparathy }
5262b62997cSCyril Chemparathy
cpsw_mdio_read(struct mii_dev * bus,int phy_id,int dev_addr,int phy_reg)5272b62997cSCyril Chemparathy static int cpsw_mdio_read(struct mii_dev *bus, int phy_id,
5282b62997cSCyril Chemparathy int dev_addr, int phy_reg)
5292b62997cSCyril Chemparathy {
530f6d1f6e4SHeiko Schocher int data;
5312b62997cSCyril Chemparathy u32 reg;
5322b62997cSCyril Chemparathy
5332b62997cSCyril Chemparathy if (phy_reg & ~PHY_REG_MASK || phy_id & ~PHY_ID_MASK)
5342b62997cSCyril Chemparathy return -EINVAL;
5352b62997cSCyril Chemparathy
5362b62997cSCyril Chemparathy wait_for_user_access();
5372b62997cSCyril Chemparathy reg = (USERACCESS_GO | USERACCESS_READ | (phy_reg << 21) |
5382b62997cSCyril Chemparathy (phy_id << 16));
5392b62997cSCyril Chemparathy __raw_writel(reg, &mdio_regs->user[0].access);
5402b62997cSCyril Chemparathy reg = wait_for_user_access();
5412b62997cSCyril Chemparathy
5422b62997cSCyril Chemparathy data = (reg & USERACCESS_ACK) ? (reg & USERACCESS_DATA) : -1;
5432b62997cSCyril Chemparathy return data;
5442b62997cSCyril Chemparathy }
5452b62997cSCyril Chemparathy
cpsw_mdio_write(struct mii_dev * bus,int phy_id,int dev_addr,int phy_reg,u16 data)5462b62997cSCyril Chemparathy static int cpsw_mdio_write(struct mii_dev *bus, int phy_id, int dev_addr,
5472b62997cSCyril Chemparathy int phy_reg, u16 data)
5482b62997cSCyril Chemparathy {
5492b62997cSCyril Chemparathy u32 reg;
5502b62997cSCyril Chemparathy
5512b62997cSCyril Chemparathy if (phy_reg & ~PHY_REG_MASK || phy_id & ~PHY_ID_MASK)
5522b62997cSCyril Chemparathy return -EINVAL;
5532b62997cSCyril Chemparathy
5542b62997cSCyril Chemparathy wait_for_user_access();
5552b62997cSCyril Chemparathy reg = (USERACCESS_GO | USERACCESS_WRITE | (phy_reg << 21) |
5562b62997cSCyril Chemparathy (phy_id << 16) | (data & USERACCESS_DATA));
5572b62997cSCyril Chemparathy __raw_writel(reg, &mdio_regs->user[0].access);
5582b62997cSCyril Chemparathy wait_for_user_access();
5592b62997cSCyril Chemparathy
5602b62997cSCyril Chemparathy return 0;
5612b62997cSCyril Chemparathy }
5622b62997cSCyril Chemparathy
cpsw_mdio_init(const char * name,u32 mdio_base,u32 div)5634cc77895SMugunthan V N static void cpsw_mdio_init(const char *name, u32 mdio_base, u32 div)
5642b62997cSCyril Chemparathy {
5652b62997cSCyril Chemparathy struct mii_dev *bus = mdio_alloc();
5662b62997cSCyril Chemparathy
5672b62997cSCyril Chemparathy mdio_regs = (struct cpsw_mdio_regs *)mdio_base;
5682b62997cSCyril Chemparathy
5692b62997cSCyril Chemparathy /* set enable and clock divider */
5702b62997cSCyril Chemparathy __raw_writel(div | CONTROL_ENABLE, &mdio_regs->control);
5712b62997cSCyril Chemparathy
5722b62997cSCyril Chemparathy /*
5732b62997cSCyril Chemparathy * wait for scan logic to settle:
5742b62997cSCyril Chemparathy * the scan time consists of (a) a large fixed component, and (b) a
5752b62997cSCyril Chemparathy * small component that varies with the mii bus frequency. These
5762b62997cSCyril Chemparathy * were estimated using measurements at 1.1 and 2.2 MHz on tnetv107x
5772b62997cSCyril Chemparathy * silicon. Since the effect of (b) was found to be largely
5782b62997cSCyril Chemparathy * negligible, we keep things simple here.
5792b62997cSCyril Chemparathy */
5802b62997cSCyril Chemparathy udelay(1000);
5812b62997cSCyril Chemparathy
5822b62997cSCyril Chemparathy bus->read = cpsw_mdio_read;
5832b62997cSCyril Chemparathy bus->write = cpsw_mdio_write;
584192bc694SBen Whitten strcpy(bus->name, name);
5852b62997cSCyril Chemparathy
5862b62997cSCyril Chemparathy mdio_register(bus);
5872b62997cSCyril Chemparathy }
5882b62997cSCyril Chemparathy
5892b62997cSCyril Chemparathy /* Set a self-clearing bit in a register, and wait for it to clear */
setbit_and_wait_for_clear32(void * addr)5902b62997cSCyril Chemparathy static inline void setbit_and_wait_for_clear32(void *addr)
5912b62997cSCyril Chemparathy {
5922b62997cSCyril Chemparathy __raw_writel(CLEAR_BIT, addr);
5932b62997cSCyril Chemparathy while (__raw_readl(addr) & CLEAR_BIT)
5942b62997cSCyril Chemparathy ;
5952b62997cSCyril Chemparathy }
5962b62997cSCyril Chemparathy
5972b62997cSCyril Chemparathy #define mac_hi(mac) (((mac)[0] << 0) | ((mac)[1] << 8) | \
5982b62997cSCyril Chemparathy ((mac)[2] << 16) | ((mac)[3] << 24))
5992b62997cSCyril Chemparathy #define mac_lo(mac) (((mac)[4] << 0) | ((mac)[5] << 8))
6002b62997cSCyril Chemparathy
cpsw_set_slave_mac(struct cpsw_slave * slave,struct cpsw_priv * priv)6012b62997cSCyril Chemparathy static void cpsw_set_slave_mac(struct cpsw_slave *slave,
6022b62997cSCyril Chemparathy struct cpsw_priv *priv)
6032b62997cSCyril Chemparathy {
6044cc77895SMugunthan V N #ifdef CONFIG_DM_ETH
6054cc77895SMugunthan V N struct eth_pdata *pdata = dev_get_platdata(priv->dev);
6064cc77895SMugunthan V N
6074cc77895SMugunthan V N writel(mac_hi(pdata->enetaddr), &slave->regs->sa_hi);
6084cc77895SMugunthan V N writel(mac_lo(pdata->enetaddr), &slave->regs->sa_lo);
6094cc77895SMugunthan V N #else
6102b62997cSCyril Chemparathy __raw_writel(mac_hi(priv->dev->enetaddr), &slave->regs->sa_hi);
6112b62997cSCyril Chemparathy __raw_writel(mac_lo(priv->dev->enetaddr), &slave->regs->sa_lo);
6124cc77895SMugunthan V N #endif
6132b62997cSCyril Chemparathy }
6142b62997cSCyril Chemparathy
cpsw_slave_update_link(struct cpsw_slave * slave,struct cpsw_priv * priv,int * link)61596d1d84cSSekhar Nori static int cpsw_slave_update_link(struct cpsw_slave *slave,
6162b62997cSCyril Chemparathy struct cpsw_priv *priv, int *link)
6172b62997cSCyril Chemparathy {
61893ff2552SHeiko Schocher struct phy_device *phy;
6192b62997cSCyril Chemparathy u32 mac_control = 0;
62096d1d84cSSekhar Nori int ret = -ENODEV;
6212b62997cSCyril Chemparathy
62293ff2552SHeiko Schocher phy = priv->phydev;
62393ff2552SHeiko Schocher if (!phy)
62496d1d84cSSekhar Nori goto out;
62593ff2552SHeiko Schocher
62696d1d84cSSekhar Nori ret = phy_startup(phy);
62796d1d84cSSekhar Nori if (ret)
62896d1d84cSSekhar Nori goto out;
62996d1d84cSSekhar Nori
63096d1d84cSSekhar Nori if (link)
6312b62997cSCyril Chemparathy *link = phy->link;
6322b62997cSCyril Chemparathy
63396d1d84cSSekhar Nori if (phy->link) { /* link up */
6342b62997cSCyril Chemparathy mac_control = priv->data.mac_control;
6352b62997cSCyril Chemparathy if (phy->speed == 1000)
6362b62997cSCyril Chemparathy mac_control |= GIGABITEN;
6372b62997cSCyril Chemparathy if (phy->duplex == DUPLEX_FULL)
6382b62997cSCyril Chemparathy mac_control |= FULLDUPLEXEN;
6392b62997cSCyril Chemparathy if (phy->speed == 100)
6402b62997cSCyril Chemparathy mac_control |= MIIEN;
6412b62997cSCyril Chemparathy }
6422b62997cSCyril Chemparathy
6432b62997cSCyril Chemparathy if (mac_control == slave->mac_control)
64496d1d84cSSekhar Nori goto out;
6452b62997cSCyril Chemparathy
6462b62997cSCyril Chemparathy if (mac_control) {
6472b62997cSCyril Chemparathy printf("link up on port %d, speed %d, %s duplex\n",
6482b62997cSCyril Chemparathy slave->slave_num, phy->speed,
6492b62997cSCyril Chemparathy (phy->duplex == DUPLEX_FULL) ? "full" : "half");
6502b62997cSCyril Chemparathy } else {
6512b62997cSCyril Chemparathy printf("link down on port %d\n", slave->slave_num);
6522b62997cSCyril Chemparathy }
6532b62997cSCyril Chemparathy
6542b62997cSCyril Chemparathy __raw_writel(mac_control, &slave->sliver->mac_control);
6552b62997cSCyril Chemparathy slave->mac_control = mac_control;
65696d1d84cSSekhar Nori
65796d1d84cSSekhar Nori out:
65896d1d84cSSekhar Nori return ret;
6592b62997cSCyril Chemparathy }
6602b62997cSCyril Chemparathy
cpsw_update_link(struct cpsw_priv * priv)6612b62997cSCyril Chemparathy static int cpsw_update_link(struct cpsw_priv *priv)
6622b62997cSCyril Chemparathy {
66396d1d84cSSekhar Nori int ret = -ENODEV;
6642b62997cSCyril Chemparathy struct cpsw_slave *slave;
6652b62997cSCyril Chemparathy
6667a022753SMugunthan V N for_active_slave(slave, priv)
66796d1d84cSSekhar Nori ret = cpsw_slave_update_link(slave, priv, NULL);
6685a834c1fSStefan Roese
66996d1d84cSSekhar Nori return ret;
6702b62997cSCyril Chemparathy }
6712b62997cSCyril Chemparathy
cpsw_get_slave_port(struct cpsw_priv * priv,u32 slave_num)6722b62997cSCyril Chemparathy static inline u32 cpsw_get_slave_port(struct cpsw_priv *priv, u32 slave_num)
6732b62997cSCyril Chemparathy {
6742b62997cSCyril Chemparathy if (priv->host_port == 0)
6752b62997cSCyril Chemparathy return slave_num + 1;
6762b62997cSCyril Chemparathy else
6772b62997cSCyril Chemparathy return slave_num;
6782b62997cSCyril Chemparathy }
6792b62997cSCyril Chemparathy
cpsw_slave_init(struct cpsw_slave * slave,struct cpsw_priv * priv)6802b62997cSCyril Chemparathy static void cpsw_slave_init(struct cpsw_slave *slave, struct cpsw_priv *priv)
6812b62997cSCyril Chemparathy {
6822b62997cSCyril Chemparathy u32 slave_port;
6832b62997cSCyril Chemparathy
6842b62997cSCyril Chemparathy setbit_and_wait_for_clear32(&slave->sliver->soft_reset);
6852b62997cSCyril Chemparathy
6862b62997cSCyril Chemparathy /* setup priority mapping */
6872b62997cSCyril Chemparathy __raw_writel(0x76543210, &slave->sliver->rx_pri_map);
6882b62997cSCyril Chemparathy __raw_writel(0x33221100, &slave->regs->tx_pri_map);
6892b62997cSCyril Chemparathy
6902b62997cSCyril Chemparathy /* setup max packet size, and mac address */
6912b62997cSCyril Chemparathy __raw_writel(PKT_MAX, &slave->sliver->rx_maxlen);
6922b62997cSCyril Chemparathy cpsw_set_slave_mac(slave, priv);
6932b62997cSCyril Chemparathy
6942b62997cSCyril Chemparathy slave->mac_control = 0; /* no link yet */
6952b62997cSCyril Chemparathy
6962b62997cSCyril Chemparathy /* enable forwarding */
6972b62997cSCyril Chemparathy slave_port = cpsw_get_slave_port(priv, slave->slave_num);
6982b62997cSCyril Chemparathy cpsw_ale_port_state(priv, slave_port, ALE_PORT_STATE_FORWARD);
6992b62997cSCyril Chemparathy
7000adb5b76SJoe Hershberger cpsw_ale_add_mcast(priv, net_bcast_ethaddr, 1 << slave_port);
70148ec5291SMugunthan V N
7029c653aadSMugunthan V N priv->phy_mask |= 1 << slave->data->phy_addr;
7032b62997cSCyril Chemparathy }
7042b62997cSCyril Chemparathy
cpdma_desc_alloc(struct cpsw_priv * priv)7052b62997cSCyril Chemparathy static struct cpdma_desc *cpdma_desc_alloc(struct cpsw_priv *priv)
7062b62997cSCyril Chemparathy {
7072b62997cSCyril Chemparathy struct cpdma_desc *desc = priv->desc_free;
7082b62997cSCyril Chemparathy
7092b62997cSCyril Chemparathy if (desc)
7102b62997cSCyril Chemparathy priv->desc_free = desc_read_ptr(desc, hw_next);
7112b62997cSCyril Chemparathy return desc;
7122b62997cSCyril Chemparathy }
7132b62997cSCyril Chemparathy
cpdma_desc_free(struct cpsw_priv * priv,struct cpdma_desc * desc)7142b62997cSCyril Chemparathy static void cpdma_desc_free(struct cpsw_priv *priv, struct cpdma_desc *desc)
7152b62997cSCyril Chemparathy {
7162b62997cSCyril Chemparathy if (desc) {
7172b62997cSCyril Chemparathy desc_write(desc, hw_next, priv->desc_free);
7182b62997cSCyril Chemparathy priv->desc_free = desc;
7192b62997cSCyril Chemparathy }
7202b62997cSCyril Chemparathy }
7212b62997cSCyril Chemparathy
cpdma_submit(struct cpsw_priv * priv,struct cpdma_chan * chan,void * buffer,int len)7222b62997cSCyril Chemparathy static int cpdma_submit(struct cpsw_priv *priv, struct cpdma_chan *chan,
7232b62997cSCyril Chemparathy void *buffer, int len)
7242b62997cSCyril Chemparathy {
7252b62997cSCyril Chemparathy struct cpdma_desc *desc, *prev;
7262b62997cSCyril Chemparathy u32 mode;
7272b62997cSCyril Chemparathy
7282b62997cSCyril Chemparathy desc = cpdma_desc_alloc(priv);
7292b62997cSCyril Chemparathy if (!desc)
7302b62997cSCyril Chemparathy return -ENOMEM;
7312b62997cSCyril Chemparathy
7322b62997cSCyril Chemparathy if (len < PKT_MIN)
7332b62997cSCyril Chemparathy len = PKT_MIN;
7342b62997cSCyril Chemparathy
7352b62997cSCyril Chemparathy mode = CPDMA_DESC_OWNER | CPDMA_DESC_SOP | CPDMA_DESC_EOP;
7362b62997cSCyril Chemparathy
7372b62997cSCyril Chemparathy desc_write(desc, hw_next, 0);
7382b62997cSCyril Chemparathy desc_write(desc, hw_buffer, buffer);
7392b62997cSCyril Chemparathy desc_write(desc, hw_len, len);
7402b62997cSCyril Chemparathy desc_write(desc, hw_mode, mode | len);
7412b62997cSCyril Chemparathy desc_write(desc, sw_buffer, buffer);
7422b62997cSCyril Chemparathy desc_write(desc, sw_len, len);
7432b62997cSCyril Chemparathy
7442b62997cSCyril Chemparathy if (!chan->head) {
7452b62997cSCyril Chemparathy /* simple case - first packet enqueued */
7462b62997cSCyril Chemparathy chan->head = desc;
7472b62997cSCyril Chemparathy chan->tail = desc;
7482b62997cSCyril Chemparathy chan_write(chan, hdp, desc);
7492b62997cSCyril Chemparathy goto done;
7502b62997cSCyril Chemparathy }
7512b62997cSCyril Chemparathy
7522b62997cSCyril Chemparathy /* not the first packet - enqueue at the tail */
7532b62997cSCyril Chemparathy prev = chan->tail;
7542b62997cSCyril Chemparathy desc_write(prev, hw_next, desc);
7552b62997cSCyril Chemparathy chan->tail = desc;
7562b62997cSCyril Chemparathy
7572b62997cSCyril Chemparathy /* next check if EOQ has been triggered already */
7582b62997cSCyril Chemparathy if (desc_read(prev, hw_mode) & CPDMA_DESC_EOQ)
7592b62997cSCyril Chemparathy chan_write(chan, hdp, desc);
7602b62997cSCyril Chemparathy
7612b62997cSCyril Chemparathy done:
7622b62997cSCyril Chemparathy if (chan->rxfree)
7632b62997cSCyril Chemparathy chan_write(chan, rxfree, 1);
7642b62997cSCyril Chemparathy return 0;
7652b62997cSCyril Chemparathy }
7662b62997cSCyril Chemparathy
cpdma_process(struct cpsw_priv * priv,struct cpdma_chan * chan,void ** buffer,int * len)7672b62997cSCyril Chemparathy static int cpdma_process(struct cpsw_priv *priv, struct cpdma_chan *chan,
7682b62997cSCyril Chemparathy void **buffer, int *len)
7692b62997cSCyril Chemparathy {
7702b62997cSCyril Chemparathy struct cpdma_desc *desc = chan->head;
7712b62997cSCyril Chemparathy u32 status;
7722b62997cSCyril Chemparathy
7732b62997cSCyril Chemparathy if (!desc)
7742b62997cSCyril Chemparathy return -ENOENT;
7752b62997cSCyril Chemparathy
7762b62997cSCyril Chemparathy status = desc_read(desc, hw_mode);
7772b62997cSCyril Chemparathy
7782b62997cSCyril Chemparathy if (len)
7792b62997cSCyril Chemparathy *len = status & 0x7ff;
7802b62997cSCyril Chemparathy
7812b62997cSCyril Chemparathy if (buffer)
7822b62997cSCyril Chemparathy *buffer = desc_read_ptr(desc, sw_buffer);
7832b62997cSCyril Chemparathy
7842b62997cSCyril Chemparathy if (status & CPDMA_DESC_OWNER) {
7852b62997cSCyril Chemparathy if (chan_read(chan, hdp) == 0) {
7862b62997cSCyril Chemparathy if (desc_read(desc, hw_mode) & CPDMA_DESC_OWNER)
7872b62997cSCyril Chemparathy chan_write(chan, hdp, desc);
7882b62997cSCyril Chemparathy }
7892b62997cSCyril Chemparathy
7902b62997cSCyril Chemparathy return -EBUSY;
7912b62997cSCyril Chemparathy }
7922b62997cSCyril Chemparathy
7932b62997cSCyril Chemparathy chan->head = desc_read_ptr(desc, hw_next);
7942b62997cSCyril Chemparathy chan_write(chan, cp, desc);
7952b62997cSCyril Chemparathy
7962b62997cSCyril Chemparathy cpdma_desc_free(priv, desc);
7972b62997cSCyril Chemparathy return 0;
7982b62997cSCyril Chemparathy }
7992b62997cSCyril Chemparathy
_cpsw_init(struct cpsw_priv * priv,u8 * enetaddr)800bcd5eedfSMugunthan V N static int _cpsw_init(struct cpsw_priv *priv, u8 *enetaddr)
8012b62997cSCyril Chemparathy {
8022b62997cSCyril Chemparathy struct cpsw_slave *slave;
8032b62997cSCyril Chemparathy int i, ret;
8042b62997cSCyril Chemparathy
8052b62997cSCyril Chemparathy /* soft reset the controller and initialize priv */
8062b62997cSCyril Chemparathy setbit_and_wait_for_clear32(&priv->regs->soft_reset);
8072b62997cSCyril Chemparathy
8082b62997cSCyril Chemparathy /* initialize and reset the address lookup engine */
8092b62997cSCyril Chemparathy cpsw_ale_enable(priv, 1);
8102b62997cSCyril Chemparathy cpsw_ale_clear(priv, 1);
8112b62997cSCyril Chemparathy cpsw_ale_vlan_aware(priv, 0); /* vlan unaware mode */
8122b62997cSCyril Chemparathy
8132b62997cSCyril Chemparathy /* setup host port priority mapping */
8142b62997cSCyril Chemparathy __raw_writel(0x76543210, &priv->host_port_regs->cpdma_tx_pri_map);
8152b62997cSCyril Chemparathy __raw_writel(0, &priv->host_port_regs->cpdma_rx_chan_map);
8162b62997cSCyril Chemparathy
8172b62997cSCyril Chemparathy /* disable priority elevation and enable statistics on all ports */
8182b62997cSCyril Chemparathy __raw_writel(0, &priv->regs->ptype);
8192b62997cSCyril Chemparathy
8202b62997cSCyril Chemparathy /* enable statistics collection only on the host port */
8212b62997cSCyril Chemparathy __raw_writel(BIT(priv->host_port), &priv->regs->stat_port_en);
822454ac635SMugunthan V N __raw_writel(0x7, &priv->regs->stat_port_en);
8232b62997cSCyril Chemparathy
8242b62997cSCyril Chemparathy cpsw_ale_port_state(priv, priv->host_port, ALE_PORT_STATE_FORWARD);
8252b62997cSCyril Chemparathy
826bcd5eedfSMugunthan V N cpsw_ale_add_ucast(priv, enetaddr, priv->host_port, ALE_SECURE);
8270adb5b76SJoe Hershberger cpsw_ale_add_mcast(priv, net_bcast_ethaddr, 1 << priv->host_port);
8282b62997cSCyril Chemparathy
8297a022753SMugunthan V N for_active_slave(slave, priv)
8302b62997cSCyril Chemparathy cpsw_slave_init(slave, priv);
8312b62997cSCyril Chemparathy
83296d1d84cSSekhar Nori ret = cpsw_update_link(priv);
83396d1d84cSSekhar Nori if (ret)
83496d1d84cSSekhar Nori goto out;
8352b62997cSCyril Chemparathy
8362b62997cSCyril Chemparathy /* init descriptor pool */
8372b62997cSCyril Chemparathy for (i = 0; i < NUM_DESCS; i++) {
8382b62997cSCyril Chemparathy desc_write(&priv->descs[i], hw_next,
8392b62997cSCyril Chemparathy (i == (NUM_DESCS - 1)) ? 0 : &priv->descs[i+1]);
8402b62997cSCyril Chemparathy }
8412b62997cSCyril Chemparathy priv->desc_free = &priv->descs[0];
8422b62997cSCyril Chemparathy
8432b62997cSCyril Chemparathy /* initialize channels */
8442b62997cSCyril Chemparathy if (priv->data.version == CPSW_CTRL_VERSION_2) {
8452b62997cSCyril Chemparathy memset(&priv->rx_chan, 0, sizeof(struct cpdma_chan));
8462b62997cSCyril Chemparathy priv->rx_chan.hdp = priv->dma_regs + CPDMA_RXHDP_VER2;
8472b62997cSCyril Chemparathy priv->rx_chan.cp = priv->dma_regs + CPDMA_RXCP_VER2;
8482b62997cSCyril Chemparathy priv->rx_chan.rxfree = priv->dma_regs + CPDMA_RXFREE;
8492b62997cSCyril Chemparathy
8502b62997cSCyril Chemparathy memset(&priv->tx_chan, 0, sizeof(struct cpdma_chan));
8512b62997cSCyril Chemparathy priv->tx_chan.hdp = priv->dma_regs + CPDMA_TXHDP_VER2;
8522b62997cSCyril Chemparathy priv->tx_chan.cp = priv->dma_regs + CPDMA_TXCP_VER2;
8532b62997cSCyril Chemparathy } else {
8542b62997cSCyril Chemparathy memset(&priv->rx_chan, 0, sizeof(struct cpdma_chan));
8552b62997cSCyril Chemparathy priv->rx_chan.hdp = priv->dma_regs + CPDMA_RXHDP_VER1;
8562b62997cSCyril Chemparathy priv->rx_chan.cp = priv->dma_regs + CPDMA_RXCP_VER1;
8572b62997cSCyril Chemparathy priv->rx_chan.rxfree = priv->dma_regs + CPDMA_RXFREE;
8582b62997cSCyril Chemparathy
8592b62997cSCyril Chemparathy memset(&priv->tx_chan, 0, sizeof(struct cpdma_chan));
8602b62997cSCyril Chemparathy priv->tx_chan.hdp = priv->dma_regs + CPDMA_TXHDP_VER1;
8612b62997cSCyril Chemparathy priv->tx_chan.cp = priv->dma_regs + CPDMA_TXCP_VER1;
8622b62997cSCyril Chemparathy }
8632b62997cSCyril Chemparathy
8642b62997cSCyril Chemparathy /* clear dma state */
8652b62997cSCyril Chemparathy setbit_and_wait_for_clear32(priv->dma_regs + CPDMA_SOFTRESET);
8662b62997cSCyril Chemparathy
8672b62997cSCyril Chemparathy if (priv->data.version == CPSW_CTRL_VERSION_2) {
8682b62997cSCyril Chemparathy for (i = 0; i < priv->data.channels; i++) {
8692b62997cSCyril Chemparathy __raw_writel(0, priv->dma_regs + CPDMA_RXHDP_VER2 + 4
8702b62997cSCyril Chemparathy * i);
8712b62997cSCyril Chemparathy __raw_writel(0, priv->dma_regs + CPDMA_RXFREE + 4
8722b62997cSCyril Chemparathy * i);
8732b62997cSCyril Chemparathy __raw_writel(0, priv->dma_regs + CPDMA_RXCP_VER2 + 4
8742b62997cSCyril Chemparathy * i);
8752b62997cSCyril Chemparathy __raw_writel(0, priv->dma_regs + CPDMA_TXHDP_VER2 + 4
8762b62997cSCyril Chemparathy * i);
8772b62997cSCyril Chemparathy __raw_writel(0, priv->dma_regs + CPDMA_TXCP_VER2 + 4
8782b62997cSCyril Chemparathy * i);
8792b62997cSCyril Chemparathy }
8802b62997cSCyril Chemparathy } else {
8812b62997cSCyril Chemparathy for (i = 0; i < priv->data.channels; i++) {
8822b62997cSCyril Chemparathy __raw_writel(0, priv->dma_regs + CPDMA_RXHDP_VER1 + 4
8832b62997cSCyril Chemparathy * i);
8842b62997cSCyril Chemparathy __raw_writel(0, priv->dma_regs + CPDMA_RXFREE + 4
8852b62997cSCyril Chemparathy * i);
8862b62997cSCyril Chemparathy __raw_writel(0, priv->dma_regs + CPDMA_RXCP_VER1 + 4
8872b62997cSCyril Chemparathy * i);
8882b62997cSCyril Chemparathy __raw_writel(0, priv->dma_regs + CPDMA_TXHDP_VER1 + 4
8892b62997cSCyril Chemparathy * i);
8902b62997cSCyril Chemparathy __raw_writel(0, priv->dma_regs + CPDMA_TXCP_VER1 + 4
8912b62997cSCyril Chemparathy * i);
8922b62997cSCyril Chemparathy
8932b62997cSCyril Chemparathy }
8942b62997cSCyril Chemparathy }
8952b62997cSCyril Chemparathy
8962b62997cSCyril Chemparathy __raw_writel(1, priv->dma_regs + CPDMA_TXCONTROL);
8972b62997cSCyril Chemparathy __raw_writel(1, priv->dma_regs + CPDMA_RXCONTROL);
8982b62997cSCyril Chemparathy
8992b62997cSCyril Chemparathy /* submit rx descs */
9002b62997cSCyril Chemparathy for (i = 0; i < PKTBUFSRX; i++) {
9011fd92db8SJoe Hershberger ret = cpdma_submit(priv, &priv->rx_chan, net_rx_packets[i],
9022b62997cSCyril Chemparathy PKTSIZE);
9032b62997cSCyril Chemparathy if (ret < 0) {
9042b62997cSCyril Chemparathy printf("error %d submitting rx desc\n", ret);
9052b62997cSCyril Chemparathy break;
9062b62997cSCyril Chemparathy }
9072b62997cSCyril Chemparathy }
9082b62997cSCyril Chemparathy
90996d1d84cSSekhar Nori out:
91096d1d84cSSekhar Nori return ret;
9112b62997cSCyril Chemparathy }
9122b62997cSCyril Chemparathy
_cpsw_halt(struct cpsw_priv * priv)913bcd5eedfSMugunthan V N static void _cpsw_halt(struct cpsw_priv *priv)
9142b62997cSCyril Chemparathy {
9152b62997cSCyril Chemparathy writel(0, priv->dma_regs + CPDMA_TXCONTROL);
9162b62997cSCyril Chemparathy writel(0, priv->dma_regs + CPDMA_RXCONTROL);
9172b62997cSCyril Chemparathy
9182b62997cSCyril Chemparathy /* soft reset the controller and initialize priv */
9192b62997cSCyril Chemparathy setbit_and_wait_for_clear32(&priv->regs->soft_reset);
9202b62997cSCyril Chemparathy
9212b62997cSCyril Chemparathy /* clear dma state */
9222b62997cSCyril Chemparathy setbit_and_wait_for_clear32(priv->dma_regs + CPDMA_SOFTRESET);
9232b62997cSCyril Chemparathy
9242b62997cSCyril Chemparathy }
9252b62997cSCyril Chemparathy
_cpsw_send(struct cpsw_priv * priv,void * packet,int length)926bcd5eedfSMugunthan V N static int _cpsw_send(struct cpsw_priv *priv, void *packet, int length)
9272b62997cSCyril Chemparathy {
9282b62997cSCyril Chemparathy void *buffer;
9292b62997cSCyril Chemparathy int len;
9302b62997cSCyril Chemparathy int timeout = CPDMA_TIMEOUT;
9312b62997cSCyril Chemparathy
9322b62997cSCyril Chemparathy flush_dcache_range((unsigned long)packet,
9331f01962eSLokesh Vutla (unsigned long)packet + ALIGN(length, PKTALIGN));
9342b62997cSCyril Chemparathy
9352b62997cSCyril Chemparathy /* first reap completed packets */
9362b62997cSCyril Chemparathy while (timeout-- &&
9372b62997cSCyril Chemparathy (cpdma_process(priv, &priv->tx_chan, &buffer, &len) >= 0))
9382b62997cSCyril Chemparathy ;
9392b62997cSCyril Chemparathy
9402b62997cSCyril Chemparathy if (timeout == -1) {
9412b62997cSCyril Chemparathy printf("cpdma_process timeout\n");
9422b62997cSCyril Chemparathy return -ETIMEDOUT;
9432b62997cSCyril Chemparathy }
9442b62997cSCyril Chemparathy
9452b62997cSCyril Chemparathy return cpdma_submit(priv, &priv->tx_chan, packet, length);
9462b62997cSCyril Chemparathy }
9472b62997cSCyril Chemparathy
_cpsw_recv(struct cpsw_priv * priv,uchar ** pkt)948bcd5eedfSMugunthan V N static int _cpsw_recv(struct cpsw_priv *priv, uchar **pkt)
9492b62997cSCyril Chemparathy {
9502b62997cSCyril Chemparathy void *buffer;
9512b62997cSCyril Chemparathy int len;
952bcd5eedfSMugunthan V N int ret = -EAGAIN;
9532b62997cSCyril Chemparathy
954bcd5eedfSMugunthan V N ret = cpdma_process(priv, &priv->rx_chan, &buffer, &len);
955bcd5eedfSMugunthan V N if (ret < 0)
956bcd5eedfSMugunthan V N return ret;
957bcd5eedfSMugunthan V N
9582b62997cSCyril Chemparathy invalidate_dcache_range((unsigned long)buffer,
9592b62997cSCyril Chemparathy (unsigned long)buffer + PKTSIZE_ALIGN);
960bcd5eedfSMugunthan V N *pkt = buffer;
9612b62997cSCyril Chemparathy
962bcd5eedfSMugunthan V N return len;
9632b62997cSCyril Chemparathy }
9642b62997cSCyril Chemparathy
cpsw_slave_setup(struct cpsw_slave * slave,int slave_num,struct cpsw_priv * priv)9652b62997cSCyril Chemparathy static void cpsw_slave_setup(struct cpsw_slave *slave, int slave_num,
9662b62997cSCyril Chemparathy struct cpsw_priv *priv)
9672b62997cSCyril Chemparathy {
9682b62997cSCyril Chemparathy void *regs = priv->regs;
9692b62997cSCyril Chemparathy struct cpsw_slave_data *data = priv->data.slave_data + slave_num;
9702b62997cSCyril Chemparathy slave->slave_num = slave_num;
9712b62997cSCyril Chemparathy slave->data = data;
9722b62997cSCyril Chemparathy slave->regs = regs + data->slave_reg_ofs;
9732b62997cSCyril Chemparathy slave->sliver = regs + data->sliver_reg_ofs;
9742b62997cSCyril Chemparathy }
9752b62997cSCyril Chemparathy
cpsw_phy_init(struct cpsw_priv * priv,struct cpsw_slave * slave)976bcd5eedfSMugunthan V N static int cpsw_phy_init(struct cpsw_priv *priv, struct cpsw_slave *slave)
9772b62997cSCyril Chemparathy {
9782b62997cSCyril Chemparathy struct phy_device *phydev;
979ef59bb7cSIlya Ledvich u32 supported = PHY_GBIT_FEATURES;
9802b62997cSCyril Chemparathy
981cdd0729eSYegor Yefremov phydev = phy_connect(priv->bus,
9829c653aadSMugunthan V N slave->data->phy_addr,
983bcd5eedfSMugunthan V N priv->dev,
984cdd0729eSYegor Yefremov slave->data->phy_if);
9852b62997cSCyril Chemparathy
98693ff2552SHeiko Schocher if (!phydev)
98793ff2552SHeiko Schocher return -1;
98893ff2552SHeiko Schocher
9892b62997cSCyril Chemparathy phydev->supported &= supported;
9902b62997cSCyril Chemparathy phydev->advertising = phydev->supported;
9912b62997cSCyril Chemparathy
992cb386227SDan Murphy #ifdef CONFIG_DM_ETH
993cb386227SDan Murphy if (slave->data->phy_of_handle)
994e160f7d4SSimon Glass dev_set_of_offset(phydev->dev, slave->data->phy_of_handle);
995cb386227SDan Murphy #endif
996cb386227SDan Murphy
9972b62997cSCyril Chemparathy priv->phydev = phydev;
9982b62997cSCyril Chemparathy phy_config(phydev);
9992b62997cSCyril Chemparathy
10002b62997cSCyril Chemparathy return 1;
10012b62997cSCyril Chemparathy }
10022b62997cSCyril Chemparathy
_cpsw_register(struct cpsw_priv * priv)1003bcd5eedfSMugunthan V N int _cpsw_register(struct cpsw_priv *priv)
10042b62997cSCyril Chemparathy {
10052b62997cSCyril Chemparathy struct cpsw_slave *slave;
1006bcd5eedfSMugunthan V N struct cpsw_platform_data *data = &priv->data;
10072b62997cSCyril Chemparathy void *regs = (void *)data->cpsw_base;
10082b62997cSCyril Chemparathy
10092b62997cSCyril Chemparathy priv->slaves = malloc(sizeof(struct cpsw_slave) * data->slaves);
10102b62997cSCyril Chemparathy if (!priv->slaves) {
10112b62997cSCyril Chemparathy return -ENOMEM;
10122b62997cSCyril Chemparathy }
10132b62997cSCyril Chemparathy
10142b62997cSCyril Chemparathy priv->host_port = data->host_port_num;
10152b62997cSCyril Chemparathy priv->regs = regs;
10162b62997cSCyril Chemparathy priv->host_port_regs = regs + data->host_port_reg_ofs;
10172b62997cSCyril Chemparathy priv->dma_regs = regs + data->cpdma_reg_ofs;
10182b62997cSCyril Chemparathy priv->ale_regs = regs + data->ale_reg_ofs;
10192bf36ac6SMugunthan V N priv->descs = (void *)regs + data->bd_ram_ofs;
10202b62997cSCyril Chemparathy
10212b62997cSCyril Chemparathy int idx = 0;
10222b62997cSCyril Chemparathy
10232b62997cSCyril Chemparathy for_each_slave(slave, priv) {
10242b62997cSCyril Chemparathy cpsw_slave_setup(slave, idx, priv);
10252b62997cSCyril Chemparathy idx = idx + 1;
10262b62997cSCyril Chemparathy }
10272b62997cSCyril Chemparathy
1028bcd5eedfSMugunthan V N cpsw_mdio_init(priv->dev->name, data->mdio_base, data->mdio_div);
1029bcd5eedfSMugunthan V N priv->bus = miiphy_get_dev_by_name(priv->dev->name);
1030bcd5eedfSMugunthan V N for_active_slave(slave, priv)
1031bcd5eedfSMugunthan V N cpsw_phy_init(priv, slave);
1032bcd5eedfSMugunthan V N
1033bcd5eedfSMugunthan V N return 0;
1034bcd5eedfSMugunthan V N }
1035bcd5eedfSMugunthan V N
10364cc77895SMugunthan V N #ifndef CONFIG_DM_ETH
cpsw_init(struct eth_device * dev,bd_t * bis)1037bcd5eedfSMugunthan V N static int cpsw_init(struct eth_device *dev, bd_t *bis)
1038bcd5eedfSMugunthan V N {
1039bcd5eedfSMugunthan V N struct cpsw_priv *priv = dev->priv;
1040bcd5eedfSMugunthan V N
1041bcd5eedfSMugunthan V N return _cpsw_init(priv, dev->enetaddr);
1042bcd5eedfSMugunthan V N }
1043bcd5eedfSMugunthan V N
cpsw_halt(struct eth_device * dev)1044bcd5eedfSMugunthan V N static void cpsw_halt(struct eth_device *dev)
1045bcd5eedfSMugunthan V N {
1046bcd5eedfSMugunthan V N struct cpsw_priv *priv = dev->priv;
1047bcd5eedfSMugunthan V N
1048bcd5eedfSMugunthan V N return _cpsw_halt(priv);
1049bcd5eedfSMugunthan V N }
1050bcd5eedfSMugunthan V N
cpsw_send(struct eth_device * dev,void * packet,int length)1051bcd5eedfSMugunthan V N static int cpsw_send(struct eth_device *dev, void *packet, int length)
1052bcd5eedfSMugunthan V N {
1053bcd5eedfSMugunthan V N struct cpsw_priv *priv = dev->priv;
1054bcd5eedfSMugunthan V N
1055bcd5eedfSMugunthan V N return _cpsw_send(priv, packet, length);
1056bcd5eedfSMugunthan V N }
1057bcd5eedfSMugunthan V N
cpsw_recv(struct eth_device * dev)1058bcd5eedfSMugunthan V N static int cpsw_recv(struct eth_device *dev)
1059bcd5eedfSMugunthan V N {
1060bcd5eedfSMugunthan V N struct cpsw_priv *priv = dev->priv;
1061bcd5eedfSMugunthan V N uchar *pkt = NULL;
1062bcd5eedfSMugunthan V N int len;
1063bcd5eedfSMugunthan V N
1064bcd5eedfSMugunthan V N len = _cpsw_recv(priv, &pkt);
1065bcd5eedfSMugunthan V N
1066bcd5eedfSMugunthan V N if (len > 0) {
1067bcd5eedfSMugunthan V N net_process_received_packet(pkt, len);
1068bcd5eedfSMugunthan V N cpdma_submit(priv, &priv->rx_chan, pkt, PKTSIZE);
1069bcd5eedfSMugunthan V N }
1070bcd5eedfSMugunthan V N
1071bcd5eedfSMugunthan V N return len;
1072bcd5eedfSMugunthan V N }
1073bcd5eedfSMugunthan V N
cpsw_register(struct cpsw_platform_data * data)1074bcd5eedfSMugunthan V N int cpsw_register(struct cpsw_platform_data *data)
1075bcd5eedfSMugunthan V N {
1076bcd5eedfSMugunthan V N struct cpsw_priv *priv;
1077bcd5eedfSMugunthan V N struct eth_device *dev;
1078bcd5eedfSMugunthan V N int ret;
1079bcd5eedfSMugunthan V N
1080bcd5eedfSMugunthan V N dev = calloc(sizeof(*dev), 1);
1081bcd5eedfSMugunthan V N if (!dev)
1082bcd5eedfSMugunthan V N return -ENOMEM;
1083bcd5eedfSMugunthan V N
1084bcd5eedfSMugunthan V N priv = calloc(sizeof(*priv), 1);
1085bcd5eedfSMugunthan V N if (!priv) {
1086bcd5eedfSMugunthan V N free(dev);
1087bcd5eedfSMugunthan V N return -ENOMEM;
1088bcd5eedfSMugunthan V N }
1089bcd5eedfSMugunthan V N
1090bcd5eedfSMugunthan V N priv->dev = dev;
1091bcd5eedfSMugunthan V N priv->data = *data;
1092bcd5eedfSMugunthan V N
10932b62997cSCyril Chemparathy strcpy(dev->name, "cpsw");
10942b62997cSCyril Chemparathy dev->iobase = 0;
10952b62997cSCyril Chemparathy dev->init = cpsw_init;
10962b62997cSCyril Chemparathy dev->halt = cpsw_halt;
10972b62997cSCyril Chemparathy dev->send = cpsw_send;
10982b62997cSCyril Chemparathy dev->recv = cpsw_recv;
10992b62997cSCyril Chemparathy dev->priv = priv;
11002b62997cSCyril Chemparathy
11012b62997cSCyril Chemparathy eth_register(dev);
11022b62997cSCyril Chemparathy
1103bcd5eedfSMugunthan V N ret = _cpsw_register(priv);
1104bcd5eedfSMugunthan V N if (ret < 0) {
1105bcd5eedfSMugunthan V N eth_unregister(dev);
1106bcd5eedfSMugunthan V N free(dev);
1107bcd5eedfSMugunthan V N free(priv);
1108bcd5eedfSMugunthan V N return ret;
1109bcd5eedfSMugunthan V N }
11102b62997cSCyril Chemparathy
11112b62997cSCyril Chemparathy return 1;
11122b62997cSCyril Chemparathy }
11134cc77895SMugunthan V N #else
cpsw_eth_start(struct udevice * dev)11144cc77895SMugunthan V N static int cpsw_eth_start(struct udevice *dev)
11154cc77895SMugunthan V N {
11164cc77895SMugunthan V N struct eth_pdata *pdata = dev_get_platdata(dev);
11174cc77895SMugunthan V N struct cpsw_priv *priv = dev_get_priv(dev);
11184cc77895SMugunthan V N
11194cc77895SMugunthan V N return _cpsw_init(priv, pdata->enetaddr);
11204cc77895SMugunthan V N }
11214cc77895SMugunthan V N
cpsw_eth_send(struct udevice * dev,void * packet,int length)11224cc77895SMugunthan V N static int cpsw_eth_send(struct udevice *dev, void *packet, int length)
11234cc77895SMugunthan V N {
11244cc77895SMugunthan V N struct cpsw_priv *priv = dev_get_priv(dev);
11254cc77895SMugunthan V N
11264cc77895SMugunthan V N return _cpsw_send(priv, packet, length);
11274cc77895SMugunthan V N }
11284cc77895SMugunthan V N
cpsw_eth_recv(struct udevice * dev,int flags,uchar ** packetp)11294cc77895SMugunthan V N static int cpsw_eth_recv(struct udevice *dev, int flags, uchar **packetp)
11304cc77895SMugunthan V N {
11314cc77895SMugunthan V N struct cpsw_priv *priv = dev_get_priv(dev);
11324cc77895SMugunthan V N
11334cc77895SMugunthan V N return _cpsw_recv(priv, packetp);
11344cc77895SMugunthan V N }
11354cc77895SMugunthan V N
cpsw_eth_free_pkt(struct udevice * dev,uchar * packet,int length)11364cc77895SMugunthan V N static int cpsw_eth_free_pkt(struct udevice *dev, uchar *packet,
11374cc77895SMugunthan V N int length)
11384cc77895SMugunthan V N {
11394cc77895SMugunthan V N struct cpsw_priv *priv = dev_get_priv(dev);
11404cc77895SMugunthan V N
11414cc77895SMugunthan V N return cpdma_submit(priv, &priv->rx_chan, packet, PKTSIZE);
11424cc77895SMugunthan V N }
11434cc77895SMugunthan V N
cpsw_eth_stop(struct udevice * dev)11444cc77895SMugunthan V N static void cpsw_eth_stop(struct udevice *dev)
11454cc77895SMugunthan V N {
11464cc77895SMugunthan V N struct cpsw_priv *priv = dev_get_priv(dev);
11474cc77895SMugunthan V N
11484cc77895SMugunthan V N return _cpsw_halt(priv);
11494cc77895SMugunthan V N }
11504cc77895SMugunthan V N
11514cc77895SMugunthan V N
cpsw_eth_probe(struct udevice * dev)11524cc77895SMugunthan V N static int cpsw_eth_probe(struct udevice *dev)
11534cc77895SMugunthan V N {
11544cc77895SMugunthan V N struct cpsw_priv *priv = dev_get_priv(dev);
11554cc77895SMugunthan V N
11564cc77895SMugunthan V N priv->dev = dev;
11574cc77895SMugunthan V N
11584cc77895SMugunthan V N return _cpsw_register(priv);
11594cc77895SMugunthan V N }
11604cc77895SMugunthan V N
11614cc77895SMugunthan V N static const struct eth_ops cpsw_eth_ops = {
11624cc77895SMugunthan V N .start = cpsw_eth_start,
11634cc77895SMugunthan V N .send = cpsw_eth_send,
11644cc77895SMugunthan V N .recv = cpsw_eth_recv,
11654cc77895SMugunthan V N .free_pkt = cpsw_eth_free_pkt,
11664cc77895SMugunthan V N .stop = cpsw_eth_stop,
11674cc77895SMugunthan V N };
11684cc77895SMugunthan V N
cpsw_get_addr_by_node(const void * fdt,int node)116966e740cbSMugunthan V N static inline fdt_addr_t cpsw_get_addr_by_node(const void *fdt, int node)
117066e740cbSMugunthan V N {
11716e06acb7SStephen Warren return fdtdec_get_addr_size_auto_noparent(fdt, node, "reg", 0, NULL,
11726e06acb7SStephen Warren false);
117366e740cbSMugunthan V N }
117466e740cbSMugunthan V N
cpsw_gmii_sel_am3352(struct cpsw_priv * priv,phy_interface_t phy_mode)1175ab971530SMugunthan V N static void cpsw_gmii_sel_am3352(struct cpsw_priv *priv,
1176ab971530SMugunthan V N phy_interface_t phy_mode)
1177ab971530SMugunthan V N {
1178ab971530SMugunthan V N u32 reg;
1179ab971530SMugunthan V N u32 mask;
1180ab971530SMugunthan V N u32 mode = 0;
1181ab971530SMugunthan V N bool rgmii_id = false;
1182ab971530SMugunthan V N int slave = priv->data.active_slave;
1183ab971530SMugunthan V N
1184ab971530SMugunthan V N reg = readl(priv->data.gmii_sel);
1185ab971530SMugunthan V N
1186ab971530SMugunthan V N switch (phy_mode) {
1187ab971530SMugunthan V N case PHY_INTERFACE_MODE_RMII:
1188ab971530SMugunthan V N mode = AM33XX_GMII_SEL_MODE_RMII;
1189ab971530SMugunthan V N break;
1190ab971530SMugunthan V N
1191ab971530SMugunthan V N case PHY_INTERFACE_MODE_RGMII:
1192ab971530SMugunthan V N mode = AM33XX_GMII_SEL_MODE_RGMII;
1193ab971530SMugunthan V N break;
1194ab971530SMugunthan V N case PHY_INTERFACE_MODE_RGMII_ID:
1195ab971530SMugunthan V N case PHY_INTERFACE_MODE_RGMII_RXID:
1196ab971530SMugunthan V N case PHY_INTERFACE_MODE_RGMII_TXID:
1197ab971530SMugunthan V N mode = AM33XX_GMII_SEL_MODE_RGMII;
1198ab971530SMugunthan V N rgmii_id = true;
1199ab971530SMugunthan V N break;
1200ab971530SMugunthan V N
1201ab971530SMugunthan V N case PHY_INTERFACE_MODE_MII:
1202ab971530SMugunthan V N default:
1203ab971530SMugunthan V N mode = AM33XX_GMII_SEL_MODE_MII;
1204ab971530SMugunthan V N break;
1205ab971530SMugunthan V N };
1206ab971530SMugunthan V N
1207ab971530SMugunthan V N mask = GMII_SEL_MODE_MASK << (slave * 2) | BIT(slave + 6);
1208ab971530SMugunthan V N mode <<= slave * 2;
1209ab971530SMugunthan V N
1210ab971530SMugunthan V N if (priv->data.rmii_clock_external) {
1211ab971530SMugunthan V N if (slave == 0)
1212ab971530SMugunthan V N mode |= AM33XX_GMII_SEL_RMII1_IO_CLK_EN;
1213ab971530SMugunthan V N else
1214ab971530SMugunthan V N mode |= AM33XX_GMII_SEL_RMII2_IO_CLK_EN;
1215ab971530SMugunthan V N }
1216ab971530SMugunthan V N
1217ab971530SMugunthan V N if (rgmii_id) {
1218ab971530SMugunthan V N if (slave == 0)
1219ab971530SMugunthan V N mode |= AM33XX_GMII_SEL_RGMII1_IDMODE;
1220ab971530SMugunthan V N else
1221ab971530SMugunthan V N mode |= AM33XX_GMII_SEL_RGMII2_IDMODE;
1222ab971530SMugunthan V N }
1223ab971530SMugunthan V N
1224ab971530SMugunthan V N reg &= ~mask;
1225ab971530SMugunthan V N reg |= mode;
1226ab971530SMugunthan V N
1227ab971530SMugunthan V N writel(reg, priv->data.gmii_sel);
1228ab971530SMugunthan V N }
1229ab971530SMugunthan V N
cpsw_gmii_sel_dra7xx(struct cpsw_priv * priv,phy_interface_t phy_mode)1230ab971530SMugunthan V N static void cpsw_gmii_sel_dra7xx(struct cpsw_priv *priv,
1231ab971530SMugunthan V N phy_interface_t phy_mode)
1232ab971530SMugunthan V N {
1233ab971530SMugunthan V N u32 reg;
1234ab971530SMugunthan V N u32 mask;
1235ab971530SMugunthan V N u32 mode = 0;
1236ab971530SMugunthan V N int slave = priv->data.active_slave;
1237ab971530SMugunthan V N
1238ab971530SMugunthan V N reg = readl(priv->data.gmii_sel);
1239ab971530SMugunthan V N
1240ab971530SMugunthan V N switch (phy_mode) {
1241ab971530SMugunthan V N case PHY_INTERFACE_MODE_RMII:
1242ab971530SMugunthan V N mode = AM33XX_GMII_SEL_MODE_RMII;
1243ab971530SMugunthan V N break;
1244ab971530SMugunthan V N
1245ab971530SMugunthan V N case PHY_INTERFACE_MODE_RGMII:
1246ab971530SMugunthan V N case PHY_INTERFACE_MODE_RGMII_ID:
1247ab971530SMugunthan V N case PHY_INTERFACE_MODE_RGMII_RXID:
1248ab971530SMugunthan V N case PHY_INTERFACE_MODE_RGMII_TXID:
1249ab971530SMugunthan V N mode = AM33XX_GMII_SEL_MODE_RGMII;
1250ab971530SMugunthan V N break;
1251ab971530SMugunthan V N
1252ab971530SMugunthan V N case PHY_INTERFACE_MODE_MII:
1253ab971530SMugunthan V N default:
1254ab971530SMugunthan V N mode = AM33XX_GMII_SEL_MODE_MII;
1255ab971530SMugunthan V N break;
1256ab971530SMugunthan V N };
1257ab971530SMugunthan V N
1258ab971530SMugunthan V N switch (slave) {
1259ab971530SMugunthan V N case 0:
1260ab971530SMugunthan V N mask = GMII_SEL_MODE_MASK;
1261ab971530SMugunthan V N break;
1262ab971530SMugunthan V N case 1:
1263ab971530SMugunthan V N mask = GMII_SEL_MODE_MASK << 4;
1264ab971530SMugunthan V N mode <<= 4;
1265ab971530SMugunthan V N break;
1266ab971530SMugunthan V N default:
1267ab971530SMugunthan V N dev_err(priv->dev, "invalid slave number...\n");
1268ab971530SMugunthan V N return;
1269ab971530SMugunthan V N }
1270ab971530SMugunthan V N
1271ab971530SMugunthan V N if (priv->data.rmii_clock_external)
1272ab971530SMugunthan V N dev_err(priv->dev, "RMII External clock is not supported\n");
1273ab971530SMugunthan V N
1274ab971530SMugunthan V N reg &= ~mask;
1275ab971530SMugunthan V N reg |= mode;
1276ab971530SMugunthan V N
1277ab971530SMugunthan V N writel(reg, priv->data.gmii_sel);
1278ab971530SMugunthan V N }
1279ab971530SMugunthan V N
cpsw_phy_sel(struct cpsw_priv * priv,const char * compat,phy_interface_t phy_mode)1280ab971530SMugunthan V N static void cpsw_phy_sel(struct cpsw_priv *priv, const char *compat,
1281ab971530SMugunthan V N phy_interface_t phy_mode)
1282ab971530SMugunthan V N {
1283ab971530SMugunthan V N if (!strcmp(compat, "ti,am3352-cpsw-phy-sel"))
1284ab971530SMugunthan V N cpsw_gmii_sel_am3352(priv, phy_mode);
1285ab971530SMugunthan V N if (!strcmp(compat, "ti,am43xx-cpsw-phy-sel"))
1286ab971530SMugunthan V N cpsw_gmii_sel_am3352(priv, phy_mode);
1287ab971530SMugunthan V N else if (!strcmp(compat, "ti,dra7xx-cpsw-phy-sel"))
1288ab971530SMugunthan V N cpsw_gmii_sel_dra7xx(priv, phy_mode);
1289ab971530SMugunthan V N }
1290ab971530SMugunthan V N
cpsw_eth_ofdata_to_platdata(struct udevice * dev)12914cc77895SMugunthan V N static int cpsw_eth_ofdata_to_platdata(struct udevice *dev)
12924cc77895SMugunthan V N {
12934cc77895SMugunthan V N struct eth_pdata *pdata = dev_get_platdata(dev);
12944cc77895SMugunthan V N struct cpsw_priv *priv = dev_get_priv(dev);
12952e205ef7SVignesh R struct gpio_desc *mode_gpios;
12964cc77895SMugunthan V N const char *phy_mode;
1297ab971530SMugunthan V N const char *phy_sel_compat = NULL;
12984cc77895SMugunthan V N const void *fdt = gd->fdt_blob;
1299e160f7d4SSimon Glass int node = dev_of_offset(dev);
13004cc77895SMugunthan V N int subnode;
13014cc77895SMugunthan V N int slave_index = 0;
13024cc77895SMugunthan V N int active_slave;
13032e205ef7SVignesh R int num_mode_gpios;
1304e4310566SMugunthan V N int ret;
13054cc77895SMugunthan V N
1306a821c4afSSimon Glass pdata->iobase = devfdt_get_addr(dev);
13074cc77895SMugunthan V N priv->data.version = CPSW_CTRL_VERSION_2;
13084cc77895SMugunthan V N priv->data.bd_ram_ofs = CPSW_BD_OFFSET;
13094cc77895SMugunthan V N priv->data.ale_reg_ofs = CPSW_ALE_OFFSET;
13104cc77895SMugunthan V N priv->data.cpdma_reg_ofs = CPSW_CPDMA_OFFSET;
13114cc77895SMugunthan V N priv->data.mdio_div = CPSW_MDIO_DIV;
13124cc77895SMugunthan V N priv->data.host_port_reg_ofs = CPSW_HOST_PORT_OFFSET,
13134cc77895SMugunthan V N
13144cc77895SMugunthan V N pdata->phy_interface = -1;
13154cc77895SMugunthan V N
13164cc77895SMugunthan V N priv->data.cpsw_base = pdata->iobase;
13174cc77895SMugunthan V N priv->data.channels = fdtdec_get_int(fdt, node, "cpdma_channels", -1);
13184cc77895SMugunthan V N if (priv->data.channels <= 0) {
13194cc77895SMugunthan V N printf("error: cpdma_channels not found in dt\n");
13204cc77895SMugunthan V N return -ENOENT;
13214cc77895SMugunthan V N }
13224cc77895SMugunthan V N
13234cc77895SMugunthan V N priv->data.slaves = fdtdec_get_int(fdt, node, "slaves", -1);
13244cc77895SMugunthan V N if (priv->data.slaves <= 0) {
13254cc77895SMugunthan V N printf("error: slaves not found in dt\n");
13264cc77895SMugunthan V N return -ENOENT;
13274cc77895SMugunthan V N }
13284cc77895SMugunthan V N priv->data.slave_data = malloc(sizeof(struct cpsw_slave_data) *
13294cc77895SMugunthan V N priv->data.slaves);
13304cc77895SMugunthan V N
13314cc77895SMugunthan V N priv->data.ale_entries = fdtdec_get_int(fdt, node, "ale_entries", -1);
13324cc77895SMugunthan V N if (priv->data.ale_entries <= 0) {
13334cc77895SMugunthan V N printf("error: ale_entries not found in dt\n");
13344cc77895SMugunthan V N return -ENOENT;
13354cc77895SMugunthan V N }
13364cc77895SMugunthan V N
13374cc77895SMugunthan V N priv->data.bd_ram_ofs = fdtdec_get_int(fdt, node, "bd_ram_size", -1);
13384cc77895SMugunthan V N if (priv->data.bd_ram_ofs <= 0) {
13394cc77895SMugunthan V N printf("error: bd_ram_size not found in dt\n");
13404cc77895SMugunthan V N return -ENOENT;
13414cc77895SMugunthan V N }
13424cc77895SMugunthan V N
13434cc77895SMugunthan V N priv->data.mac_control = fdtdec_get_int(fdt, node, "mac_control", -1);
13444cc77895SMugunthan V N if (priv->data.mac_control <= 0) {
13454cc77895SMugunthan V N printf("error: ale_entries not found in dt\n");
13464cc77895SMugunthan V N return -ENOENT;
13474cc77895SMugunthan V N }
13484cc77895SMugunthan V N
13492e205ef7SVignesh R num_mode_gpios = gpio_get_list_count(dev, "mode-gpios");
13502e205ef7SVignesh R if (num_mode_gpios > 0) {
13512e205ef7SVignesh R mode_gpios = malloc(sizeof(struct gpio_desc) *
13522e205ef7SVignesh R num_mode_gpios);
13532e205ef7SVignesh R gpio_request_list_by_name(dev, "mode-gpios", mode_gpios,
13542e205ef7SVignesh R num_mode_gpios, GPIOD_IS_OUT);
13552e205ef7SVignesh R free(mode_gpios);
13562e205ef7SVignesh R }
13572e205ef7SVignesh R
13584cc77895SMugunthan V N active_slave = fdtdec_get_int(fdt, node, "active_slave", 0);
13594cc77895SMugunthan V N priv->data.active_slave = active_slave;
13604cc77895SMugunthan V N
1361df87e6b1SSimon Glass fdt_for_each_subnode(subnode, fdt, node) {
13624cc77895SMugunthan V N int len;
13634cc77895SMugunthan V N const char *name;
13644cc77895SMugunthan V N
13654cc77895SMugunthan V N name = fdt_get_name(fdt, subnode, &len);
13664cc77895SMugunthan V N if (!strncmp(name, "mdio", 4)) {
136766e740cbSMugunthan V N u32 mdio_base;
136866e740cbSMugunthan V N
136966e740cbSMugunthan V N mdio_base = cpsw_get_addr_by_node(fdt, subnode);
137066e740cbSMugunthan V N if (mdio_base == FDT_ADDR_T_NONE) {
1371*90aa625cSMasahiro Yamada pr_err("Not able to get MDIO address space\n");
137266e740cbSMugunthan V N return -ENOENT;
137366e740cbSMugunthan V N }
137466e740cbSMugunthan V N priv->data.mdio_base = mdio_base;
13754cc77895SMugunthan V N }
13764cc77895SMugunthan V N
13774cc77895SMugunthan V N if (!strncmp(name, "slave", 5)) {
13784cc77895SMugunthan V N u32 phy_id[2];
13794cc77895SMugunthan V N
1380b2003c54SMugunthan V N if (slave_index >= priv->data.slaves)
1381b2003c54SMugunthan V N continue;
13824cc77895SMugunthan V N phy_mode = fdt_getprop(fdt, subnode, "phy-mode", NULL);
13834cc77895SMugunthan V N if (phy_mode)
13844cc77895SMugunthan V N priv->data.slave_data[slave_index].phy_if =
13854cc77895SMugunthan V N phy_get_interface_by_name(phy_mode);
1386cb386227SDan Murphy
1387cb386227SDan Murphy priv->data.slave_data[slave_index].phy_of_handle =
1388cb386227SDan Murphy fdtdec_lookup_phandle(fdt, subnode,
1389cb386227SDan Murphy "phy-handle");
1390cb386227SDan Murphy
1391cb386227SDan Murphy if (priv->data.slave_data[slave_index].phy_of_handle >= 0) {
1392cb386227SDan Murphy priv->data.slave_data[slave_index].phy_addr =
1393cb386227SDan Murphy fdtdec_get_int(gd->fdt_blob,
1394cb386227SDan Murphy priv->data.slave_data[slave_index].phy_of_handle,
1395cb386227SDan Murphy "reg", -1);
1396cb386227SDan Murphy } else {
1397cb386227SDan Murphy fdtdec_get_int_array(fdt, subnode, "phy_id",
1398cb386227SDan Murphy phy_id, 2);
1399cb386227SDan Murphy priv->data.slave_data[slave_index].phy_addr =
1400cb386227SDan Murphy phy_id[1];
1401cb386227SDan Murphy }
14024cc77895SMugunthan V N slave_index++;
14034cc77895SMugunthan V N }
14044cc77895SMugunthan V N
14054cc77895SMugunthan V N if (!strncmp(name, "cpsw-phy-sel", 12)) {
140666e740cbSMugunthan V N priv->data.gmii_sel = cpsw_get_addr_by_node(fdt,
140766e740cbSMugunthan V N subnode);
140866e740cbSMugunthan V N
140966e740cbSMugunthan V N if (priv->data.gmii_sel == FDT_ADDR_T_NONE) {
1410*90aa625cSMasahiro Yamada pr_err("Not able to get gmii_sel reg address\n");
141166e740cbSMugunthan V N return -ENOENT;
141266e740cbSMugunthan V N }
1413ab971530SMugunthan V N
1414ab971530SMugunthan V N if (fdt_get_property(fdt, subnode, "rmii-clock-ext",
1415ab971530SMugunthan V N NULL))
1416ab971530SMugunthan V N priv->data.rmii_clock_external = true;
1417ab971530SMugunthan V N
1418ab971530SMugunthan V N phy_sel_compat = fdt_getprop(fdt, subnode, "compatible",
1419ab971530SMugunthan V N NULL);
1420ab971530SMugunthan V N if (!phy_sel_compat) {
1421*90aa625cSMasahiro Yamada pr_err("Not able to get gmii_sel compatible\n");
1422ab971530SMugunthan V N return -ENOENT;
1423ab971530SMugunthan V N }
14244cc77895SMugunthan V N }
14254cc77895SMugunthan V N }
14264cc77895SMugunthan V N
14274cc77895SMugunthan V N priv->data.slave_data[0].slave_reg_ofs = CPSW_SLAVE0_OFFSET;
14284cc77895SMugunthan V N priv->data.slave_data[0].sliver_reg_ofs = CPSW_SLIVER0_OFFSET;
14294cc77895SMugunthan V N
14304cc77895SMugunthan V N if (priv->data.slaves == 2) {
14314cc77895SMugunthan V N priv->data.slave_data[1].slave_reg_ofs = CPSW_SLAVE1_OFFSET;
14324cc77895SMugunthan V N priv->data.slave_data[1].sliver_reg_ofs = CPSW_SLIVER1_OFFSET;
14334cc77895SMugunthan V N }
14344cc77895SMugunthan V N
1435e4310566SMugunthan V N ret = ti_cm_get_macid(dev, active_slave, pdata->enetaddr);
1436e4310566SMugunthan V N if (ret < 0) {
1437*90aa625cSMasahiro Yamada pr_err("cpsw read efuse mac failed\n");
1438e4310566SMugunthan V N return ret;
1439e4310566SMugunthan V N }
14404cc77895SMugunthan V N
14414cc77895SMugunthan V N pdata->phy_interface = priv->data.slave_data[active_slave].phy_if;
14424cc77895SMugunthan V N if (pdata->phy_interface == -1) {
14434cc77895SMugunthan V N debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
14444cc77895SMugunthan V N return -EINVAL;
14454cc77895SMugunthan V N }
1446ab971530SMugunthan V N
1447ab971530SMugunthan V N /* Select phy interface in control module */
1448ab971530SMugunthan V N cpsw_phy_sel(priv, phy_sel_compat, pdata->phy_interface);
1449e4310566SMugunthan V N
14504cc77895SMugunthan V N return 0;
14514cc77895SMugunthan V N }
14524cc77895SMugunthan V N
14534cc77895SMugunthan V N
14544cc77895SMugunthan V N static const struct udevice_id cpsw_eth_ids[] = {
14554cc77895SMugunthan V N { .compatible = "ti,cpsw" },
14564cc77895SMugunthan V N { .compatible = "ti,am335x-cpsw" },
14574cc77895SMugunthan V N { }
14584cc77895SMugunthan V N };
14594cc77895SMugunthan V N
14604cc77895SMugunthan V N U_BOOT_DRIVER(eth_cpsw) = {
14614cc77895SMugunthan V N .name = "eth_cpsw",
14624cc77895SMugunthan V N .id = UCLASS_ETH,
14634cc77895SMugunthan V N .of_match = cpsw_eth_ids,
14644cc77895SMugunthan V N .ofdata_to_platdata = cpsw_eth_ofdata_to_platdata,
14654cc77895SMugunthan V N .probe = cpsw_eth_probe,
14664cc77895SMugunthan V N .ops = &cpsw_eth_ops,
14674cc77895SMugunthan V N .priv_auto_alloc_size = sizeof(struct cpsw_priv),
14684cc77895SMugunthan V N .platdata_auto_alloc_size = sizeof(struct eth_pdata),
14694cc77895SMugunthan V N .flags = DM_FLAG_ALLOC_PRIV_DMA,
14704cc77895SMugunthan V N };
14714cc77895SMugunthan V N #endif /* CONFIG_DM_ETH */
1472