1efdd7319SRob Herring /*
2efdd7319SRob Herring * Copyright 2010-2011 Calxeda, Inc.
3efdd7319SRob Herring *
41a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+
5efdd7319SRob Herring */
61a459660SWolfgang Denk
7efdd7319SRob Herring #include <common.h>
8efdd7319SRob Herring #include <malloc.h>
9d821ad4aSRob Herring #include <linux/compiler.h>
10efdd7319SRob Herring #include <linux/err.h>
11efdd7319SRob Herring #include <asm/io.h>
12efdd7319SRob Herring
13efdd7319SRob Herring #define TX_NUM_DESC 1
14efdd7319SRob Herring #define RX_NUM_DESC 32
15efdd7319SRob Herring
16efdd7319SRob Herring #define MAC_TIMEOUT (5*CONFIG_SYS_HZ)
17efdd7319SRob Herring
18efdd7319SRob Herring #define ETH_BUF_SZ 2048
19efdd7319SRob Herring #define TX_BUF_SZ (ETH_BUF_SZ * TX_NUM_DESC)
20efdd7319SRob Herring #define RX_BUF_SZ (ETH_BUF_SZ * RX_NUM_DESC)
21efdd7319SRob Herring
22efdd7319SRob Herring #define RXSTART 0x00000002
23efdd7319SRob Herring #define TXSTART 0x00002000
24efdd7319SRob Herring
25efdd7319SRob Herring #define RXENABLE 0x00000004
26efdd7319SRob Herring #define TXENABLE 0x00000008
27efdd7319SRob Herring
28efdd7319SRob Herring #define XGMAC_CONTROL_SPD 0x40000000
29efdd7319SRob Herring #define XGMAC_CONTROL_SPD_MASK 0x60000000
30efdd7319SRob Herring #define XGMAC_CONTROL_SARC 0x10000000
31efdd7319SRob Herring #define XGMAC_CONTROL_SARK_MASK 0x18000000
32efdd7319SRob Herring #define XGMAC_CONTROL_CAR 0x04000000
33efdd7319SRob Herring #define XGMAC_CONTROL_CAR_MASK 0x06000000
34efdd7319SRob Herring #define XGMAC_CONTROL_CAR_SHIFT 25
35efdd7319SRob Herring #define XGMAC_CONTROL_DP 0x01000000
36efdd7319SRob Herring #define XGMAC_CONTROL_WD 0x00800000
37efdd7319SRob Herring #define XGMAC_CONTROL_JD 0x00400000
38efdd7319SRob Herring #define XGMAC_CONTROL_JE 0x00100000
39efdd7319SRob Herring #define XGMAC_CONTROL_LM 0x00001000
40efdd7319SRob Herring #define XGMAC_CONTROL_IPC 0x00000400
41efdd7319SRob Herring #define XGMAC_CONTROL_ACS 0x00000080
42efdd7319SRob Herring #define XGMAC_CONTROL_DDIC 0x00000010
43efdd7319SRob Herring #define XGMAC_CONTROL_TE 0x00000008
44efdd7319SRob Herring #define XGMAC_CONTROL_RE 0x00000004
45efdd7319SRob Herring
46efdd7319SRob Herring #define XGMAC_DMA_BUSMODE_RESET 0x00000001
47efdd7319SRob Herring #define XGMAC_DMA_BUSMODE_DSL 0x00000004
48efdd7319SRob Herring #define XGMAC_DMA_BUSMODE_DSL_MASK 0x0000007c
49efdd7319SRob Herring #define XGMAC_DMA_BUSMODE_DSL_SHIFT 2
50efdd7319SRob Herring #define XGMAC_DMA_BUSMODE_ATDS 0x00000080
51efdd7319SRob Herring #define XGMAC_DMA_BUSMODE_PBL_MASK 0x00003f00
52efdd7319SRob Herring #define XGMAC_DMA_BUSMODE_PBL_SHIFT 8
53efdd7319SRob Herring #define XGMAC_DMA_BUSMODE_FB 0x00010000
54efdd7319SRob Herring #define XGMAC_DMA_BUSMODE_USP 0x00800000
55efdd7319SRob Herring #define XGMAC_DMA_BUSMODE_8PBL 0x01000000
56efdd7319SRob Herring #define XGMAC_DMA_BUSMODE_AAL 0x02000000
57efdd7319SRob Herring
58efdd7319SRob Herring #define XGMAC_DMA_AXIMODE_ENLPI 0x80000000
59efdd7319SRob Herring #define XGMAC_DMA_AXIMODE_MGK 0x40000000
60efdd7319SRob Herring #define XGMAC_DMA_AXIMODE_WROSR 0x00100000
61efdd7319SRob Herring #define XGMAC_DMA_AXIMODE_WROSR_MASK 0x00F00000
62efdd7319SRob Herring #define XGMAC_DMA_AXIMODE_WROSR_SHIFT 20
63efdd7319SRob Herring #define XGMAC_DMA_AXIMODE_RDOSR 0x00010000
64efdd7319SRob Herring #define XGMAC_DMA_AXIMODE_RDOSR_MASK 0x000F0000
65efdd7319SRob Herring #define XGMAC_DMA_AXIMODE_RDOSR_SHIFT 16
66efdd7319SRob Herring #define XGMAC_DMA_AXIMODE_AAL 0x00001000
67efdd7319SRob Herring #define XGMAC_DMA_AXIMODE_BLEN256 0x00000080
68efdd7319SRob Herring #define XGMAC_DMA_AXIMODE_BLEN128 0x00000040
69efdd7319SRob Herring #define XGMAC_DMA_AXIMODE_BLEN64 0x00000020
70efdd7319SRob Herring #define XGMAC_DMA_AXIMODE_BLEN32 0x00000010
71efdd7319SRob Herring #define XGMAC_DMA_AXIMODE_BLEN16 0x00000008
72efdd7319SRob Herring #define XGMAC_DMA_AXIMODE_BLEN8 0x00000004
73efdd7319SRob Herring #define XGMAC_DMA_AXIMODE_BLEN4 0x00000002
74efdd7319SRob Herring #define XGMAC_DMA_AXIMODE_UNDEF 0x00000001
75efdd7319SRob Herring
76efdd7319SRob Herring #define XGMAC_CORE_OMR_RTC_SHIFT 3
77efdd7319SRob Herring #define XGMAC_CORE_OMR_RTC_MASK 0x00000018
78efdd7319SRob Herring #define XGMAC_CORE_OMR_RTC 0x00000010
79efdd7319SRob Herring #define XGMAC_CORE_OMR_RSF 0x00000020
80efdd7319SRob Herring #define XGMAC_CORE_OMR_DT 0x00000040
81efdd7319SRob Herring #define XGMAC_CORE_OMR_FEF 0x00000080
82efdd7319SRob Herring #define XGMAC_CORE_OMR_EFC 0x00000100
83efdd7319SRob Herring #define XGMAC_CORE_OMR_RFA_SHIFT 9
84efdd7319SRob Herring #define XGMAC_CORE_OMR_RFA_MASK 0x00000E00
85efdd7319SRob Herring #define XGMAC_CORE_OMR_RFD_SHIFT 12
86efdd7319SRob Herring #define XGMAC_CORE_OMR_RFD_MASK 0x00007000
87efdd7319SRob Herring #define XGMAC_CORE_OMR_TTC_SHIFT 16
88efdd7319SRob Herring #define XGMAC_CORE_OMR_TTC_MASK 0x00030000
89efdd7319SRob Herring #define XGMAC_CORE_OMR_TTC 0x00020000
90efdd7319SRob Herring #define XGMAC_CORE_OMR_FTF 0x00100000
91efdd7319SRob Herring #define XGMAC_CORE_OMR_TSF 0x00200000
92efdd7319SRob Herring
93efdd7319SRob Herring #define FIFO_MINUS_1K 0x0
94efdd7319SRob Herring #define FIFO_MINUS_2K 0x1
95efdd7319SRob Herring #define FIFO_MINUS_3K 0x2
96efdd7319SRob Herring #define FIFO_MINUS_4K 0x3
97efdd7319SRob Herring #define FIFO_MINUS_6K 0x4
98efdd7319SRob Herring #define FIFO_MINUS_8K 0x5
99efdd7319SRob Herring #define FIFO_MINUS_12K 0x6
100efdd7319SRob Herring #define FIFO_MINUS_16K 0x7
101efdd7319SRob Herring
102efdd7319SRob Herring #define XGMAC_CORE_FLOW_PT_SHIFT 16
103efdd7319SRob Herring #define XGMAC_CORE_FLOW_PT_MASK 0xFFFF0000
104efdd7319SRob Herring #define XGMAC_CORE_FLOW_PT 0x00010000
105efdd7319SRob Herring #define XGMAC_CORE_FLOW_DZQP 0x00000080
106efdd7319SRob Herring #define XGMAC_CORE_FLOW_PLT_SHIFT 4
107efdd7319SRob Herring #define XGMAC_CORE_FLOW_PLT_MASK 0x00000030
108efdd7319SRob Herring #define XGMAC_CORE_FLOW_PLT 0x00000010
109efdd7319SRob Herring #define XGMAC_CORE_FLOW_UP 0x00000008
110efdd7319SRob Herring #define XGMAC_CORE_FLOW_RFE 0x00000004
111efdd7319SRob Herring #define XGMAC_CORE_FLOW_TFE 0x00000002
112efdd7319SRob Herring #define XGMAC_CORE_FLOW_FCB 0x00000001
113efdd7319SRob Herring
114efdd7319SRob Herring /* XGMAC Descriptor Defines */
115efdd7319SRob Herring #define MAX_DESC_BUF_SZ (0x2000 - 8)
116efdd7319SRob Herring
117efdd7319SRob Herring #define RXDESC_EXT_STATUS 0x00000001
118efdd7319SRob Herring #define RXDESC_CRC_ERR 0x00000002
119efdd7319SRob Herring #define RXDESC_RX_ERR 0x00000008
120efdd7319SRob Herring #define RXDESC_RX_WDOG 0x00000010
121efdd7319SRob Herring #define RXDESC_FRAME_TYPE 0x00000020
122efdd7319SRob Herring #define RXDESC_GIANT_FRAME 0x00000080
123efdd7319SRob Herring #define RXDESC_LAST_SEG 0x00000100
124efdd7319SRob Herring #define RXDESC_FIRST_SEG 0x00000200
125efdd7319SRob Herring #define RXDESC_VLAN_FRAME 0x00000400
126efdd7319SRob Herring #define RXDESC_OVERFLOW_ERR 0x00000800
127efdd7319SRob Herring #define RXDESC_LENGTH_ERR 0x00001000
128efdd7319SRob Herring #define RXDESC_SA_FILTER_FAIL 0x00002000
129efdd7319SRob Herring #define RXDESC_DESCRIPTOR_ERR 0x00004000
130efdd7319SRob Herring #define RXDESC_ERROR_SUMMARY 0x00008000
131efdd7319SRob Herring #define RXDESC_FRAME_LEN_OFFSET 16
132efdd7319SRob Herring #define RXDESC_FRAME_LEN_MASK 0x3fff0000
133efdd7319SRob Herring #define RXDESC_DA_FILTER_FAIL 0x40000000
134efdd7319SRob Herring
135efdd7319SRob Herring #define RXDESC1_END_RING 0x00008000
136efdd7319SRob Herring
137efdd7319SRob Herring #define RXDESC_IP_PAYLOAD_MASK 0x00000003
138efdd7319SRob Herring #define RXDESC_IP_PAYLOAD_UDP 0x00000001
139efdd7319SRob Herring #define RXDESC_IP_PAYLOAD_TCP 0x00000002
140efdd7319SRob Herring #define RXDESC_IP_PAYLOAD_ICMP 0x00000003
141efdd7319SRob Herring #define RXDESC_IP_HEADER_ERR 0x00000008
142efdd7319SRob Herring #define RXDESC_IP_PAYLOAD_ERR 0x00000010
143efdd7319SRob Herring #define RXDESC_IPV4_PACKET 0x00000040
144efdd7319SRob Herring #define RXDESC_IPV6_PACKET 0x00000080
145efdd7319SRob Herring #define TXDESC_UNDERFLOW_ERR 0x00000001
146efdd7319SRob Herring #define TXDESC_JABBER_TIMEOUT 0x00000002
147efdd7319SRob Herring #define TXDESC_LOCAL_FAULT 0x00000004
148efdd7319SRob Herring #define TXDESC_REMOTE_FAULT 0x00000008
149efdd7319SRob Herring #define TXDESC_VLAN_FRAME 0x00000010
150efdd7319SRob Herring #define TXDESC_FRAME_FLUSHED 0x00000020
151efdd7319SRob Herring #define TXDESC_IP_HEADER_ERR 0x00000040
152efdd7319SRob Herring #define TXDESC_PAYLOAD_CSUM_ERR 0x00000080
153efdd7319SRob Herring #define TXDESC_ERROR_SUMMARY 0x00008000
154efdd7319SRob Herring #define TXDESC_SA_CTRL_INSERT 0x00040000
155efdd7319SRob Herring #define TXDESC_SA_CTRL_REPLACE 0x00080000
156efdd7319SRob Herring #define TXDESC_2ND_ADDR_CHAINED 0x00100000
157efdd7319SRob Herring #define TXDESC_END_RING 0x00200000
158efdd7319SRob Herring #define TXDESC_CSUM_IP 0x00400000
159efdd7319SRob Herring #define TXDESC_CSUM_IP_PAYLD 0x00800000
160efdd7319SRob Herring #define TXDESC_CSUM_ALL 0x00C00000
161efdd7319SRob Herring #define TXDESC_CRC_EN_REPLACE 0x01000000
162efdd7319SRob Herring #define TXDESC_CRC_EN_APPEND 0x02000000
163efdd7319SRob Herring #define TXDESC_DISABLE_PAD 0x04000000
164efdd7319SRob Herring #define TXDESC_FIRST_SEG 0x10000000
165efdd7319SRob Herring #define TXDESC_LAST_SEG 0x20000000
166efdd7319SRob Herring #define TXDESC_INTERRUPT 0x40000000
167efdd7319SRob Herring
168efdd7319SRob Herring #define DESC_OWN 0x80000000
169efdd7319SRob Herring #define DESC_BUFFER1_SZ_MASK 0x00001fff
170efdd7319SRob Herring #define DESC_BUFFER2_SZ_MASK 0x1fff0000
171efdd7319SRob Herring #define DESC_BUFFER2_SZ_OFFSET 16
172efdd7319SRob Herring
173efdd7319SRob Herring struct xgmac_regs {
174efdd7319SRob Herring u32 config;
175efdd7319SRob Herring u32 framefilter;
176efdd7319SRob Herring u32 resv_1[4];
177efdd7319SRob Herring u32 flow_control;
178efdd7319SRob Herring u32 vlantag;
179efdd7319SRob Herring u32 version;
180efdd7319SRob Herring u32 vlaninclude;
181efdd7319SRob Herring u32 resv_2[2];
182efdd7319SRob Herring u32 pacestretch;
183efdd7319SRob Herring u32 vlanhash;
184efdd7319SRob Herring u32 resv_3;
185efdd7319SRob Herring u32 intreg;
186efdd7319SRob Herring struct {
187efdd7319SRob Herring u32 hi; /* 0x40 */
188efdd7319SRob Herring u32 lo; /* 0x44 */
189efdd7319SRob Herring } macaddr[16];
190efdd7319SRob Herring u32 resv_4[0xd0];
191efdd7319SRob Herring u32 core_opmode; /* 0x400 */
192efdd7319SRob Herring u32 resv_5[0x2bf];
193efdd7319SRob Herring u32 busmode; /* 0xf00 */
194efdd7319SRob Herring u32 txpoll;
195efdd7319SRob Herring u32 rxpoll;
196efdd7319SRob Herring u32 rxdesclist;
197efdd7319SRob Herring u32 txdesclist;
198efdd7319SRob Herring u32 dma_status;
199efdd7319SRob Herring u32 dma_opmode;
200efdd7319SRob Herring u32 intenable;
201efdd7319SRob Herring u32 resv_6[2];
202efdd7319SRob Herring u32 axi_mode; /* 0xf28 */
203efdd7319SRob Herring };
204efdd7319SRob Herring
205efdd7319SRob Herring struct xgmac_dma_desc {
206efdd7319SRob Herring __le32 flags;
207efdd7319SRob Herring __le32 buf_size;
208efdd7319SRob Herring __le32 buf1_addr; /* Buffer 1 Address Pointer */
209efdd7319SRob Herring __le32 buf2_addr; /* Buffer 2 Address Pointer */
210efdd7319SRob Herring __le32 ext_status;
211efdd7319SRob Herring __le32 res[3];
212efdd7319SRob Herring };
213efdd7319SRob Herring
214efdd7319SRob Herring /* XGMAC Descriptor Access Helpers */
desc_set_buf_len(struct xgmac_dma_desc * p,u32 buf_sz)215efdd7319SRob Herring static inline void desc_set_buf_len(struct xgmac_dma_desc *p, u32 buf_sz)
216efdd7319SRob Herring {
217efdd7319SRob Herring if (buf_sz > MAX_DESC_BUF_SZ)
218efdd7319SRob Herring p->buf_size = cpu_to_le32(MAX_DESC_BUF_SZ |
219efdd7319SRob Herring (buf_sz - MAX_DESC_BUF_SZ) << DESC_BUFFER2_SZ_OFFSET);
220efdd7319SRob Herring else
221efdd7319SRob Herring p->buf_size = cpu_to_le32(buf_sz);
222efdd7319SRob Herring }
223efdd7319SRob Herring
desc_get_buf_len(struct xgmac_dma_desc * p)224efdd7319SRob Herring static inline int desc_get_buf_len(struct xgmac_dma_desc *p)
225efdd7319SRob Herring {
226efdd7319SRob Herring u32 len = le32_to_cpu(p->buf_size);
227efdd7319SRob Herring return (len & DESC_BUFFER1_SZ_MASK) +
228efdd7319SRob Herring ((len & DESC_BUFFER2_SZ_MASK) >> DESC_BUFFER2_SZ_OFFSET);
229efdd7319SRob Herring }
230efdd7319SRob Herring
desc_init_rx_desc(struct xgmac_dma_desc * p,int ring_size,int buf_sz)231efdd7319SRob Herring static inline void desc_init_rx_desc(struct xgmac_dma_desc *p, int ring_size,
232efdd7319SRob Herring int buf_sz)
233efdd7319SRob Herring {
234efdd7319SRob Herring struct xgmac_dma_desc *end = p + ring_size - 1;
235efdd7319SRob Herring
236efdd7319SRob Herring memset(p, 0, sizeof(*p) * ring_size);
237efdd7319SRob Herring
238efdd7319SRob Herring for (; p <= end; p++)
239efdd7319SRob Herring desc_set_buf_len(p, buf_sz);
240efdd7319SRob Herring
241efdd7319SRob Herring end->buf_size |= cpu_to_le32(RXDESC1_END_RING);
242efdd7319SRob Herring }
243efdd7319SRob Herring
desc_init_tx_desc(struct xgmac_dma_desc * p,u32 ring_size)244efdd7319SRob Herring static inline void desc_init_tx_desc(struct xgmac_dma_desc *p, u32 ring_size)
245efdd7319SRob Herring {
246efdd7319SRob Herring memset(p, 0, sizeof(*p) * ring_size);
247efdd7319SRob Herring p[ring_size - 1].flags = cpu_to_le32(TXDESC_END_RING);
248efdd7319SRob Herring }
249efdd7319SRob Herring
desc_get_owner(struct xgmac_dma_desc * p)250efdd7319SRob Herring static inline int desc_get_owner(struct xgmac_dma_desc *p)
251efdd7319SRob Herring {
252efdd7319SRob Herring return le32_to_cpu(p->flags) & DESC_OWN;
253efdd7319SRob Herring }
254efdd7319SRob Herring
desc_set_rx_owner(struct xgmac_dma_desc * p)255efdd7319SRob Herring static inline void desc_set_rx_owner(struct xgmac_dma_desc *p)
256efdd7319SRob Herring {
257efdd7319SRob Herring /* Clear all fields and set the owner */
258efdd7319SRob Herring p->flags = cpu_to_le32(DESC_OWN);
259efdd7319SRob Herring }
260efdd7319SRob Herring
desc_set_tx_owner(struct xgmac_dma_desc * p,u32 flags)261efdd7319SRob Herring static inline void desc_set_tx_owner(struct xgmac_dma_desc *p, u32 flags)
262efdd7319SRob Herring {
263efdd7319SRob Herring u32 tmpflags = le32_to_cpu(p->flags);
264efdd7319SRob Herring tmpflags &= TXDESC_END_RING;
265efdd7319SRob Herring tmpflags |= flags | DESC_OWN;
266efdd7319SRob Herring p->flags = cpu_to_le32(tmpflags);
267efdd7319SRob Herring }
268efdd7319SRob Herring
desc_get_buf_addr(struct xgmac_dma_desc * p)269efdd7319SRob Herring static inline void *desc_get_buf_addr(struct xgmac_dma_desc *p)
270efdd7319SRob Herring {
271efdd7319SRob Herring return (void *)le32_to_cpu(p->buf1_addr);
272efdd7319SRob Herring }
273efdd7319SRob Herring
desc_set_buf_addr(struct xgmac_dma_desc * p,void * paddr,int len)274efdd7319SRob Herring static inline void desc_set_buf_addr(struct xgmac_dma_desc *p,
275efdd7319SRob Herring void *paddr, int len)
276efdd7319SRob Herring {
277efdd7319SRob Herring p->buf1_addr = cpu_to_le32(paddr);
278efdd7319SRob Herring if (len > MAX_DESC_BUF_SZ)
279efdd7319SRob Herring p->buf2_addr = cpu_to_le32(paddr + MAX_DESC_BUF_SZ);
280efdd7319SRob Herring }
281efdd7319SRob Herring
desc_set_buf_addr_and_size(struct xgmac_dma_desc * p,void * paddr,int len)282efdd7319SRob Herring static inline void desc_set_buf_addr_and_size(struct xgmac_dma_desc *p,
283efdd7319SRob Herring void *paddr, int len)
284efdd7319SRob Herring {
285efdd7319SRob Herring desc_set_buf_len(p, len);
286efdd7319SRob Herring desc_set_buf_addr(p, paddr, len);
287efdd7319SRob Herring }
288efdd7319SRob Herring
desc_get_rx_frame_len(struct xgmac_dma_desc * p)289efdd7319SRob Herring static inline int desc_get_rx_frame_len(struct xgmac_dma_desc *p)
290efdd7319SRob Herring {
291efdd7319SRob Herring u32 data = le32_to_cpu(p->flags);
292efdd7319SRob Herring u32 len = (data & RXDESC_FRAME_LEN_MASK) >> RXDESC_FRAME_LEN_OFFSET;
293efdd7319SRob Herring if (data & RXDESC_FRAME_TYPE)
294efdd7319SRob Herring len -= 4;
295efdd7319SRob Herring
296efdd7319SRob Herring return len;
297efdd7319SRob Herring }
298efdd7319SRob Herring
299efdd7319SRob Herring struct calxeda_eth_dev {
300efdd7319SRob Herring struct xgmac_dma_desc rx_chain[RX_NUM_DESC];
301efdd7319SRob Herring struct xgmac_dma_desc tx_chain[TX_NUM_DESC];
302efdd7319SRob Herring char rxbuffer[RX_BUF_SZ];
303efdd7319SRob Herring
304efdd7319SRob Herring u32 tx_currdesc;
305efdd7319SRob Herring u32 rx_currdesc;
306efdd7319SRob Herring
307efdd7319SRob Herring struct eth_device *dev;
308efdd7319SRob Herring } __aligned(32);
309efdd7319SRob Herring
310efdd7319SRob Herring /*
311efdd7319SRob Herring * Initialize a descriptor ring. Calxeda XGMAC is configured to use
312efdd7319SRob Herring * advanced descriptors.
313efdd7319SRob Herring */
314efdd7319SRob Herring
init_rx_desc(struct calxeda_eth_dev * priv)315efdd7319SRob Herring static void init_rx_desc(struct calxeda_eth_dev *priv)
316efdd7319SRob Herring {
317efdd7319SRob Herring struct xgmac_dma_desc *rxdesc = priv->rx_chain;
318efdd7319SRob Herring struct xgmac_regs *regs = (struct xgmac_regs *)priv->dev->iobase;
319efdd7319SRob Herring void *rxbuffer = priv->rxbuffer;
320efdd7319SRob Herring int i;
321efdd7319SRob Herring
322efdd7319SRob Herring desc_init_rx_desc(rxdesc, RX_NUM_DESC, ETH_BUF_SZ);
323efdd7319SRob Herring writel((ulong)rxdesc, ®s->rxdesclist);
324efdd7319SRob Herring
325efdd7319SRob Herring for (i = 0; i < RX_NUM_DESC; i++) {
326efdd7319SRob Herring desc_set_buf_addr(rxdesc + i, rxbuffer + (i * ETH_BUF_SZ),
327efdd7319SRob Herring ETH_BUF_SZ);
328efdd7319SRob Herring desc_set_rx_owner(rxdesc + i);
329efdd7319SRob Herring }
330efdd7319SRob Herring }
331efdd7319SRob Herring
init_tx_desc(struct calxeda_eth_dev * priv)332efdd7319SRob Herring static void init_tx_desc(struct calxeda_eth_dev *priv)
333efdd7319SRob Herring {
334efdd7319SRob Herring struct xgmac_regs *regs = (struct xgmac_regs *)priv->dev->iobase;
335efdd7319SRob Herring
336efdd7319SRob Herring desc_init_tx_desc(priv->tx_chain, TX_NUM_DESC);
337efdd7319SRob Herring writel((ulong)priv->tx_chain, ®s->txdesclist);
338efdd7319SRob Herring }
339efdd7319SRob Herring
xgmac_reset(struct eth_device * dev)340efdd7319SRob Herring static int xgmac_reset(struct eth_device *dev)
341efdd7319SRob Herring {
342efdd7319SRob Herring struct xgmac_regs *regs = (struct xgmac_regs *)dev->iobase;
343efdd7319SRob Herring int timeout = MAC_TIMEOUT;
344efdd7319SRob Herring u32 value;
345efdd7319SRob Herring
346efdd7319SRob Herring value = readl(®s->config) & XGMAC_CONTROL_SPD_MASK;
347efdd7319SRob Herring
348efdd7319SRob Herring writel(XGMAC_DMA_BUSMODE_RESET, ®s->busmode);
349efdd7319SRob Herring while ((timeout-- >= 0) &&
350efdd7319SRob Herring (readl(®s->busmode) & XGMAC_DMA_BUSMODE_RESET))
351efdd7319SRob Herring udelay(1);
352efdd7319SRob Herring
353efdd7319SRob Herring writel(value, ®s->config);
354efdd7319SRob Herring
355efdd7319SRob Herring return timeout;
356efdd7319SRob Herring }
357efdd7319SRob Herring
xgmac_hwmacaddr(struct eth_device * dev)358efdd7319SRob Herring static void xgmac_hwmacaddr(struct eth_device *dev)
359efdd7319SRob Herring {
360efdd7319SRob Herring struct xgmac_regs *regs = (struct xgmac_regs *)dev->iobase;
361efdd7319SRob Herring u32 macaddr[2];
362efdd7319SRob Herring
363efdd7319SRob Herring memcpy(macaddr, dev->enetaddr, 6);
364efdd7319SRob Herring writel(macaddr[1], ®s->macaddr[0].hi);
365efdd7319SRob Herring writel(macaddr[0], ®s->macaddr[0].lo);
366efdd7319SRob Herring }
367efdd7319SRob Herring
xgmac_init(struct eth_device * dev,bd_t * bis)368efdd7319SRob Herring static int xgmac_init(struct eth_device *dev, bd_t * bis)
369efdd7319SRob Herring {
370efdd7319SRob Herring struct xgmac_regs *regs = (struct xgmac_regs *)dev->iobase;
371efdd7319SRob Herring struct calxeda_eth_dev *priv = dev->priv;
372efdd7319SRob Herring int value;
373efdd7319SRob Herring
374efdd7319SRob Herring if (xgmac_reset(dev) < 0)
375efdd7319SRob Herring return -1;
376efdd7319SRob Herring
377efdd7319SRob Herring /* set the hardware MAC address */
378efdd7319SRob Herring xgmac_hwmacaddr(dev);
379efdd7319SRob Herring
380efdd7319SRob Herring /* set the AXI bus modes */
381efdd7319SRob Herring value = XGMAC_DMA_BUSMODE_ATDS |
382efdd7319SRob Herring (16 << XGMAC_DMA_BUSMODE_PBL_SHIFT) |
383efdd7319SRob Herring XGMAC_DMA_BUSMODE_FB | XGMAC_DMA_BUSMODE_AAL;
384efdd7319SRob Herring writel(value, ®s->busmode);
385efdd7319SRob Herring
386efdd7319SRob Herring value = XGMAC_DMA_AXIMODE_AAL | XGMAC_DMA_AXIMODE_BLEN16 |
387efdd7319SRob Herring XGMAC_DMA_AXIMODE_BLEN8 | XGMAC_DMA_AXIMODE_BLEN4;
388efdd7319SRob Herring writel(value, ®s->axi_mode);
389efdd7319SRob Herring
390efdd7319SRob Herring /* set flow control parameters and store and forward mode */
391efdd7319SRob Herring value = (FIFO_MINUS_12K << XGMAC_CORE_OMR_RFD_SHIFT) |
392efdd7319SRob Herring (FIFO_MINUS_4K << XGMAC_CORE_OMR_RFA_SHIFT) |
393393ee7f3SRob Herring XGMAC_CORE_OMR_EFC | XGMAC_CORE_OMR_TSF;
394efdd7319SRob Herring writel(value, ®s->core_opmode);
395efdd7319SRob Herring
396efdd7319SRob Herring /* enable pause frames */
397efdd7319SRob Herring value = (1024 << XGMAC_CORE_FLOW_PT_SHIFT) |
398efdd7319SRob Herring (1 << XGMAC_CORE_FLOW_PLT_SHIFT) |
399efdd7319SRob Herring XGMAC_CORE_FLOW_UP | XGMAC_CORE_FLOW_RFE | XGMAC_CORE_FLOW_TFE;
400efdd7319SRob Herring writel(value, ®s->flow_control);
401efdd7319SRob Herring
402efdd7319SRob Herring /* Initialize the descriptor chains */
403efdd7319SRob Herring init_rx_desc(priv);
404efdd7319SRob Herring init_tx_desc(priv);
405efdd7319SRob Herring
406efdd7319SRob Herring /* must set to 0, or when started up will cause issues */
407efdd7319SRob Herring priv->tx_currdesc = 0;
408efdd7319SRob Herring priv->rx_currdesc = 0;
409efdd7319SRob Herring
410efdd7319SRob Herring /* set default core values */
411efdd7319SRob Herring value = readl(®s->config);
412efdd7319SRob Herring value &= XGMAC_CONTROL_SPD_MASK;
413efdd7319SRob Herring value |= XGMAC_CONTROL_DDIC | XGMAC_CONTROL_ACS |
414efdd7319SRob Herring XGMAC_CONTROL_IPC | XGMAC_CONTROL_CAR;
415efdd7319SRob Herring
416efdd7319SRob Herring /* Everything is ready enable both mac and DMA */
417efdd7319SRob Herring value |= RXENABLE | TXENABLE;
418efdd7319SRob Herring writel(value, ®s->config);
419efdd7319SRob Herring
420efdd7319SRob Herring value = readl(®s->dma_opmode);
421efdd7319SRob Herring value |= RXSTART | TXSTART;
422efdd7319SRob Herring writel(value, ®s->dma_opmode);
423efdd7319SRob Herring
424efdd7319SRob Herring return 0;
425efdd7319SRob Herring }
426efdd7319SRob Herring
xgmac_tx(struct eth_device * dev,void * packet,int length)4274ec45248SJoe Hershberger static int xgmac_tx(struct eth_device *dev, void *packet, int length)
428efdd7319SRob Herring {
429efdd7319SRob Herring struct xgmac_regs *regs = (struct xgmac_regs *)dev->iobase;
430efdd7319SRob Herring struct calxeda_eth_dev *priv = dev->priv;
431efdd7319SRob Herring u32 currdesc = priv->tx_currdesc;
432efdd7319SRob Herring struct xgmac_dma_desc *txdesc = &priv->tx_chain[currdesc];
433efdd7319SRob Herring int timeout;
434efdd7319SRob Herring
4354ec45248SJoe Hershberger desc_set_buf_addr_and_size(txdesc, packet, length);
436efdd7319SRob Herring desc_set_tx_owner(txdesc, TXDESC_FIRST_SEG |
437efdd7319SRob Herring TXDESC_LAST_SEG | TXDESC_CRC_EN_APPEND);
438efdd7319SRob Herring
439efdd7319SRob Herring /* write poll demand */
440efdd7319SRob Herring writel(1, ®s->txpoll);
441efdd7319SRob Herring
442efdd7319SRob Herring timeout = 1000000;
443efdd7319SRob Herring while (desc_get_owner(txdesc)) {
444efdd7319SRob Herring if (timeout-- < 0) {
445efdd7319SRob Herring printf("xgmac: TX timeout\n");
446efdd7319SRob Herring return -ETIMEDOUT;
447efdd7319SRob Herring }
448efdd7319SRob Herring udelay(1);
449efdd7319SRob Herring }
450efdd7319SRob Herring
451efdd7319SRob Herring priv->tx_currdesc = (currdesc + 1) & (TX_NUM_DESC - 1);
452efdd7319SRob Herring return 0;
453efdd7319SRob Herring }
454efdd7319SRob Herring
xgmac_rx(struct eth_device * dev)455efdd7319SRob Herring static int xgmac_rx(struct eth_device *dev)
456efdd7319SRob Herring {
457efdd7319SRob Herring struct xgmac_regs *regs = (struct xgmac_regs *)dev->iobase;
458efdd7319SRob Herring struct calxeda_eth_dev *priv = dev->priv;
459efdd7319SRob Herring u32 currdesc = priv->rx_currdesc;
460efdd7319SRob Herring struct xgmac_dma_desc *rxdesc = &priv->rx_chain[currdesc];
461efdd7319SRob Herring int length = 0;
462efdd7319SRob Herring
463efdd7319SRob Herring /* check if the host has the desc */
464efdd7319SRob Herring if (desc_get_owner(rxdesc))
465efdd7319SRob Herring return -1; /* something bad happened */
466efdd7319SRob Herring
467efdd7319SRob Herring length = desc_get_rx_frame_len(rxdesc);
468efdd7319SRob Herring
469*1fd92db8SJoe Hershberger net_process_received_packet(desc_get_buf_addr(rxdesc), length);
470efdd7319SRob Herring
471efdd7319SRob Herring /* set descriptor back to owned by XGMAC */
472efdd7319SRob Herring desc_set_rx_owner(rxdesc);
473efdd7319SRob Herring writel(1, ®s->rxpoll);
474efdd7319SRob Herring
475efdd7319SRob Herring priv->rx_currdesc = (currdesc + 1) & (RX_NUM_DESC - 1);
476efdd7319SRob Herring
477efdd7319SRob Herring return length;
478efdd7319SRob Herring }
479efdd7319SRob Herring
xgmac_halt(struct eth_device * dev)480efdd7319SRob Herring static void xgmac_halt(struct eth_device *dev)
481efdd7319SRob Herring {
482efdd7319SRob Herring struct xgmac_regs *regs = (struct xgmac_regs *)dev->iobase;
483efdd7319SRob Herring struct calxeda_eth_dev *priv = dev->priv;
484efdd7319SRob Herring int value;
485efdd7319SRob Herring
486efdd7319SRob Herring /* Disable TX/RX */
487efdd7319SRob Herring value = readl(®s->config);
488efdd7319SRob Herring value &= ~(RXENABLE | TXENABLE);
489efdd7319SRob Herring writel(value, ®s->config);
490efdd7319SRob Herring
491efdd7319SRob Herring /* Disable DMA */
492efdd7319SRob Herring value = readl(®s->dma_opmode);
493efdd7319SRob Herring value &= ~(RXSTART | TXSTART);
494efdd7319SRob Herring writel(value, ®s->dma_opmode);
495efdd7319SRob Herring
496efdd7319SRob Herring /* must set to 0, or when started up will cause issues */
497efdd7319SRob Herring priv->tx_currdesc = 0;
498efdd7319SRob Herring priv->rx_currdesc = 0;
499efdd7319SRob Herring }
500efdd7319SRob Herring
calxedaxgmac_initialize(u32 id,ulong base_addr)501efdd7319SRob Herring int calxedaxgmac_initialize(u32 id, ulong base_addr)
502efdd7319SRob Herring {
503efdd7319SRob Herring struct eth_device *dev;
504efdd7319SRob Herring struct calxeda_eth_dev *priv;
505efdd7319SRob Herring struct xgmac_regs *regs;
506efdd7319SRob Herring u32 macaddr[2];
507efdd7319SRob Herring
508efdd7319SRob Herring regs = (struct xgmac_regs *)base_addr;
509efdd7319SRob Herring
510efdd7319SRob Herring /* check hardware version */
511efdd7319SRob Herring if (readl(®s->version) != 0x1012)
512efdd7319SRob Herring return -1;
513efdd7319SRob Herring
514efdd7319SRob Herring dev = malloc(sizeof(*dev));
515efdd7319SRob Herring if (!dev)
516efdd7319SRob Herring return 0;
517efdd7319SRob Herring memset(dev, 0, sizeof(*dev));
518efdd7319SRob Herring
519efdd7319SRob Herring /* Structure must be aligned, because it contains the descriptors */
520efdd7319SRob Herring priv = memalign(32, sizeof(*priv));
521efdd7319SRob Herring if (!priv) {
522efdd7319SRob Herring free(dev);
523efdd7319SRob Herring return 0;
524efdd7319SRob Herring }
525efdd7319SRob Herring
526efdd7319SRob Herring dev->iobase = (int)base_addr;
527efdd7319SRob Herring dev->priv = priv;
528efdd7319SRob Herring priv->dev = dev;
529efdd7319SRob Herring sprintf(dev->name, "xgmac%d", id);
530efdd7319SRob Herring
531efdd7319SRob Herring /* The MAC address is already configured, so read it from registers. */
532efdd7319SRob Herring macaddr[1] = readl(®s->macaddr[0].hi);
533efdd7319SRob Herring macaddr[0] = readl(®s->macaddr[0].lo);
534efdd7319SRob Herring memcpy(dev->enetaddr, macaddr, 6);
535efdd7319SRob Herring
536efdd7319SRob Herring dev->init = xgmac_init;
537efdd7319SRob Herring dev->send = xgmac_tx;
538efdd7319SRob Herring dev->recv = xgmac_rx;
539efdd7319SRob Herring dev->halt = xgmac_halt;
540efdd7319SRob Herring
541efdd7319SRob Herring eth_register(dev);
542efdd7319SRob Herring
543efdd7319SRob Herring return 1;
544efdd7319SRob Herring }
545