1*799e125cSJiandong Zheng /* 2*799e125cSJiandong Zheng * Copyright 2014 Broadcom Corporation. 3*799e125cSJiandong Zheng * 4*799e125cSJiandong Zheng * SPDX-License-Identifier: GPL-2.0+ 5*799e125cSJiandong Zheng */ 6*799e125cSJiandong Zheng 7*799e125cSJiandong Zheng #ifndef _BCM_SF2_ETH_GMAC_H_ 8*799e125cSJiandong Zheng #define _BCM_SF2_ETH_GMAC_H_ 9*799e125cSJiandong Zheng 10*799e125cSJiandong Zheng #define BCM_SF2_ETH_MAC_NAME "gmac" 11*799e125cSJiandong Zheng 12*799e125cSJiandong Zheng #ifndef ETHHW_PORT_INT 13*799e125cSJiandong Zheng #define ETHHW_PORT_INT 8 14*799e125cSJiandong Zheng #endif 15*799e125cSJiandong Zheng 16*799e125cSJiandong Zheng #define GMAC0_REG_BASE 0x18042000 17*799e125cSJiandong Zheng #define GMAC0_DEV_CTRL_ADDR GMAC0_REG_BASE 18*799e125cSJiandong Zheng #define GMAC0_INT_STATUS_ADDR (GMAC0_REG_BASE + 0x020) 19*799e125cSJiandong Zheng #define GMAC0_INTR_RECV_LAZY_ADDR (GMAC0_REG_BASE + 0x100) 20*799e125cSJiandong Zheng #define GMAC0_PHY_CTRL_ADDR (GMAC0_REG_BASE + 0x188) 21*799e125cSJiandong Zheng 22*799e125cSJiandong Zheng 23*799e125cSJiandong Zheng #define GMAC_DMA_PTR_OFFSET 0x04 24*799e125cSJiandong Zheng #define GMAC_DMA_ADDR_LOW_OFFSET 0x08 25*799e125cSJiandong Zheng #define GMAC_DMA_ADDR_HIGH_OFFSET 0x0c 26*799e125cSJiandong Zheng #define GMAC_DMA_STATUS0_OFFSET 0x10 27*799e125cSJiandong Zheng #define GMAC_DMA_STATUS1_OFFSET 0x14 28*799e125cSJiandong Zheng 29*799e125cSJiandong Zheng #define GMAC0_DMA_TX_CTRL_ADDR (GMAC0_REG_BASE + 0x200) 30*799e125cSJiandong Zheng #define GMAC0_DMA_TX_PTR_ADDR \ 31*799e125cSJiandong Zheng (GMAC0_DMA_TX_CTRL_ADDR + GMAC_DMA_PTR_OFFSET) 32*799e125cSJiandong Zheng #define GMAC0_DMA_TX_ADDR_LOW_ADDR \ 33*799e125cSJiandong Zheng (GMAC0_DMA_TX_CTRL_ADDR + GMAC_DMA_ADDR_LOW_OFFSET) 34*799e125cSJiandong Zheng #define GMAC0_DMA_TX_ADDR_HIGH_ADDR \ 35*799e125cSJiandong Zheng (GMAC0_DMA_TX_CTRL_ADDR + GMAC_DMA_ADDR_HIGH_OFFSET) 36*799e125cSJiandong Zheng #define GMAC0_DMA_TX_STATUS0_ADDR \ 37*799e125cSJiandong Zheng (GMAC0_DMA_TX_CTRL_ADDR + GMAC_DMA_STATUS0_OFFSET) 38*799e125cSJiandong Zheng #define GMAC0_DMA_TX_STATUS1_ADDR \ 39*799e125cSJiandong Zheng (GMAC0_DMA_TX_CTRL_ADDR + GMAC_DMA_STATUS1_OFFSET) 40*799e125cSJiandong Zheng 41*799e125cSJiandong Zheng #define GMAC0_DMA_RX_CTRL_ADDR (GMAC0_REG_BASE + 0x220) 42*799e125cSJiandong Zheng #define GMAC0_DMA_RX_PTR_ADDR \ 43*799e125cSJiandong Zheng (GMAC0_DMA_RX_CTRL_ADDR + GMAC_DMA_PTR_OFFSET) 44*799e125cSJiandong Zheng #define GMAC0_DMA_RX_ADDR_LOW_ADDR \ 45*799e125cSJiandong Zheng (GMAC0_DMA_RX_CTRL_ADDR + GMAC_DMA_ADDR_LOW_OFFSET) 46*799e125cSJiandong Zheng #define GMAC0_DMA_RX_ADDR_HIGH_ADDR \ 47*799e125cSJiandong Zheng (GMAC0_DMA_RX_CTRL_ADDR + GMAC_DMA_ADDR_HIGH_OFFSET) 48*799e125cSJiandong Zheng #define GMAC0_DMA_RX_STATUS0_ADDR \ 49*799e125cSJiandong Zheng (GMAC0_DMA_RX_CTRL_ADDR + GMAC_DMA_STATUS0_OFFSET) 50*799e125cSJiandong Zheng #define GMAC0_DMA_RX_STATUS1_ADDR \ 51*799e125cSJiandong Zheng (GMAC0_DMA_RX_CTRL_ADDR + GMAC_DMA_STATUS1_OFFSET) 52*799e125cSJiandong Zheng 53*799e125cSJiandong Zheng #define UNIMAC0_CMD_CFG_ADDR (GMAC0_REG_BASE + 0x808) 54*799e125cSJiandong Zheng #define UNIMAC0_MAC_MSB_ADDR (GMAC0_REG_BASE + 0x80c) 55*799e125cSJiandong Zheng #define UNIMAC0_MAC_LSB_ADDR (GMAC0_REG_BASE + 0x810) 56*799e125cSJiandong Zheng #define UNIMAC0_FRM_LENGTH_ADDR (GMAC0_REG_BASE + 0x814) 57*799e125cSJiandong Zheng 58*799e125cSJiandong Zheng #define GMAC0_IRL_FRAMECOUNT_SHIFT 24 59*799e125cSJiandong Zheng 60*799e125cSJiandong Zheng /* transmit channel control */ 61*799e125cSJiandong Zheng /* transmit enable */ 62*799e125cSJiandong Zheng #define D64_XC_XE 0x00000001 63*799e125cSJiandong Zheng /* transmit suspend request */ 64*799e125cSJiandong Zheng #define D64_XC_SE 0x00000002 65*799e125cSJiandong Zheng /* parity check disable */ 66*799e125cSJiandong Zheng #define D64_XC_PD 0x00000800 67*799e125cSJiandong Zheng /* BurstLen bits */ 68*799e125cSJiandong Zheng #define D64_XC_BL_MASK 0x001C0000 69*799e125cSJiandong Zheng #define D64_XC_BL_SHIFT 18 70*799e125cSJiandong Zheng 71*799e125cSJiandong Zheng /* transmit descriptor table pointer */ 72*799e125cSJiandong Zheng /* last valid descriptor */ 73*799e125cSJiandong Zheng #define D64_XP_LD_MASK 0x00001fff 74*799e125cSJiandong Zheng 75*799e125cSJiandong Zheng /* transmit channel status */ 76*799e125cSJiandong Zheng /* transmit state */ 77*799e125cSJiandong Zheng #define D64_XS0_XS_MASK 0xf0000000 78*799e125cSJiandong Zheng #define D64_XS0_XS_SHIFT 28 79*799e125cSJiandong Zheng #define D64_XS0_XS_DISABLED 0x00000000 80*799e125cSJiandong Zheng #define D64_XS0_XS_ACTIVE 0x10000000 81*799e125cSJiandong Zheng #define D64_XS0_XS_IDLE 0x20000000 82*799e125cSJiandong Zheng #define D64_XS0_XS_STOPPED 0x30000000 83*799e125cSJiandong Zheng #define D64_XS0_XS_SUSP 0x40000000 84*799e125cSJiandong Zheng 85*799e125cSJiandong Zheng /* receive channel control */ 86*799e125cSJiandong Zheng /* receive enable */ 87*799e125cSJiandong Zheng #define D64_RC_RE 0x00000001 88*799e125cSJiandong Zheng /* address extension bits */ 89*799e125cSJiandong Zheng #define D64_RC_AE 0x00030000 90*799e125cSJiandong Zheng /* overflow continue */ 91*799e125cSJiandong Zheng #define D64_RC_OC 0x00000400 92*799e125cSJiandong Zheng /* parity check disable */ 93*799e125cSJiandong Zheng #define D64_RC_PD 0x00000800 94*799e125cSJiandong Zheng /* receive frame offset */ 95*799e125cSJiandong Zheng #define D64_RC_RO_MASK 0x000000fe 96*799e125cSJiandong Zheng #define D64_RC_RO_SHIFT 1 97*799e125cSJiandong Zheng /* BurstLen bits */ 98*799e125cSJiandong Zheng #define D64_RC_BL_MASK 0x001C0000 99*799e125cSJiandong Zheng #define D64_RC_BL_SHIFT 18 100*799e125cSJiandong Zheng 101*799e125cSJiandong Zheng /* flags for dma controller */ 102*799e125cSJiandong Zheng /* partity enable */ 103*799e125cSJiandong Zheng #define DMA_CTRL_PEN (1 << 0) 104*799e125cSJiandong Zheng /* rx overflow continue */ 105*799e125cSJiandong Zheng #define DMA_CTRL_ROC (1 << 1) 106*799e125cSJiandong Zheng 107*799e125cSJiandong Zheng /* receive descriptor table pointer */ 108*799e125cSJiandong Zheng /* last valid descriptor */ 109*799e125cSJiandong Zheng #define D64_RP_LD_MASK 0x00001fff 110*799e125cSJiandong Zheng 111*799e125cSJiandong Zheng /* receive channel status */ 112*799e125cSJiandong Zheng /* current descriptor pointer */ 113*799e125cSJiandong Zheng #define D64_RS0_CD_MASK 0x00001fff 114*799e125cSJiandong Zheng /* receive state */ 115*799e125cSJiandong Zheng #define D64_RS0_RS_MASK 0xf0000000 116*799e125cSJiandong Zheng #define D64_RS0_RS_SHIFT 28 117*799e125cSJiandong Zheng #define D64_RS0_RS_DISABLED 0x00000000 118*799e125cSJiandong Zheng #define D64_RS0_RS_ACTIVE 0x10000000 119*799e125cSJiandong Zheng #define D64_RS0_RS_IDLE 0x20000000 120*799e125cSJiandong Zheng #define D64_RS0_RS_STOPPED 0x30000000 121*799e125cSJiandong Zheng #define D64_RS0_RS_SUSP 0x40000000 122*799e125cSJiandong Zheng 123*799e125cSJiandong Zheng /* descriptor control flags 1 */ 124*799e125cSJiandong Zheng /* core specific flags */ 125*799e125cSJiandong Zheng #define D64_CTRL_COREFLAGS 0x0ff00000 126*799e125cSJiandong Zheng /* end of descriptor table */ 127*799e125cSJiandong Zheng #define D64_CTRL1_EOT ((uint32_t)1 << 28) 128*799e125cSJiandong Zheng /* interrupt on completion */ 129*799e125cSJiandong Zheng #define D64_CTRL1_IOC ((uint32_t)1 << 29) 130*799e125cSJiandong Zheng /* end of frame */ 131*799e125cSJiandong Zheng #define D64_CTRL1_EOF ((uint32_t)1 << 30) 132*799e125cSJiandong Zheng /* start of frame */ 133*799e125cSJiandong Zheng #define D64_CTRL1_SOF ((uint32_t)1 << 31) 134*799e125cSJiandong Zheng 135*799e125cSJiandong Zheng /* descriptor control flags 2 */ 136*799e125cSJiandong Zheng /* buffer byte count. real data len must <= 16KB */ 137*799e125cSJiandong Zheng #define D64_CTRL2_BC_MASK 0x00007fff 138*799e125cSJiandong Zheng /* address extension bits */ 139*799e125cSJiandong Zheng #define D64_CTRL2_AE 0x00030000 140*799e125cSJiandong Zheng #define D64_CTRL2_AE_SHIFT 16 141*799e125cSJiandong Zheng /* parity bit */ 142*799e125cSJiandong Zheng #define D64_CTRL2_PARITY 0x00040000 143*799e125cSJiandong Zheng /* control flags in the range [27:20] are core-specific and not defined here */ 144*799e125cSJiandong Zheng #define D64_CTRL_CORE_MASK 0x0ff00000 145*799e125cSJiandong Zheng 146*799e125cSJiandong Zheng #define DC_MROR 0x00000010 147*799e125cSJiandong Zheng #define PC_MTE 0x00800000 148*799e125cSJiandong Zheng 149*799e125cSJiandong Zheng /* command config */ 150*799e125cSJiandong Zheng #define CC_TE 0x00000001 151*799e125cSJiandong Zheng #define CC_RE 0x00000002 152*799e125cSJiandong Zheng #define CC_ES_MASK 0x0000000c 153*799e125cSJiandong Zheng #define CC_ES_SHIFT 2 154*799e125cSJiandong Zheng #define CC_PROM 0x00000010 155*799e125cSJiandong Zheng #define CC_PAD_EN 0x00000020 156*799e125cSJiandong Zheng #define CC_CF 0x00000040 157*799e125cSJiandong Zheng #define CC_PF 0x00000080 158*799e125cSJiandong Zheng #define CC_RPI 0x00000100 159*799e125cSJiandong Zheng #define CC_TAI 0x00000200 160*799e125cSJiandong Zheng #define CC_HD 0x00000400 161*799e125cSJiandong Zheng #define CC_HD_SHIFT 10 162*799e125cSJiandong Zheng #define CC_SR 0x00002000 163*799e125cSJiandong Zheng #define CC_ML 0x00008000 164*799e125cSJiandong Zheng #define CC_AE 0x00400000 165*799e125cSJiandong Zheng #define CC_CFE 0x00800000 166*799e125cSJiandong Zheng #define CC_NLC 0x01000000 167*799e125cSJiandong Zheng #define CC_RL 0x02000000 168*799e125cSJiandong Zheng #define CC_RED 0x04000000 169*799e125cSJiandong Zheng #define CC_PE 0x08000000 170*799e125cSJiandong Zheng #define CC_TPI 0x10000000 171*799e125cSJiandong Zheng #define CC_AT 0x20000000 172*799e125cSJiandong Zheng 173*799e125cSJiandong Zheng #define I_PDEE 0x00000400 174*799e125cSJiandong Zheng #define I_PDE 0x00000800 175*799e125cSJiandong Zheng #define I_DE 0x00001000 176*799e125cSJiandong Zheng #define I_RDU 0x00002000 177*799e125cSJiandong Zheng #define I_RFO 0x00004000 178*799e125cSJiandong Zheng #define I_XFU 0x00008000 179*799e125cSJiandong Zheng #define I_RI 0x00010000 180*799e125cSJiandong Zheng #define I_XI0 0x01000000 181*799e125cSJiandong Zheng #define I_XI1 0x02000000 182*799e125cSJiandong Zheng #define I_XI2 0x04000000 183*799e125cSJiandong Zheng #define I_XI3 0x08000000 184*799e125cSJiandong Zheng #define I_ERRORS (I_PDEE | I_PDE | I_DE | I_RDU | I_RFO | I_XFU) 185*799e125cSJiandong Zheng #define DEF_INTMASK (I_XI0 | I_XI1 | I_XI2 | I_XI3 | I_RI | I_ERRORS) 186*799e125cSJiandong Zheng 187*799e125cSJiandong Zheng #define I_INTMASK 0x0f01fcff 188*799e125cSJiandong Zheng 189*799e125cSJiandong Zheng #define CHIP_DRU_BASE 0x0301d000 190*799e125cSJiandong Zheng #define CRMU_CHIP_IO_PAD_CONTROL_ADDR (CHIP_DRU_BASE + 0x0bc) 191*799e125cSJiandong Zheng #define SWITCH_GLOBAL_CONFIG_ADDR (CHIP_DRU_BASE + 0x194) 192*799e125cSJiandong Zheng 193*799e125cSJiandong Zheng #define CDRU_IOMUX_FORCE_PAD_IN_SHIFT 0 194*799e125cSJiandong Zheng #define CDRU_SWITCH_BYPASS_SWITCH_SHIFT 13 195*799e125cSJiandong Zheng 196*799e125cSJiandong Zheng #define AMAC0_IDM_RESET_ADDR 0x18110800 197*799e125cSJiandong Zheng #define AMAC0_IO_CTRL_DIRECT_ADDR 0x18110408 198*799e125cSJiandong Zheng #define AMAC0_IO_CTRL_CLK_250_SEL_SHIFT 6 199*799e125cSJiandong Zheng #define AMAC0_IO_CTRL_GMII_MODE_SHIFT 5 200*799e125cSJiandong Zheng #define AMAC0_IO_CTRL_DEST_SYNC_MODE_EN_SHIFT 3 201*799e125cSJiandong Zheng 202*799e125cSJiandong Zheng #define CHIPA_CHIP_ID_ADDR 0x18000000 203*799e125cSJiandong Zheng #define CHIPID (readl(CHIPA_CHIP_ID_ADDR) & 0xFFFF) 204*799e125cSJiandong Zheng #define CHIPREV (((readl(CHIPA_CHIP_ID_ADDR) >> 16) & 0xF) 205*799e125cSJiandong Zheng #define CHIPSKU (((readl(CHIPA_CHIP_ID_ADDR) >> 20) & 0xF) 206*799e125cSJiandong Zheng 207*799e125cSJiandong Zheng #define GMAC_MII_CTRL_ADDR 0x18002000 208*799e125cSJiandong Zheng #define GMAC_MII_CTRL_BYP_SHIFT 10 209*799e125cSJiandong Zheng #define GMAC_MII_CTRL_EXT_SHIFT 9 210*799e125cSJiandong Zheng #define GMAC_MII_DATA_ADDR 0x18002004 211*799e125cSJiandong Zheng #define GMAC_MII_DATA_READ_CMD 0x60020000 212*799e125cSJiandong Zheng #define GMAC_MII_DATA_WRITE_CMD 0x50020000 213*799e125cSJiandong Zheng #define GMAC_MII_BUSY_SHIFT 8 214*799e125cSJiandong Zheng #define GMAC_MII_PHY_ADDR_SHIFT 23 215*799e125cSJiandong Zheng #define GMAC_MII_PHY_REG_SHIFT 18 216*799e125cSJiandong Zheng 217*799e125cSJiandong Zheng #define GMAC_RESET_DELAY 2 218*799e125cSJiandong Zheng #define HWRXOFF 30 219*799e125cSJiandong Zheng #define MAXNAMEL 8 220*799e125cSJiandong Zheng #define NUMTXQ 4 221*799e125cSJiandong Zheng 222*799e125cSJiandong Zheng int gmac_add(struct eth_device *dev); 223*799e125cSJiandong Zheng 224*799e125cSJiandong Zheng #endif /* _BCM_SF2_ETH_GMAC_H_ */ 225