1c041e9d2SJens Scharsig /* 2c041e9d2SJens Scharsig * Copyright (C) 2009 BuS Elektronik GmbH & Co. KG 3c041e9d2SJens Scharsig * Jens Scharsig (esw@bus-elektronik.de) 4c041e9d2SJens Scharsig * 5c041e9d2SJens Scharsig * (C) Copyright 2003 6c041e9d2SJens Scharsig * Author : Hamid Ikdoumi (Atmel) 7c041e9d2SJens Scharsig 8c041e9d2SJens Scharsig * See file CREDITS for list of people who contributed to this 9c041e9d2SJens Scharsig * project. 10c041e9d2SJens Scharsig * 11c041e9d2SJens Scharsig * This program is free software; you can redistribute it and/or 12c041e9d2SJens Scharsig * modify it under the terms of the GNU General Public License as 13c041e9d2SJens Scharsig * published by the Free Software Foundation; either version 2 of 14c041e9d2SJens Scharsig * the License, or (at your option) any later version. 15c041e9d2SJens Scharsig * 16c041e9d2SJens Scharsig * This program is distributed in the hope that it will be useful, 17c041e9d2SJens Scharsig * but WITHOUT ANY WARRANTY; without even the implied warranty of 18c041e9d2SJens Scharsig * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 19c041e9d2SJens Scharsig * GNU General Public License for more details. 20c041e9d2SJens Scharsig * 21c041e9d2SJens Scharsig * You should have received a copy of the GNU General Public License 22c041e9d2SJens Scharsig * along with this program; if not, write to the Free Software 23c041e9d2SJens Scharsig * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 24c041e9d2SJens Scharsig * MA 02111-1307 USA 25c041e9d2SJens Scharsig */ 26c041e9d2SJens Scharsig 27c041e9d2SJens Scharsig #include <common.h> 28c041e9d2SJens Scharsig #include <asm/io.h> 29c041e9d2SJens Scharsig #ifndef CONFIG_AT91_LEGACY 30c041e9d2SJens Scharsig #include <asm/arch/hardware.h> 31c041e9d2SJens Scharsig #include <asm/arch/at91_emac.h> 32c041e9d2SJens Scharsig #include <asm/arch/at91_pmc.h> 33c041e9d2SJens Scharsig #include <asm/arch/at91_pio.h> 34c041e9d2SJens Scharsig #else 35c041e9d2SJens Scharsig /* remove next 5 lines, if all RM9200 boards convert to at91 arch */ 36c041e9d2SJens Scharsig #include <asm/arch-at91/at91rm9200.h> 37c041e9d2SJens Scharsig #include <asm/arch-at91/hardware.h> 38c041e9d2SJens Scharsig #include <asm/arch-at91/at91_emac.h> 39c041e9d2SJens Scharsig #include <asm/arch-at91/at91_pmc.h> 40c041e9d2SJens Scharsig #include <asm/arch-at91/at91_pio.h> 41c041e9d2SJens Scharsig #endif 42c041e9d2SJens Scharsig #include <net.h> 43c041e9d2SJens Scharsig #include <netdev.h> 44c041e9d2SJens Scharsig #include <malloc.h> 45c041e9d2SJens Scharsig #include <miiphy.h> 46c041e9d2SJens Scharsig #include <linux/mii.h> 47c041e9d2SJens Scharsig 48c041e9d2SJens Scharsig #undef MII_DEBUG 49c041e9d2SJens Scharsig #undef ET_DEBUG 50c041e9d2SJens Scharsig 51c041e9d2SJens Scharsig #if (CONFIG_SYS_RX_ETH_BUFFER > 1024) 52c041e9d2SJens Scharsig #error AT91 EMAC supports max 1024 RX buffers. \ 53c041e9d2SJens Scharsig Please decrease the CONFIG_SYS_RX_ETH_BUFFER value 54c041e9d2SJens Scharsig #endif 55c041e9d2SJens Scharsig 56836cd453SEric Bénard #ifndef CONFIG_DRIVER_AT91EMAC_PHYADDR 57836cd453SEric Bénard #define CONFIG_DRIVER_AT91EMAC_PHYADDR 0 58836cd453SEric Bénard #endif 59836cd453SEric Bénard 60c041e9d2SJens Scharsig /* MDIO clock must not exceed 2.5 MHz, so enable MCK divider */ 61c041e9d2SJens Scharsig #if (AT91C_MASTER_CLOCK > 80000000) 62c041e9d2SJens Scharsig #define HCLK_DIV AT91_EMAC_CFG_MCLK_64 63c041e9d2SJens Scharsig #elif (AT91C_MASTER_CLOCK > 40000000) 64c041e9d2SJens Scharsig #define HCLK_DIV AT91_EMAC_CFG_MCLK_32 65c041e9d2SJens Scharsig #elif (AT91C_MASTER_CLOCK > 20000000) 66c041e9d2SJens Scharsig #define HCLK_DIV AT91_EMAC_CFG_MCLK_16 67c041e9d2SJens Scharsig #else 68c041e9d2SJens Scharsig #define HCLK_DIV AT91_EMAC_CFG_MCLK_8 69c041e9d2SJens Scharsig #endif 70c041e9d2SJens Scharsig 71c041e9d2SJens Scharsig #ifdef ET_DEBUG 72c041e9d2SJens Scharsig #define DEBUG_AT91EMAC(...) printf(__VA_ARGS__); 73c041e9d2SJens Scharsig #else 74c041e9d2SJens Scharsig #define DEBUG_AT91EMAC(...) 75c041e9d2SJens Scharsig #endif 76c041e9d2SJens Scharsig 77c041e9d2SJens Scharsig #ifdef MII_DEBUG 78c041e9d2SJens Scharsig #define DEBUG_AT91PHY(...) printf(__VA_ARGS__); 79c041e9d2SJens Scharsig #else 80c041e9d2SJens Scharsig #define DEBUG_AT91PHY(...) 81c041e9d2SJens Scharsig #endif 82c041e9d2SJens Scharsig 83c041e9d2SJens Scharsig #ifndef CONFIG_DRIVER_AT91EMAC_QUIET 84c041e9d2SJens Scharsig #define VERBOSEP(...) printf(__VA_ARGS__); 85c041e9d2SJens Scharsig #else 86c041e9d2SJens Scharsig #define VERBOSEP(...) 87c041e9d2SJens Scharsig #endif 88c041e9d2SJens Scharsig 89c041e9d2SJens Scharsig #define RBF_ADDR 0xfffffffc 90c041e9d2SJens Scharsig #define RBF_OWNER (1<<0) 91c041e9d2SJens Scharsig #define RBF_WRAP (1<<1) 92c041e9d2SJens Scharsig #define RBF_BROADCAST (1<<31) 93c041e9d2SJens Scharsig #define RBF_MULTICAST (1<<30) 94c041e9d2SJens Scharsig #define RBF_UNICAST (1<<29) 95c041e9d2SJens Scharsig #define RBF_EXTERNAL (1<<28) 96c041e9d2SJens Scharsig #define RBF_UNKOWN (1<<27) 97c041e9d2SJens Scharsig #define RBF_SIZE 0x07ff 98c041e9d2SJens Scharsig #define RBF_LOCAL4 (1<<26) 99c041e9d2SJens Scharsig #define RBF_LOCAL3 (1<<25) 100c041e9d2SJens Scharsig #define RBF_LOCAL2 (1<<24) 101c041e9d2SJens Scharsig #define RBF_LOCAL1 (1<<23) 102c041e9d2SJens Scharsig 103c041e9d2SJens Scharsig #define RBF_FRAMEMAX CONFIG_SYS_RX_ETH_BUFFER 104c041e9d2SJens Scharsig #define RBF_FRAMELEN 0x600 105c041e9d2SJens Scharsig 106c041e9d2SJens Scharsig typedef struct { 107c041e9d2SJens Scharsig unsigned long addr, size; 108c041e9d2SJens Scharsig } rbf_t; 109c041e9d2SJens Scharsig 110c041e9d2SJens Scharsig typedef struct { 111c041e9d2SJens Scharsig rbf_t rbfdt[RBF_FRAMEMAX]; 112c041e9d2SJens Scharsig unsigned long rbindex; 113c041e9d2SJens Scharsig } emac_device; 114c041e9d2SJens Scharsig 115c041e9d2SJens Scharsig void at91emac_EnableMDIO(at91_emac_t *at91mac) 116c041e9d2SJens Scharsig { 117c041e9d2SJens Scharsig /* Mac CTRL reg set for MDIO enable */ 118c041e9d2SJens Scharsig writel(readl(&at91mac->ctl) | AT91_EMAC_CTL_MPE, &at91mac->ctl); 119c041e9d2SJens Scharsig } 120c041e9d2SJens Scharsig 121c041e9d2SJens Scharsig void at91emac_DisableMDIO(at91_emac_t *at91mac) 122c041e9d2SJens Scharsig { 123c041e9d2SJens Scharsig /* Mac CTRL reg set for MDIO disable */ 124c041e9d2SJens Scharsig writel(readl(&at91mac->ctl) & ~AT91_EMAC_CTL_MPE, &at91mac->ctl); 125c041e9d2SJens Scharsig } 126c041e9d2SJens Scharsig 127c041e9d2SJens Scharsig int at91emac_read(at91_emac_t *at91mac, unsigned char addr, 128c041e9d2SJens Scharsig unsigned char reg, unsigned short *value) 129c041e9d2SJens Scharsig { 130c041e9d2SJens Scharsig at91emac_EnableMDIO(at91mac); 131c041e9d2SJens Scharsig 132c041e9d2SJens Scharsig writel(AT91_EMAC_MAN_HIGH | AT91_EMAC_MAN_RW_R | 133c041e9d2SJens Scharsig AT91_EMAC_MAN_REGA(reg) | AT91_EMAC_MAN_CODE_802_3 | 134c041e9d2SJens Scharsig AT91_EMAC_MAN_PHYA(addr), 135c041e9d2SJens Scharsig &at91mac->man); 136c041e9d2SJens Scharsig udelay(10000); 137c041e9d2SJens Scharsig *value = readl(&at91mac->man) & AT91_EMAC_MAN_DATA_MASK; 138c041e9d2SJens Scharsig 139c041e9d2SJens Scharsig at91emac_DisableMDIO(at91mac); 140c041e9d2SJens Scharsig 141c041e9d2SJens Scharsig DEBUG_AT91PHY("AT91PHY read %x REG(%d)=%x\n", at91mac, reg, *value) 142c041e9d2SJens Scharsig 143c041e9d2SJens Scharsig return 0; 144c041e9d2SJens Scharsig } 145c041e9d2SJens Scharsig 146c041e9d2SJens Scharsig int at91emac_write(at91_emac_t *at91mac, unsigned char addr, 147c041e9d2SJens Scharsig unsigned char reg, unsigned short value) 148c041e9d2SJens Scharsig { 149c041e9d2SJens Scharsig DEBUG_AT91PHY("AT91PHY write %x REG(%d)=%x\n", at91mac, reg, &value) 150c041e9d2SJens Scharsig 151c041e9d2SJens Scharsig at91emac_EnableMDIO(at91mac); 152c041e9d2SJens Scharsig 153c041e9d2SJens Scharsig writel(AT91_EMAC_MAN_HIGH | AT91_EMAC_MAN_RW_W | 154c041e9d2SJens Scharsig AT91_EMAC_MAN_REGA(reg) | AT91_EMAC_MAN_CODE_802_3 | 155c041e9d2SJens Scharsig AT91_EMAC_MAN_PHYA(addr) | (value & AT91_EMAC_MAN_DATA_MASK), 156c041e9d2SJens Scharsig &at91mac->man); 157c041e9d2SJens Scharsig udelay(10000); 158c041e9d2SJens Scharsig 159c041e9d2SJens Scharsig at91emac_DisableMDIO(at91mac); 160c041e9d2SJens Scharsig return 0; 161c041e9d2SJens Scharsig } 162c041e9d2SJens Scharsig 163c041e9d2SJens Scharsig #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) 164c041e9d2SJens Scharsig 165*d7fb9bcfSBen Warren at91_emac_t *get_emacbase_by_name(const char *devname) 166c041e9d2SJens Scharsig { 167c041e9d2SJens Scharsig struct eth_device *netdev; 168c041e9d2SJens Scharsig 169c041e9d2SJens Scharsig netdev = eth_get_dev_by_name(devname); 170c041e9d2SJens Scharsig return (at91_emac_t *) netdev->iobase; 171c041e9d2SJens Scharsig } 172c041e9d2SJens Scharsig 1735700bb63SMike Frysinger int at91emac_mii_read(const char *devname, unsigned char addr, 174c041e9d2SJens Scharsig unsigned char reg, unsigned short *value) 175c041e9d2SJens Scharsig { 176c041e9d2SJens Scharsig at91_emac_t *emac; 177c041e9d2SJens Scharsig 178c041e9d2SJens Scharsig emac = get_emacbase_by_name(devname); 179c041e9d2SJens Scharsig at91emac_read(emac , addr, reg, value); 180c041e9d2SJens Scharsig return 0; 181c041e9d2SJens Scharsig } 182c041e9d2SJens Scharsig 183c041e9d2SJens Scharsig 1845700bb63SMike Frysinger int at91emac_mii_write(const char *devname, unsigned char addr, 185c041e9d2SJens Scharsig unsigned char reg, unsigned short value) 186c041e9d2SJens Scharsig { 187c041e9d2SJens Scharsig at91_emac_t *emac; 188c041e9d2SJens Scharsig 189c041e9d2SJens Scharsig emac = get_emacbase_by_name(devname); 190c041e9d2SJens Scharsig at91emac_write(emac, addr, reg, value); 191c041e9d2SJens Scharsig return 0; 192c041e9d2SJens Scharsig } 193c041e9d2SJens Scharsig 194c041e9d2SJens Scharsig #endif 195c041e9d2SJens Scharsig 196c041e9d2SJens Scharsig static int at91emac_phy_reset(struct eth_device *netdev) 197c041e9d2SJens Scharsig { 198c041e9d2SJens Scharsig int i; 199c041e9d2SJens Scharsig u16 status, adv; 200c041e9d2SJens Scharsig at91_emac_t *emac; 201c041e9d2SJens Scharsig 202c041e9d2SJens Scharsig emac = (at91_emac_t *) netdev->iobase; 203c041e9d2SJens Scharsig 204c041e9d2SJens Scharsig adv = ADVERTISE_CSMA | ADVERTISE_ALL; 205836cd453SEric Bénard at91emac_write(emac, CONFIG_DRIVER_AT91EMAC_PHYADDR, 206836cd453SEric Bénard MII_ADVERTISE, adv); 207c041e9d2SJens Scharsig VERBOSEP("%s: Starting autonegotiation...\n", netdev->name); 208836cd453SEric Bénard at91emac_write(emac, CONFIG_DRIVER_AT91EMAC_PHYADDR, MII_BMCR, 209836cd453SEric Bénard (BMCR_ANENABLE | BMCR_ANRESTART)); 210c041e9d2SJens Scharsig 211c041e9d2SJens Scharsig for (i = 0; i < 100000 / 100; i++) { 212836cd453SEric Bénard at91emac_read(emac, CONFIG_DRIVER_AT91EMAC_PHYADDR, 213836cd453SEric Bénard MII_BMSR, &status); 214c041e9d2SJens Scharsig if (status & BMSR_ANEGCOMPLETE) 215c041e9d2SJens Scharsig break; 216c041e9d2SJens Scharsig udelay(100); 217c041e9d2SJens Scharsig } 218c041e9d2SJens Scharsig 219c041e9d2SJens Scharsig if (status & BMSR_ANEGCOMPLETE) { 220c041e9d2SJens Scharsig VERBOSEP("%s: Autonegotiation complete\n", netdev->name); 221c041e9d2SJens Scharsig } else { 222c041e9d2SJens Scharsig printf("%s: Autonegotiation timed out (status=0x%04x)\n", 223c041e9d2SJens Scharsig netdev->name, status); 224c041e9d2SJens Scharsig return 1; 225c041e9d2SJens Scharsig } 226c041e9d2SJens Scharsig return 0; 227c041e9d2SJens Scharsig } 228c041e9d2SJens Scharsig 229c041e9d2SJens Scharsig static int at91emac_phy_init(struct eth_device *netdev) 230c041e9d2SJens Scharsig { 231c041e9d2SJens Scharsig u16 phy_id, status, adv, lpa; 232c041e9d2SJens Scharsig int media, speed, duplex; 233c041e9d2SJens Scharsig int i; 234c041e9d2SJens Scharsig at91_emac_t *emac; 235c041e9d2SJens Scharsig 236c041e9d2SJens Scharsig emac = (at91_emac_t *) netdev->iobase; 237c041e9d2SJens Scharsig 238c041e9d2SJens Scharsig /* Check if the PHY is up to snuff... */ 239836cd453SEric Bénard at91emac_read(emac, CONFIG_DRIVER_AT91EMAC_PHYADDR, 240836cd453SEric Bénard MII_PHYSID1, &phy_id); 241c041e9d2SJens Scharsig if (phy_id == 0xffff) { 242c041e9d2SJens Scharsig printf("%s: No PHY present\n", netdev->name); 243c041e9d2SJens Scharsig return 1; 244c041e9d2SJens Scharsig } 245c041e9d2SJens Scharsig 246836cd453SEric Bénard at91emac_read(emac, CONFIG_DRIVER_AT91EMAC_PHYADDR, 247836cd453SEric Bénard MII_BMSR, &status); 248c041e9d2SJens Scharsig 249c041e9d2SJens Scharsig if (!(status & BMSR_LSTATUS)) { 250c041e9d2SJens Scharsig /* Try to re-negotiate if we don't have link already. */ 251c041e9d2SJens Scharsig if (at91emac_phy_reset(netdev)) 252c041e9d2SJens Scharsig return 2; 253c041e9d2SJens Scharsig 254c041e9d2SJens Scharsig for (i = 0; i < 100000 / 100; i++) { 255836cd453SEric Bénard at91emac_read(emac, CONFIG_DRIVER_AT91EMAC_PHYADDR, 256836cd453SEric Bénard MII_BMSR, &status); 257c041e9d2SJens Scharsig if (status & BMSR_LSTATUS) 258c041e9d2SJens Scharsig break; 259c041e9d2SJens Scharsig udelay(100); 260c041e9d2SJens Scharsig } 261c041e9d2SJens Scharsig } 262c041e9d2SJens Scharsig if (!(status & BMSR_LSTATUS)) { 263c041e9d2SJens Scharsig VERBOSEP("%s: link down\n", netdev->name); 264c041e9d2SJens Scharsig return 3; 265c041e9d2SJens Scharsig } else { 266836cd453SEric Bénard at91emac_read(emac, CONFIG_DRIVER_AT91EMAC_PHYADDR, 267836cd453SEric Bénard MII_ADVERTISE, &adv); 268836cd453SEric Bénard at91emac_read(emac, CONFIG_DRIVER_AT91EMAC_PHYADDR, 269836cd453SEric Bénard MII_LPA, &lpa); 270c041e9d2SJens Scharsig media = mii_nway_result(lpa & adv); 271c041e9d2SJens Scharsig speed = (media & (ADVERTISE_100FULL | ADVERTISE_100HALF) 272c041e9d2SJens Scharsig ? 1 : 0); 273c041e9d2SJens Scharsig duplex = (media & ADVERTISE_FULL) ? 1 : 0; 274c041e9d2SJens Scharsig VERBOSEP("%s: link up, %sMbps %s-duplex\n", 275c041e9d2SJens Scharsig netdev->name, 276c041e9d2SJens Scharsig speed ? "100" : "10", 277c041e9d2SJens Scharsig duplex ? "full" : "half"); 278c041e9d2SJens Scharsig } 279c041e9d2SJens Scharsig return 0; 280c041e9d2SJens Scharsig } 281c041e9d2SJens Scharsig 282c041e9d2SJens Scharsig int at91emac_UpdateLinkSpeed(at91_emac_t *emac) 283c041e9d2SJens Scharsig { 284c041e9d2SJens Scharsig unsigned short stat1; 285c041e9d2SJens Scharsig 286836cd453SEric Bénard at91emac_read(emac, CONFIG_DRIVER_AT91EMAC_PHYADDR, MII_BMSR, &stat1); 287c041e9d2SJens Scharsig 288c041e9d2SJens Scharsig if (!(stat1 & BMSR_LSTATUS)) /* link status up? */ 289c041e9d2SJens Scharsig return 1; 290c041e9d2SJens Scharsig 291c041e9d2SJens Scharsig if (stat1 & BMSR_100FULL) { 292c041e9d2SJens Scharsig /*set Emac for 100BaseTX and Full Duplex */ 293c041e9d2SJens Scharsig writel(readl(&emac->cfg) | 294c041e9d2SJens Scharsig AT91_EMAC_CFG_SPD | AT91_EMAC_CFG_FD, 295c041e9d2SJens Scharsig &emac->cfg); 296c041e9d2SJens Scharsig return 0; 297c041e9d2SJens Scharsig } 298c041e9d2SJens Scharsig 299c041e9d2SJens Scharsig if (stat1 & BMSR_10FULL) { 300c041e9d2SJens Scharsig /*set MII for 10BaseT and Full Duplex */ 301c041e9d2SJens Scharsig writel((readl(&emac->cfg) & 302c041e9d2SJens Scharsig ~(AT91_EMAC_CFG_SPD | AT91_EMAC_CFG_FD) 303c041e9d2SJens Scharsig ) | AT91_EMAC_CFG_FD, 304c041e9d2SJens Scharsig &emac->cfg); 305c041e9d2SJens Scharsig return 0; 306c041e9d2SJens Scharsig } 307c041e9d2SJens Scharsig 308c041e9d2SJens Scharsig if (stat1 & BMSR_100HALF) { 309c041e9d2SJens Scharsig /*set MII for 100BaseTX and Half Duplex */ 310c041e9d2SJens Scharsig writel((readl(&emac->cfg) & 311c041e9d2SJens Scharsig ~(AT91_EMAC_CFG_SPD | AT91_EMAC_CFG_FD) 312c041e9d2SJens Scharsig ) | AT91_EMAC_CFG_SPD, 313c041e9d2SJens Scharsig &emac->cfg); 314c041e9d2SJens Scharsig return 0; 315c041e9d2SJens Scharsig } 316c041e9d2SJens Scharsig 317c041e9d2SJens Scharsig if (stat1 & BMSR_10HALF) { 318c041e9d2SJens Scharsig /*set MII for 10BaseT and Half Duplex */ 319c041e9d2SJens Scharsig writel((readl(&emac->cfg) & 320c041e9d2SJens Scharsig ~(AT91_EMAC_CFG_SPD | AT91_EMAC_CFG_FD)), 321c041e9d2SJens Scharsig &emac->cfg); 322c041e9d2SJens Scharsig return 0; 323c041e9d2SJens Scharsig } 324c041e9d2SJens Scharsig return 1; 325c041e9d2SJens Scharsig } 326c041e9d2SJens Scharsig 327c041e9d2SJens Scharsig static int at91emac_init(struct eth_device *netdev, bd_t *bd) 328c041e9d2SJens Scharsig { 329c041e9d2SJens Scharsig int i; 330c041e9d2SJens Scharsig u32 value; 331c041e9d2SJens Scharsig emac_device *dev; 332c041e9d2SJens Scharsig at91_emac_t *emac; 333c041e9d2SJens Scharsig at91_pio_t *pio = (at91_pio_t *) AT91_PIO_BASE; 334c041e9d2SJens Scharsig at91_pmc_t *pmc = (at91_pmc_t *) AT91_PMC_BASE; 335c041e9d2SJens Scharsig 336c041e9d2SJens Scharsig emac = (at91_emac_t *) netdev->iobase; 337c041e9d2SJens Scharsig dev = (emac_device *) netdev->priv; 338c041e9d2SJens Scharsig 339c041e9d2SJens Scharsig /* PIO Disable Register */ 340c041e9d2SJens Scharsig value = AT91_PMX_AA_EMDIO | AT91_PMX_AA_EMDC | 341c041e9d2SJens Scharsig AT91_PMX_AA_ERXER | AT91_PMX_AA_ERX1 | 342c041e9d2SJens Scharsig AT91_PMX_AA_ERX0 | AT91_PMX_AA_ECRS | 343c041e9d2SJens Scharsig AT91_PMX_AA_ETX1 | AT91_PMX_AA_ETX0 | 344c041e9d2SJens Scharsig AT91_PMX_AA_ETXEN | AT91_PMX_AA_EREFCK; 345c041e9d2SJens Scharsig 346c041e9d2SJens Scharsig writel(value, &pio->pioa.pdr); 347c041e9d2SJens Scharsig writel(value, &pio->pioa.asr); 348c041e9d2SJens Scharsig 349c041e9d2SJens Scharsig #ifdef CONFIG_RMII 350c041e9d2SJens Scharsig value = AT91_PMX_BA_ERXCK; 351c041e9d2SJens Scharsig #else 352c041e9d2SJens Scharsig value = AT91_PMX_BA_ERXCK | AT91_PMX_BA_ECOL | 353c041e9d2SJens Scharsig AT91_PMX_BA_ERXDV | AT91_PMX_BA_ERX3 | 354c041e9d2SJens Scharsig AT91_PMX_BA_ERX2 | AT91_PMX_BA_ETXER | 355c041e9d2SJens Scharsig AT91_PMX_BA_ETX3 | AT91_PMX_BA_ETX2; 356c041e9d2SJens Scharsig #endif 357c041e9d2SJens Scharsig writel(value, &pio->piob.pdr); 358c041e9d2SJens Scharsig writel(value, &pio->piob.bsr); 359c041e9d2SJens Scharsig 360c041e9d2SJens Scharsig writel(1 << AT91_ID_EMAC, &pmc->pcer); 361c041e9d2SJens Scharsig writel(readl(&emac->ctl) | AT91_EMAC_CTL_CSR, &emac->ctl); 362c041e9d2SJens Scharsig 363c041e9d2SJens Scharsig /* Init Ethernet buffers */ 364c041e9d2SJens Scharsig for (i = 0; i < RBF_FRAMEMAX; i++) { 365c041e9d2SJens Scharsig dev->rbfdt[i].addr = (unsigned long) NetRxPackets[i]; 366c041e9d2SJens Scharsig dev->rbfdt[i].size = 0; 367c041e9d2SJens Scharsig } 368c041e9d2SJens Scharsig dev->rbfdt[RBF_FRAMEMAX - 1].addr |= RBF_WRAP; 369c041e9d2SJens Scharsig dev->rbindex = 0; 370c041e9d2SJens Scharsig writel((u32) &(dev->rbfdt[0]), &emac->rbqp); 371c041e9d2SJens Scharsig 372c041e9d2SJens Scharsig writel(readl(&emac->rsr) & 373c041e9d2SJens Scharsig ~(AT91_EMAC_RSR_OVR | AT91_EMAC_RSR_REC | AT91_EMAC_RSR_BNA), 374c041e9d2SJens Scharsig &emac->rsr); 375c041e9d2SJens Scharsig 376c041e9d2SJens Scharsig value = AT91_EMAC_CFG_CAF | AT91_EMAC_CFG_NBC | 377c041e9d2SJens Scharsig HCLK_DIV; 378c041e9d2SJens Scharsig #ifdef CONFIG_RMII 379836cd453SEric Bénard value |= AT91_EMAC_CFG_RMII; 380c041e9d2SJens Scharsig #endif 381c041e9d2SJens Scharsig writel(value, &emac->cfg); 382c041e9d2SJens Scharsig 383c041e9d2SJens Scharsig writel(readl(&emac->ctl) | AT91_EMAC_CTL_TE | AT91_EMAC_CTL_RE, 384c041e9d2SJens Scharsig &emac->ctl); 385c041e9d2SJens Scharsig 386c041e9d2SJens Scharsig if (!at91emac_phy_init(netdev)) { 387c041e9d2SJens Scharsig at91emac_UpdateLinkSpeed(emac); 388c041e9d2SJens Scharsig return 0; 389c041e9d2SJens Scharsig } 390c041e9d2SJens Scharsig return 1; 391c041e9d2SJens Scharsig } 392c041e9d2SJens Scharsig 393c041e9d2SJens Scharsig static void at91emac_halt(struct eth_device *netdev) 394c041e9d2SJens Scharsig { 395c041e9d2SJens Scharsig at91_emac_t *emac; 396c041e9d2SJens Scharsig 397c041e9d2SJens Scharsig emac = (at91_emac_t *) netdev->iobase; 398c041e9d2SJens Scharsig writel(readl(&emac->ctl) & ~(AT91_EMAC_CTL_TE | AT91_EMAC_CTL_RE), 399c041e9d2SJens Scharsig &emac->ctl); 400c041e9d2SJens Scharsig DEBUG_AT91EMAC("halt MAC\n"); 401c041e9d2SJens Scharsig } 402c041e9d2SJens Scharsig 403c041e9d2SJens Scharsig static int at91emac_send(struct eth_device *netdev, volatile void *packet, 404c041e9d2SJens Scharsig int length) 405c041e9d2SJens Scharsig { 406c041e9d2SJens Scharsig at91_emac_t *emac; 407c041e9d2SJens Scharsig 408c041e9d2SJens Scharsig emac = (at91_emac_t *) netdev->iobase; 409c041e9d2SJens Scharsig 410c041e9d2SJens Scharsig while (!(readl(&emac->tsr) & AT91_EMAC_TSR_BNQ)) 411c041e9d2SJens Scharsig ; 412c041e9d2SJens Scharsig writel((u32) packet, &emac->tar); 413c041e9d2SJens Scharsig writel(AT91_EMAC_TCR_LEN(length), &emac->tcr); 414c041e9d2SJens Scharsig while (AT91_EMAC_TCR_LEN(readl(&emac->tcr))) 415c041e9d2SJens Scharsig ; 416c041e9d2SJens Scharsig DEBUG_AT91EMAC("Send %d \n", length); 417c041e9d2SJens Scharsig writel(readl(&emac->tsr) | AT91_EMAC_TSR_COMP, &emac->tsr); 418c041e9d2SJens Scharsig return 0; 419c041e9d2SJens Scharsig } 420c041e9d2SJens Scharsig 421c041e9d2SJens Scharsig static int at91emac_recv(struct eth_device *netdev) 422c041e9d2SJens Scharsig { 423c041e9d2SJens Scharsig emac_device *dev; 424c041e9d2SJens Scharsig at91_emac_t *emac; 425c041e9d2SJens Scharsig rbf_t *rbfp; 426c041e9d2SJens Scharsig int size; 427c041e9d2SJens Scharsig 428c041e9d2SJens Scharsig emac = (at91_emac_t *) netdev->iobase; 429c041e9d2SJens Scharsig dev = (emac_device *) netdev->priv; 430c041e9d2SJens Scharsig 431c041e9d2SJens Scharsig rbfp = &dev->rbfdt[dev->rbindex]; 432c041e9d2SJens Scharsig while (rbfp->addr & RBF_OWNER) { 433c041e9d2SJens Scharsig size = rbfp->size & RBF_SIZE; 434c041e9d2SJens Scharsig NetReceive(NetRxPackets[dev->rbindex], size); 435c041e9d2SJens Scharsig 436c041e9d2SJens Scharsig DEBUG_AT91EMAC("Recv[%d]: %d bytes @ %x \n", 437c041e9d2SJens Scharsig dev->rbindex, size, rbfp->addr); 438c041e9d2SJens Scharsig 439c041e9d2SJens Scharsig rbfp->addr &= ~RBF_OWNER; 440c041e9d2SJens Scharsig rbfp->size = 0; 441c041e9d2SJens Scharsig if (dev->rbindex < (RBF_FRAMEMAX-1)) 442c041e9d2SJens Scharsig dev->rbindex++; 443c041e9d2SJens Scharsig else 444c041e9d2SJens Scharsig dev->rbindex = 0; 445c041e9d2SJens Scharsig 446c041e9d2SJens Scharsig rbfp = &(dev->rbfdt[dev->rbindex]); 447c041e9d2SJens Scharsig if (!(rbfp->addr & RBF_OWNER)) 448c041e9d2SJens Scharsig writel(readl(&emac->rsr) | AT91_EMAC_RSR_REC, 449c041e9d2SJens Scharsig &emac->rsr); 450c041e9d2SJens Scharsig } 451c041e9d2SJens Scharsig 452c041e9d2SJens Scharsig if (readl(&emac->isr) & AT91_EMAC_IxR_RBNA) { 453c041e9d2SJens Scharsig /* EMAC silicon bug 41.3.1 workaround 1 */ 454c041e9d2SJens Scharsig writel(readl(&emac->ctl) & ~AT91_EMAC_CTL_RE, &emac->ctl); 455c041e9d2SJens Scharsig writel(readl(&emac->ctl) | AT91_EMAC_CTL_RE, &emac->ctl); 456c041e9d2SJens Scharsig dev->rbindex = 0; 457c041e9d2SJens Scharsig printf("%s: reset receiver (EMAC dead lock bug)\n", 458c041e9d2SJens Scharsig netdev->name); 459c041e9d2SJens Scharsig } 460c041e9d2SJens Scharsig return 0; 461c041e9d2SJens Scharsig } 462c041e9d2SJens Scharsig 463409943a9SEric Bénard static int at91emac_write_hwaddr(struct eth_device *netdev) 464409943a9SEric Bénard { 465409943a9SEric Bénard emac_device *dev; 466409943a9SEric Bénard at91_emac_t *emac; 467409943a9SEric Bénard at91_pmc_t *pmc = (at91_pmc_t *) AT91_PMC_BASE; 468409943a9SEric Bénard emac = (at91_emac_t *) netdev->iobase; 469409943a9SEric Bénard dev = (emac_device *) netdev->priv; 470409943a9SEric Bénard 471409943a9SEric Bénard writel(1 << AT91_ID_EMAC, &pmc->pcer); 472409943a9SEric Bénard DEBUG_AT91EMAC("init MAC-ADDR %x%x \n", 473409943a9SEric Bénard cpu_to_le16(*((u16 *)(netdev->enetaddr + 4))), 474409943a9SEric Bénard cpu_to_le32(*((u32 *)netdev->enetaddr))); 475409943a9SEric Bénard writel(cpu_to_le32(*((u32 *)netdev->enetaddr)), &emac->sa2l); 476409943a9SEric Bénard writel(cpu_to_le16(*((u16 *)(netdev->enetaddr + 4))), &emac->sa2h); 477409943a9SEric Bénard DEBUG_AT91EMAC("init MAC-ADDR %x%x \n", 478409943a9SEric Bénard readl(&emac->sa2h), readl(&emac->sa2l)); 479409943a9SEric Bénard return 0; 480409943a9SEric Bénard } 481409943a9SEric Bénard 482c041e9d2SJens Scharsig int at91emac_register(bd_t *bis, unsigned long iobase) 483c041e9d2SJens Scharsig { 484c041e9d2SJens Scharsig emac_device *emac; 485c041e9d2SJens Scharsig emac_device *emacfix; 486c041e9d2SJens Scharsig struct eth_device *dev; 487c041e9d2SJens Scharsig 488c041e9d2SJens Scharsig if (iobase == 0) 489c041e9d2SJens Scharsig iobase = AT91_EMAC_BASE; 490c041e9d2SJens Scharsig emac = malloc(sizeof(*emac)+512); 491c041e9d2SJens Scharsig if (emac == NULL) 492c041e9d2SJens Scharsig return 1; 493c041e9d2SJens Scharsig dev = malloc(sizeof(*dev)); 494c041e9d2SJens Scharsig if (dev == NULL) { 495c041e9d2SJens Scharsig free(emac); 496c041e9d2SJens Scharsig return 1; 497c041e9d2SJens Scharsig } 498c041e9d2SJens Scharsig /* alignment as per Errata (64 bytes) is insufficient! */ 499c041e9d2SJens Scharsig emacfix = (emac_device *) (((unsigned long) emac + 0x1ff) & 0xFFFFFE00); 500c041e9d2SJens Scharsig memset(emacfix, 0, sizeof(emac_device)); 501c041e9d2SJens Scharsig 502c041e9d2SJens Scharsig memset(dev, 0, sizeof(*dev)); 503c041e9d2SJens Scharsig #ifndef CONFIG_RMII 504c041e9d2SJens Scharsig sprintf(dev->name, "AT91 EMAC"); 505c041e9d2SJens Scharsig #else 506c041e9d2SJens Scharsig sprintf(dev->name, "AT91 EMAC RMII"); 507c041e9d2SJens Scharsig #endif 508c041e9d2SJens Scharsig dev->iobase = iobase; 509c041e9d2SJens Scharsig dev->priv = emacfix; 510c041e9d2SJens Scharsig dev->init = at91emac_init; 511c041e9d2SJens Scharsig dev->halt = at91emac_halt; 512c041e9d2SJens Scharsig dev->send = at91emac_send; 513c041e9d2SJens Scharsig dev->recv = at91emac_recv; 514409943a9SEric Bénard dev->write_hwaddr = at91emac_write_hwaddr; 515c041e9d2SJens Scharsig 516c041e9d2SJens Scharsig eth_register(dev); 517c041e9d2SJens Scharsig 518c041e9d2SJens Scharsig #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) 519c041e9d2SJens Scharsig miiphy_register(dev->name, at91emac_mii_read, at91emac_mii_write); 520c041e9d2SJens Scharsig #endif 521c041e9d2SJens Scharsig return 1; 522c041e9d2SJens Scharsig } 523