1c041e9d2SJens Scharsig /* 2c041e9d2SJens Scharsig * Copyright (C) 2009 BuS Elektronik GmbH & Co. KG 3c041e9d2SJens Scharsig * Jens Scharsig (esw@bus-elektronik.de) 4c041e9d2SJens Scharsig * 5c041e9d2SJens Scharsig * (C) Copyright 2003 6c041e9d2SJens Scharsig * Author : Hamid Ikdoumi (Atmel) 7c041e9d2SJens Scharsig 81a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 9c041e9d2SJens Scharsig */ 10c041e9d2SJens Scharsig 11c041e9d2SJens Scharsig #include <common.h> 12c041e9d2SJens Scharsig #include <asm/io.h> 13c041e9d2SJens Scharsig #include <asm/arch/hardware.h> 14c041e9d2SJens Scharsig #include <asm/arch/at91_emac.h> 15*cd4de1d9SWenyou Yang #include <asm/arch/clk.h> 16c041e9d2SJens Scharsig #include <asm/arch/at91_pio.h> 17c041e9d2SJens Scharsig #include <net.h> 18c041e9d2SJens Scharsig #include <netdev.h> 19c041e9d2SJens Scharsig #include <malloc.h> 20c041e9d2SJens Scharsig #include <miiphy.h> 21c041e9d2SJens Scharsig #include <linux/mii.h> 22c041e9d2SJens Scharsig 23c041e9d2SJens Scharsig #undef MII_DEBUG 24c041e9d2SJens Scharsig #undef ET_DEBUG 25c041e9d2SJens Scharsig 26c041e9d2SJens Scharsig #if (CONFIG_SYS_RX_ETH_BUFFER > 1024) 27c041e9d2SJens Scharsig #error AT91 EMAC supports max 1024 RX buffers. \ 28c041e9d2SJens Scharsig Please decrease the CONFIG_SYS_RX_ETH_BUFFER value 29c041e9d2SJens Scharsig #endif 30c041e9d2SJens Scharsig 31836cd453SEric Bénard #ifndef CONFIG_DRIVER_AT91EMAC_PHYADDR 32836cd453SEric Bénard #define CONFIG_DRIVER_AT91EMAC_PHYADDR 0 33836cd453SEric Bénard #endif 34836cd453SEric Bénard 35c041e9d2SJens Scharsig /* MDIO clock must not exceed 2.5 MHz, so enable MCK divider */ 36c041e9d2SJens Scharsig #if (AT91C_MASTER_CLOCK > 80000000) 37c041e9d2SJens Scharsig #define HCLK_DIV AT91_EMAC_CFG_MCLK_64 38c041e9d2SJens Scharsig #elif (AT91C_MASTER_CLOCK > 40000000) 39c041e9d2SJens Scharsig #define HCLK_DIV AT91_EMAC_CFG_MCLK_32 40c041e9d2SJens Scharsig #elif (AT91C_MASTER_CLOCK > 20000000) 41c041e9d2SJens Scharsig #define HCLK_DIV AT91_EMAC_CFG_MCLK_16 42c041e9d2SJens Scharsig #else 43c041e9d2SJens Scharsig #define HCLK_DIV AT91_EMAC_CFG_MCLK_8 44c041e9d2SJens Scharsig #endif 45c041e9d2SJens Scharsig 46c041e9d2SJens Scharsig #ifdef ET_DEBUG 47f4962066SWolfgang Denk #define DEBUG_AT91EMAC 1 48c041e9d2SJens Scharsig #else 49f4962066SWolfgang Denk #define DEBUG_AT91EMAC 0 50c041e9d2SJens Scharsig #endif 51c041e9d2SJens Scharsig 52c041e9d2SJens Scharsig #ifdef MII_DEBUG 53f4962066SWolfgang Denk #define DEBUG_AT91PHY 1 54c041e9d2SJens Scharsig #else 55f4962066SWolfgang Denk #define DEBUG_AT91PHY 0 56c041e9d2SJens Scharsig #endif 57c041e9d2SJens Scharsig 58c041e9d2SJens Scharsig #ifndef CONFIG_DRIVER_AT91EMAC_QUIET 59f4962066SWolfgang Denk #define VERBOSEP 1 60c041e9d2SJens Scharsig #else 61f4962066SWolfgang Denk #define VERBOSEP 0 62c041e9d2SJens Scharsig #endif 63c041e9d2SJens Scharsig 64c041e9d2SJens Scharsig #define RBF_ADDR 0xfffffffc 65c041e9d2SJens Scharsig #define RBF_OWNER (1<<0) 66c041e9d2SJens Scharsig #define RBF_WRAP (1<<1) 67c041e9d2SJens Scharsig #define RBF_BROADCAST (1<<31) 68c041e9d2SJens Scharsig #define RBF_MULTICAST (1<<30) 69c041e9d2SJens Scharsig #define RBF_UNICAST (1<<29) 70c041e9d2SJens Scharsig #define RBF_EXTERNAL (1<<28) 716052cbabSLoïc Minier #define RBF_UNKNOWN (1<<27) 72c041e9d2SJens Scharsig #define RBF_SIZE 0x07ff 73c041e9d2SJens Scharsig #define RBF_LOCAL4 (1<<26) 74c041e9d2SJens Scharsig #define RBF_LOCAL3 (1<<25) 75c041e9d2SJens Scharsig #define RBF_LOCAL2 (1<<24) 76c041e9d2SJens Scharsig #define RBF_LOCAL1 (1<<23) 77c041e9d2SJens Scharsig 78c041e9d2SJens Scharsig #define RBF_FRAMEMAX CONFIG_SYS_RX_ETH_BUFFER 79c041e9d2SJens Scharsig #define RBF_FRAMELEN 0x600 80c041e9d2SJens Scharsig 81c041e9d2SJens Scharsig typedef struct { 82c041e9d2SJens Scharsig unsigned long addr, size; 83c041e9d2SJens Scharsig } rbf_t; 84c041e9d2SJens Scharsig 85c041e9d2SJens Scharsig typedef struct { 86c041e9d2SJens Scharsig rbf_t rbfdt[RBF_FRAMEMAX]; 87c041e9d2SJens Scharsig unsigned long rbindex; 88c041e9d2SJens Scharsig } emac_device; 89c041e9d2SJens Scharsig 90c041e9d2SJens Scharsig void at91emac_EnableMDIO(at91_emac_t *at91mac) 91c041e9d2SJens Scharsig { 92c041e9d2SJens Scharsig /* Mac CTRL reg set for MDIO enable */ 93c041e9d2SJens Scharsig writel(readl(&at91mac->ctl) | AT91_EMAC_CTL_MPE, &at91mac->ctl); 94c041e9d2SJens Scharsig } 95c041e9d2SJens Scharsig 96c041e9d2SJens Scharsig void at91emac_DisableMDIO(at91_emac_t *at91mac) 97c041e9d2SJens Scharsig { 98c041e9d2SJens Scharsig /* Mac CTRL reg set for MDIO disable */ 99c041e9d2SJens Scharsig writel(readl(&at91mac->ctl) & ~AT91_EMAC_CTL_MPE, &at91mac->ctl); 100c041e9d2SJens Scharsig } 101c041e9d2SJens Scharsig 102c041e9d2SJens Scharsig int at91emac_read(at91_emac_t *at91mac, unsigned char addr, 103c041e9d2SJens Scharsig unsigned char reg, unsigned short *value) 104c041e9d2SJens Scharsig { 10538bda019SAndreas Bießmann unsigned long netstat; 106c041e9d2SJens Scharsig at91emac_EnableMDIO(at91mac); 107c041e9d2SJens Scharsig 108c041e9d2SJens Scharsig writel(AT91_EMAC_MAN_HIGH | AT91_EMAC_MAN_RW_R | 109c041e9d2SJens Scharsig AT91_EMAC_MAN_REGA(reg) | AT91_EMAC_MAN_CODE_802_3 | 110c041e9d2SJens Scharsig AT91_EMAC_MAN_PHYA(addr), 111c041e9d2SJens Scharsig &at91mac->man); 11238bda019SAndreas Bießmann 11338bda019SAndreas Bießmann do { 11438bda019SAndreas Bießmann netstat = readl(&at91mac->sr); 115f4962066SWolfgang Denk debug_cond(DEBUG_AT91PHY, "poll SR %08lx\n", netstat); 11638bda019SAndreas Bießmann } while (!(netstat & AT91_EMAC_SR_IDLE)); 11738bda019SAndreas Bießmann 118c041e9d2SJens Scharsig *value = readl(&at91mac->man) & AT91_EMAC_MAN_DATA_MASK; 119c041e9d2SJens Scharsig 120c041e9d2SJens Scharsig at91emac_DisableMDIO(at91mac); 121c041e9d2SJens Scharsig 122f4962066SWolfgang Denk debug_cond(DEBUG_AT91PHY, 123f4962066SWolfgang Denk "AT91PHY read %p REG(%d)=%x\n", at91mac, reg, *value); 124c041e9d2SJens Scharsig 125c041e9d2SJens Scharsig return 0; 126c041e9d2SJens Scharsig } 127c041e9d2SJens Scharsig 128c041e9d2SJens Scharsig int at91emac_write(at91_emac_t *at91mac, unsigned char addr, 129c041e9d2SJens Scharsig unsigned char reg, unsigned short value) 130c041e9d2SJens Scharsig { 13138bda019SAndreas Bießmann unsigned long netstat; 132f4962066SWolfgang Denk debug_cond(DEBUG_AT91PHY, 133f4962066SWolfgang Denk "AT91PHY write %p REG(%d)=%p\n", at91mac, reg, &value); 134c041e9d2SJens Scharsig 135c041e9d2SJens Scharsig at91emac_EnableMDIO(at91mac); 136c041e9d2SJens Scharsig 137c041e9d2SJens Scharsig writel(AT91_EMAC_MAN_HIGH | AT91_EMAC_MAN_RW_W | 138c041e9d2SJens Scharsig AT91_EMAC_MAN_REGA(reg) | AT91_EMAC_MAN_CODE_802_3 | 139c041e9d2SJens Scharsig AT91_EMAC_MAN_PHYA(addr) | (value & AT91_EMAC_MAN_DATA_MASK), 140c041e9d2SJens Scharsig &at91mac->man); 14138bda019SAndreas Bießmann 14238bda019SAndreas Bießmann do { 14338bda019SAndreas Bießmann netstat = readl(&at91mac->sr); 144f4962066SWolfgang Denk debug_cond(DEBUG_AT91PHY, "poll SR %08lx\n", netstat); 14538bda019SAndreas Bießmann } while (!(netstat & AT91_EMAC_SR_IDLE)); 146c041e9d2SJens Scharsig 147c041e9d2SJens Scharsig at91emac_DisableMDIO(at91mac); 14838bda019SAndreas Bießmann 149c041e9d2SJens Scharsig return 0; 150c041e9d2SJens Scharsig } 151c041e9d2SJens Scharsig 152c041e9d2SJens Scharsig #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) 153c041e9d2SJens Scharsig 154d7fb9bcfSBen Warren at91_emac_t *get_emacbase_by_name(const char *devname) 155c041e9d2SJens Scharsig { 156c041e9d2SJens Scharsig struct eth_device *netdev; 157c041e9d2SJens Scharsig 158c041e9d2SJens Scharsig netdev = eth_get_dev_by_name(devname); 159c041e9d2SJens Scharsig return (at91_emac_t *) netdev->iobase; 160c041e9d2SJens Scharsig } 161c041e9d2SJens Scharsig 1625700bb63SMike Frysinger int at91emac_mii_read(const char *devname, unsigned char addr, 163c041e9d2SJens Scharsig unsigned char reg, unsigned short *value) 164c041e9d2SJens Scharsig { 165c041e9d2SJens Scharsig at91_emac_t *emac; 166c041e9d2SJens Scharsig 167c041e9d2SJens Scharsig emac = get_emacbase_by_name(devname); 168c041e9d2SJens Scharsig at91emac_read(emac , addr, reg, value); 169c041e9d2SJens Scharsig return 0; 170c041e9d2SJens Scharsig } 171c041e9d2SJens Scharsig 172c041e9d2SJens Scharsig 1735700bb63SMike Frysinger int at91emac_mii_write(const char *devname, unsigned char addr, 174c041e9d2SJens Scharsig unsigned char reg, unsigned short value) 175c041e9d2SJens Scharsig { 176c041e9d2SJens Scharsig at91_emac_t *emac; 177c041e9d2SJens Scharsig 178c041e9d2SJens Scharsig emac = get_emacbase_by_name(devname); 179c041e9d2SJens Scharsig at91emac_write(emac, addr, reg, value); 180c041e9d2SJens Scharsig return 0; 181c041e9d2SJens Scharsig } 182c041e9d2SJens Scharsig 183c041e9d2SJens Scharsig #endif 184c041e9d2SJens Scharsig 185c041e9d2SJens Scharsig static int at91emac_phy_reset(struct eth_device *netdev) 186c041e9d2SJens Scharsig { 187c041e9d2SJens Scharsig int i; 188c041e9d2SJens Scharsig u16 status, adv; 189c041e9d2SJens Scharsig at91_emac_t *emac; 190c041e9d2SJens Scharsig 191c041e9d2SJens Scharsig emac = (at91_emac_t *) netdev->iobase; 192c041e9d2SJens Scharsig 193c041e9d2SJens Scharsig adv = ADVERTISE_CSMA | ADVERTISE_ALL; 194836cd453SEric Bénard at91emac_write(emac, CONFIG_DRIVER_AT91EMAC_PHYADDR, 195836cd453SEric Bénard MII_ADVERTISE, adv); 196f4962066SWolfgang Denk debug_cond(VERBOSEP, "%s: Starting autonegotiation...\n", netdev->name); 197836cd453SEric Bénard at91emac_write(emac, CONFIG_DRIVER_AT91EMAC_PHYADDR, MII_BMCR, 198836cd453SEric Bénard (BMCR_ANENABLE | BMCR_ANRESTART)); 199c041e9d2SJens Scharsig 200e63ac4cfSAndreas Bießmann for (i = 0; i < 30000; i++) { 201836cd453SEric Bénard at91emac_read(emac, CONFIG_DRIVER_AT91EMAC_PHYADDR, 202836cd453SEric Bénard MII_BMSR, &status); 203c041e9d2SJens Scharsig if (status & BMSR_ANEGCOMPLETE) 204c041e9d2SJens Scharsig break; 205c041e9d2SJens Scharsig udelay(100); 206c041e9d2SJens Scharsig } 207c041e9d2SJens Scharsig 208c041e9d2SJens Scharsig if (status & BMSR_ANEGCOMPLETE) { 209f4962066SWolfgang Denk debug_cond(VERBOSEP, 210f4962066SWolfgang Denk "%s: Autonegotiation complete\n", netdev->name); 211c041e9d2SJens Scharsig } else { 212c041e9d2SJens Scharsig printf("%s: Autonegotiation timed out (status=0x%04x)\n", 213c041e9d2SJens Scharsig netdev->name, status); 21477179067SAndreas Bießmann return -1; 215c041e9d2SJens Scharsig } 216c041e9d2SJens Scharsig return 0; 217c041e9d2SJens Scharsig } 218c041e9d2SJens Scharsig 219c041e9d2SJens Scharsig static int at91emac_phy_init(struct eth_device *netdev) 220c041e9d2SJens Scharsig { 221c041e9d2SJens Scharsig u16 phy_id, status, adv, lpa; 222c041e9d2SJens Scharsig int media, speed, duplex; 223c041e9d2SJens Scharsig int i; 224c041e9d2SJens Scharsig at91_emac_t *emac; 225c041e9d2SJens Scharsig 226c041e9d2SJens Scharsig emac = (at91_emac_t *) netdev->iobase; 227c041e9d2SJens Scharsig 228c041e9d2SJens Scharsig /* Check if the PHY is up to snuff... */ 229836cd453SEric Bénard at91emac_read(emac, CONFIG_DRIVER_AT91EMAC_PHYADDR, 230836cd453SEric Bénard MII_PHYSID1, &phy_id); 231c041e9d2SJens Scharsig if (phy_id == 0xffff) { 232c041e9d2SJens Scharsig printf("%s: No PHY present\n", netdev->name); 23377179067SAndreas Bießmann return -1; 234c041e9d2SJens Scharsig } 235c041e9d2SJens Scharsig 236836cd453SEric Bénard at91emac_read(emac, CONFIG_DRIVER_AT91EMAC_PHYADDR, 237836cd453SEric Bénard MII_BMSR, &status); 238c041e9d2SJens Scharsig 239c041e9d2SJens Scharsig if (!(status & BMSR_LSTATUS)) { 240c041e9d2SJens Scharsig /* Try to re-negotiate if we don't have link already. */ 241c041e9d2SJens Scharsig if (at91emac_phy_reset(netdev)) 24277179067SAndreas Bießmann return -2; 243c041e9d2SJens Scharsig 244c041e9d2SJens Scharsig for (i = 0; i < 100000 / 100; i++) { 245836cd453SEric Bénard at91emac_read(emac, CONFIG_DRIVER_AT91EMAC_PHYADDR, 246836cd453SEric Bénard MII_BMSR, &status); 247c041e9d2SJens Scharsig if (status & BMSR_LSTATUS) 248c041e9d2SJens Scharsig break; 249c041e9d2SJens Scharsig udelay(100); 250c041e9d2SJens Scharsig } 251c041e9d2SJens Scharsig } 252c041e9d2SJens Scharsig if (!(status & BMSR_LSTATUS)) { 253f4962066SWolfgang Denk debug_cond(VERBOSEP, "%s: link down\n", netdev->name); 25477179067SAndreas Bießmann return -3; 255c041e9d2SJens Scharsig } else { 256836cd453SEric Bénard at91emac_read(emac, CONFIG_DRIVER_AT91EMAC_PHYADDR, 257836cd453SEric Bénard MII_ADVERTISE, &adv); 258836cd453SEric Bénard at91emac_read(emac, CONFIG_DRIVER_AT91EMAC_PHYADDR, 259836cd453SEric Bénard MII_LPA, &lpa); 260c041e9d2SJens Scharsig media = mii_nway_result(lpa & adv); 261c041e9d2SJens Scharsig speed = (media & (ADVERTISE_100FULL | ADVERTISE_100HALF) 262c041e9d2SJens Scharsig ? 1 : 0); 263c041e9d2SJens Scharsig duplex = (media & ADVERTISE_FULL) ? 1 : 0; 264f4962066SWolfgang Denk debug_cond(VERBOSEP, "%s: link up, %sMbps %s-duplex\n", 265c041e9d2SJens Scharsig netdev->name, 266c041e9d2SJens Scharsig speed ? "100" : "10", 267c041e9d2SJens Scharsig duplex ? "full" : "half"); 268c041e9d2SJens Scharsig } 269c041e9d2SJens Scharsig return 0; 270c041e9d2SJens Scharsig } 271c041e9d2SJens Scharsig 272c041e9d2SJens Scharsig int at91emac_UpdateLinkSpeed(at91_emac_t *emac) 273c041e9d2SJens Scharsig { 274c041e9d2SJens Scharsig unsigned short stat1; 275c041e9d2SJens Scharsig 276836cd453SEric Bénard at91emac_read(emac, CONFIG_DRIVER_AT91EMAC_PHYADDR, MII_BMSR, &stat1); 277c041e9d2SJens Scharsig 278c041e9d2SJens Scharsig if (!(stat1 & BMSR_LSTATUS)) /* link status up? */ 27977179067SAndreas Bießmann return -1; 280c041e9d2SJens Scharsig 281c041e9d2SJens Scharsig if (stat1 & BMSR_100FULL) { 282c041e9d2SJens Scharsig /*set Emac for 100BaseTX and Full Duplex */ 283c041e9d2SJens Scharsig writel(readl(&emac->cfg) | 284c041e9d2SJens Scharsig AT91_EMAC_CFG_SPD | AT91_EMAC_CFG_FD, 285c041e9d2SJens Scharsig &emac->cfg); 286c041e9d2SJens Scharsig return 0; 287c041e9d2SJens Scharsig } 288c041e9d2SJens Scharsig 289c041e9d2SJens Scharsig if (stat1 & BMSR_10FULL) { 290c041e9d2SJens Scharsig /*set MII for 10BaseT and Full Duplex */ 291c041e9d2SJens Scharsig writel((readl(&emac->cfg) & 292c041e9d2SJens Scharsig ~(AT91_EMAC_CFG_SPD | AT91_EMAC_CFG_FD) 293c041e9d2SJens Scharsig ) | AT91_EMAC_CFG_FD, 294c041e9d2SJens Scharsig &emac->cfg); 295c041e9d2SJens Scharsig return 0; 296c041e9d2SJens Scharsig } 297c041e9d2SJens Scharsig 298c041e9d2SJens Scharsig if (stat1 & BMSR_100HALF) { 299c041e9d2SJens Scharsig /*set MII for 100BaseTX and Half Duplex */ 300c041e9d2SJens Scharsig writel((readl(&emac->cfg) & 301c041e9d2SJens Scharsig ~(AT91_EMAC_CFG_SPD | AT91_EMAC_CFG_FD) 302c041e9d2SJens Scharsig ) | AT91_EMAC_CFG_SPD, 303c041e9d2SJens Scharsig &emac->cfg); 304c041e9d2SJens Scharsig return 0; 305c041e9d2SJens Scharsig } 306c041e9d2SJens Scharsig 307c041e9d2SJens Scharsig if (stat1 & BMSR_10HALF) { 308c041e9d2SJens Scharsig /*set MII for 10BaseT and Half Duplex */ 309c041e9d2SJens Scharsig writel((readl(&emac->cfg) & 310c041e9d2SJens Scharsig ~(AT91_EMAC_CFG_SPD | AT91_EMAC_CFG_FD)), 311c041e9d2SJens Scharsig &emac->cfg); 312c041e9d2SJens Scharsig return 0; 313c041e9d2SJens Scharsig } 31477179067SAndreas Bießmann return 0; 315c041e9d2SJens Scharsig } 316c041e9d2SJens Scharsig 317c041e9d2SJens Scharsig static int at91emac_init(struct eth_device *netdev, bd_t *bd) 318c041e9d2SJens Scharsig { 319c041e9d2SJens Scharsig int i; 320c041e9d2SJens Scharsig u32 value; 321c041e9d2SJens Scharsig emac_device *dev; 322c041e9d2SJens Scharsig at91_emac_t *emac; 32380733994SJens Scharsig at91_pio_t *pio = (at91_pio_t *) ATMEL_BASE_PIO; 324c041e9d2SJens Scharsig 325c041e9d2SJens Scharsig emac = (at91_emac_t *) netdev->iobase; 326c041e9d2SJens Scharsig dev = (emac_device *) netdev->priv; 327c041e9d2SJens Scharsig 328c041e9d2SJens Scharsig /* PIO Disable Register */ 32980733994SJens Scharsig value = ATMEL_PMX_AA_EMDIO | ATMEL_PMX_AA_EMDC | 33080733994SJens Scharsig ATMEL_PMX_AA_ERXER | ATMEL_PMX_AA_ERX1 | 33180733994SJens Scharsig ATMEL_PMX_AA_ERX0 | ATMEL_PMX_AA_ECRS | 33280733994SJens Scharsig ATMEL_PMX_AA_ETX1 | ATMEL_PMX_AA_ETX0 | 33380733994SJens Scharsig ATMEL_PMX_AA_ETXEN | ATMEL_PMX_AA_EREFCK; 334c041e9d2SJens Scharsig 335c041e9d2SJens Scharsig writel(value, &pio->pioa.pdr); 336c041e9d2SJens Scharsig writel(value, &pio->pioa.asr); 337c041e9d2SJens Scharsig 338c041e9d2SJens Scharsig #ifdef CONFIG_RMII 33980733994SJens Scharsig value = ATMEL_PMX_BA_ERXCK; 340c041e9d2SJens Scharsig #else 34180733994SJens Scharsig value = ATMEL_PMX_BA_ERXCK | ATMEL_PMX_BA_ECOL | 34280733994SJens Scharsig ATMEL_PMX_BA_ERXDV | ATMEL_PMX_BA_ERX3 | 34380733994SJens Scharsig ATMEL_PMX_BA_ERX2 | ATMEL_PMX_BA_ETXER | 34480733994SJens Scharsig ATMEL_PMX_BA_ETX3 | ATMEL_PMX_BA_ETX2; 345c041e9d2SJens Scharsig #endif 346c041e9d2SJens Scharsig writel(value, &pio->piob.pdr); 347c041e9d2SJens Scharsig writel(value, &pio->piob.bsr); 348c041e9d2SJens Scharsig 349*cd4de1d9SWenyou Yang at91_periph_clk_enable(ATMEL_ID_EMAC); 350*cd4de1d9SWenyou Yang 351c041e9d2SJens Scharsig writel(readl(&emac->ctl) | AT91_EMAC_CTL_CSR, &emac->ctl); 352c041e9d2SJens Scharsig 353c041e9d2SJens Scharsig /* Init Ethernet buffers */ 354c041e9d2SJens Scharsig for (i = 0; i < RBF_FRAMEMAX; i++) { 3551fd92db8SJoe Hershberger dev->rbfdt[i].addr = (unsigned long) net_rx_packets[i]; 356c041e9d2SJens Scharsig dev->rbfdt[i].size = 0; 357c041e9d2SJens Scharsig } 358c041e9d2SJens Scharsig dev->rbfdt[RBF_FRAMEMAX - 1].addr |= RBF_WRAP; 359c041e9d2SJens Scharsig dev->rbindex = 0; 360c041e9d2SJens Scharsig writel((u32) &(dev->rbfdt[0]), &emac->rbqp); 361c041e9d2SJens Scharsig 362c041e9d2SJens Scharsig writel(readl(&emac->rsr) & 363c041e9d2SJens Scharsig ~(AT91_EMAC_RSR_OVR | AT91_EMAC_RSR_REC | AT91_EMAC_RSR_BNA), 364c041e9d2SJens Scharsig &emac->rsr); 365c041e9d2SJens Scharsig 366c041e9d2SJens Scharsig value = AT91_EMAC_CFG_CAF | AT91_EMAC_CFG_NBC | 367c041e9d2SJens Scharsig HCLK_DIV; 368c041e9d2SJens Scharsig #ifdef CONFIG_RMII 369836cd453SEric Bénard value |= AT91_EMAC_CFG_RMII; 370c041e9d2SJens Scharsig #endif 371c041e9d2SJens Scharsig writel(value, &emac->cfg); 372c041e9d2SJens Scharsig 373c041e9d2SJens Scharsig writel(readl(&emac->ctl) | AT91_EMAC_CTL_TE | AT91_EMAC_CTL_RE, 374c041e9d2SJens Scharsig &emac->ctl); 375c041e9d2SJens Scharsig 376c041e9d2SJens Scharsig if (!at91emac_phy_init(netdev)) { 377c041e9d2SJens Scharsig at91emac_UpdateLinkSpeed(emac); 378c041e9d2SJens Scharsig return 0; 379c041e9d2SJens Scharsig } 38077179067SAndreas Bießmann return -1; 381c041e9d2SJens Scharsig } 382c041e9d2SJens Scharsig 383c041e9d2SJens Scharsig static void at91emac_halt(struct eth_device *netdev) 384c041e9d2SJens Scharsig { 385c041e9d2SJens Scharsig at91_emac_t *emac; 386c041e9d2SJens Scharsig 387c041e9d2SJens Scharsig emac = (at91_emac_t *) netdev->iobase; 388c041e9d2SJens Scharsig writel(readl(&emac->ctl) & ~(AT91_EMAC_CTL_TE | AT91_EMAC_CTL_RE), 389c041e9d2SJens Scharsig &emac->ctl); 390f4962066SWolfgang Denk debug_cond(DEBUG_AT91EMAC, "halt MAC\n"); 391c041e9d2SJens Scharsig } 392c041e9d2SJens Scharsig 3939577501cSJoe Hershberger static int at91emac_send(struct eth_device *netdev, void *packet, int length) 394c041e9d2SJens Scharsig { 395c041e9d2SJens Scharsig at91_emac_t *emac; 396c041e9d2SJens Scharsig 397c041e9d2SJens Scharsig emac = (at91_emac_t *) netdev->iobase; 398c041e9d2SJens Scharsig 399c041e9d2SJens Scharsig while (!(readl(&emac->tsr) & AT91_EMAC_TSR_BNQ)) 400c041e9d2SJens Scharsig ; 401c041e9d2SJens Scharsig writel((u32) packet, &emac->tar); 402c041e9d2SJens Scharsig writel(AT91_EMAC_TCR_LEN(length), &emac->tcr); 403c041e9d2SJens Scharsig while (AT91_EMAC_TCR_LEN(readl(&emac->tcr))) 404c041e9d2SJens Scharsig ; 405f4962066SWolfgang Denk debug_cond(DEBUG_AT91EMAC, "Send %d\n", length); 406c041e9d2SJens Scharsig writel(readl(&emac->tsr) | AT91_EMAC_TSR_COMP, &emac->tsr); 407c041e9d2SJens Scharsig return 0; 408c041e9d2SJens Scharsig } 409c041e9d2SJens Scharsig 410c041e9d2SJens Scharsig static int at91emac_recv(struct eth_device *netdev) 411c041e9d2SJens Scharsig { 412c041e9d2SJens Scharsig emac_device *dev; 413c041e9d2SJens Scharsig at91_emac_t *emac; 414c041e9d2SJens Scharsig rbf_t *rbfp; 415c041e9d2SJens Scharsig int size; 416c041e9d2SJens Scharsig 417c041e9d2SJens Scharsig emac = (at91_emac_t *) netdev->iobase; 418c041e9d2SJens Scharsig dev = (emac_device *) netdev->priv; 419c041e9d2SJens Scharsig 420c041e9d2SJens Scharsig rbfp = &dev->rbfdt[dev->rbindex]; 421c041e9d2SJens Scharsig while (rbfp->addr & RBF_OWNER) { 422c041e9d2SJens Scharsig size = rbfp->size & RBF_SIZE; 4231fd92db8SJoe Hershberger net_process_received_packet(net_rx_packets[dev->rbindex], size); 424c041e9d2SJens Scharsig 425f4962066SWolfgang Denk debug_cond(DEBUG_AT91EMAC, "Recv[%ld]: %d bytes @ %lx\n", 426c041e9d2SJens Scharsig dev->rbindex, size, rbfp->addr); 427c041e9d2SJens Scharsig 428c041e9d2SJens Scharsig rbfp->addr &= ~RBF_OWNER; 429c041e9d2SJens Scharsig rbfp->size = 0; 430c041e9d2SJens Scharsig if (dev->rbindex < (RBF_FRAMEMAX-1)) 431c041e9d2SJens Scharsig dev->rbindex++; 432c041e9d2SJens Scharsig else 433c041e9d2SJens Scharsig dev->rbindex = 0; 434c041e9d2SJens Scharsig 435c041e9d2SJens Scharsig rbfp = &(dev->rbfdt[dev->rbindex]); 436c041e9d2SJens Scharsig if (!(rbfp->addr & RBF_OWNER)) 437c041e9d2SJens Scharsig writel(readl(&emac->rsr) | AT91_EMAC_RSR_REC, 438c041e9d2SJens Scharsig &emac->rsr); 439c041e9d2SJens Scharsig } 440c041e9d2SJens Scharsig 441c041e9d2SJens Scharsig if (readl(&emac->isr) & AT91_EMAC_IxR_RBNA) { 442c041e9d2SJens Scharsig /* EMAC silicon bug 41.3.1 workaround 1 */ 443c041e9d2SJens Scharsig writel(readl(&emac->ctl) & ~AT91_EMAC_CTL_RE, &emac->ctl); 444c041e9d2SJens Scharsig writel(readl(&emac->ctl) | AT91_EMAC_CTL_RE, &emac->ctl); 445c041e9d2SJens Scharsig dev->rbindex = 0; 446c041e9d2SJens Scharsig printf("%s: reset receiver (EMAC dead lock bug)\n", 447c041e9d2SJens Scharsig netdev->name); 448c041e9d2SJens Scharsig } 449c041e9d2SJens Scharsig return 0; 450c041e9d2SJens Scharsig } 451c041e9d2SJens Scharsig 452409943a9SEric Bénard static int at91emac_write_hwaddr(struct eth_device *netdev) 453409943a9SEric Bénard { 454409943a9SEric Bénard at91_emac_t *emac; 455409943a9SEric Bénard emac = (at91_emac_t *) netdev->iobase; 456409943a9SEric Bénard 457*cd4de1d9SWenyou Yang at91_periph_clk_enable(ATMEL_ID_EMAC); 458*cd4de1d9SWenyou Yang 459f4962066SWolfgang Denk debug_cond(DEBUG_AT91EMAC, 460f4962066SWolfgang Denk "init MAC-ADDR %02x:%02x:%02x:%02x:%02x:%02x\n", 4612321bfe4Sandreas.devel@googlemail.com netdev->enetaddr[5], netdev->enetaddr[4], netdev->enetaddr[3], 4622321bfe4Sandreas.devel@googlemail.com netdev->enetaddr[2], netdev->enetaddr[1], netdev->enetaddr[0]); 4632321bfe4Sandreas.devel@googlemail.com writel( (netdev->enetaddr[0] | netdev->enetaddr[1] << 8 | 4642321bfe4Sandreas.devel@googlemail.com netdev->enetaddr[2] << 16 | netdev->enetaddr[3] << 24), 4652321bfe4Sandreas.devel@googlemail.com &emac->sa2l); 4662321bfe4Sandreas.devel@googlemail.com writel((netdev->enetaddr[4] | netdev->enetaddr[5] << 8), &emac->sa2h); 467f4962066SWolfgang Denk debug_cond(DEBUG_AT91EMAC, "init MAC-ADDR %x%x\n", 468409943a9SEric Bénard readl(&emac->sa2h), readl(&emac->sa2l)); 469409943a9SEric Bénard return 0; 470409943a9SEric Bénard } 471409943a9SEric Bénard 472c041e9d2SJens Scharsig int at91emac_register(bd_t *bis, unsigned long iobase) 473c041e9d2SJens Scharsig { 474c041e9d2SJens Scharsig emac_device *emac; 475c041e9d2SJens Scharsig emac_device *emacfix; 476c041e9d2SJens Scharsig struct eth_device *dev; 477c041e9d2SJens Scharsig 478c041e9d2SJens Scharsig if (iobase == 0) 47980733994SJens Scharsig iobase = ATMEL_BASE_EMAC; 480c041e9d2SJens Scharsig emac = malloc(sizeof(*emac)+512); 481c041e9d2SJens Scharsig if (emac == NULL) 48277179067SAndreas Bießmann return -1; 483c041e9d2SJens Scharsig dev = malloc(sizeof(*dev)); 484c041e9d2SJens Scharsig if (dev == NULL) { 485c041e9d2SJens Scharsig free(emac); 48677179067SAndreas Bießmann return -1; 487c041e9d2SJens Scharsig } 488c041e9d2SJens Scharsig /* alignment as per Errata (64 bytes) is insufficient! */ 489c041e9d2SJens Scharsig emacfix = (emac_device *) (((unsigned long) emac + 0x1ff) & 0xFFFFFE00); 490c041e9d2SJens Scharsig memset(emacfix, 0, sizeof(emac_device)); 491c041e9d2SJens Scharsig 492c041e9d2SJens Scharsig memset(dev, 0, sizeof(*dev)); 493192bc694SBen Whitten strcpy(dev->name, "emac"); 494c041e9d2SJens Scharsig dev->iobase = iobase; 495c041e9d2SJens Scharsig dev->priv = emacfix; 496c041e9d2SJens Scharsig dev->init = at91emac_init; 497c041e9d2SJens Scharsig dev->halt = at91emac_halt; 498c041e9d2SJens Scharsig dev->send = at91emac_send; 499c041e9d2SJens Scharsig dev->recv = at91emac_recv; 500409943a9SEric Bénard dev->write_hwaddr = at91emac_write_hwaddr; 501c041e9d2SJens Scharsig 502c041e9d2SJens Scharsig eth_register(dev); 503c041e9d2SJens Scharsig 504c041e9d2SJens Scharsig #if defined(CONFIG_MII) || defined(CONFIG_CMD_MII) 505c041e9d2SJens Scharsig miiphy_register(dev->name, at91emac_mii_read, at91emac_mii_write); 506c041e9d2SJens Scharsig #endif 507c041e9d2SJens Scharsig return 1; 508c041e9d2SJens Scharsig } 509