179788bb1SAjay Bhargav /* 279788bb1SAjay Bhargav * (C) Copyright 2011 379788bb1SAjay Bhargav * eInfochips Ltd. <www.einfochips.com> 4*c7c47ca2SAjay Bhargav * Written-by: Ajay Bhargav <contact@8051projects.net> 579788bb1SAjay Bhargav * 679788bb1SAjay Bhargav * (C) Copyright 2010 779788bb1SAjay Bhargav * Marvell Semiconductor <www.marvell.com> 879788bb1SAjay Bhargav * Contributor: Mahavir Jain <mjain@marvell.com> 979788bb1SAjay Bhargav * 101a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 1179788bb1SAjay Bhargav */ 1279788bb1SAjay Bhargav 1379788bb1SAjay Bhargav #ifndef __ARMADA100_FEC_H__ 1479788bb1SAjay Bhargav #define __ARMADA100_FEC_H__ 1579788bb1SAjay Bhargav 1679788bb1SAjay Bhargav #define PORT_NUM 0x0 1779788bb1SAjay Bhargav 1879788bb1SAjay Bhargav /* RX & TX descriptor command */ 1979788bb1SAjay Bhargav #define BUF_OWNED_BY_DMA (1<<31) 2079788bb1SAjay Bhargav 2179788bb1SAjay Bhargav /* RX descriptor status */ 2279788bb1SAjay Bhargav #define RX_EN_INT (1<<23) 2379788bb1SAjay Bhargav #define RX_FIRST_DESC (1<<17) 2479788bb1SAjay Bhargav #define RX_LAST_DESC (1<<16) 2579788bb1SAjay Bhargav #define RX_ERROR (1<<15) 2679788bb1SAjay Bhargav 2779788bb1SAjay Bhargav /* TX descriptor command */ 2879788bb1SAjay Bhargav #define TX_EN_INT (1<<23) 2979788bb1SAjay Bhargav #define TX_GEN_CRC (1<<22) 3079788bb1SAjay Bhargav #define TX_ZERO_PADDING (1<<18) 3179788bb1SAjay Bhargav #define TX_FIRST_DESC (1<<17) 3279788bb1SAjay Bhargav #define TX_LAST_DESC (1<<16) 3379788bb1SAjay Bhargav #define TX_ERROR (1<<15) 3479788bb1SAjay Bhargav 3579788bb1SAjay Bhargav /* smi register */ 3679788bb1SAjay Bhargav #define SMI_BUSY (1<<28) /* 0 - Write, 1 - Read */ 3779788bb1SAjay Bhargav #define SMI_R_VALID (1<<27) /* 0 - Write, 1 - Read */ 3879788bb1SAjay Bhargav #define SMI_OP_W (0<<26) /* Write operation */ 3979788bb1SAjay Bhargav #define SMI_OP_R (1<<26) /* Read operation */ 4079788bb1SAjay Bhargav 4179788bb1SAjay Bhargav #define HASH_ADD 0 4279788bb1SAjay Bhargav #define HASH_DELETE 1 4379788bb1SAjay Bhargav #define HASH_ADDR_TABLE_SIZE 0x4000 /* 16K (1/2K address - PCR_HS == 1) */ 4479788bb1SAjay Bhargav #define HOP_NUMBER 12 4579788bb1SAjay Bhargav 4679788bb1SAjay Bhargav #define PHY_WAIT_ITERATIONS 1000 /* 1000 iterations * 10uS = 10mS max */ 4779788bb1SAjay Bhargav #define PHY_WAIT_MICRO_SECONDS 10 4879788bb1SAjay Bhargav 4979788bb1SAjay Bhargav #define ETH_HW_IP_ALIGN 2 /* hw aligns IP header */ 5079788bb1SAjay Bhargav #define ETH_EXTRA_HEADER (6+6+2+4) 5179788bb1SAjay Bhargav /* dest+src addr+protocol id+crc */ 5279788bb1SAjay Bhargav #define MAX_PKT_SIZE 1536 5379788bb1SAjay Bhargav 5479788bb1SAjay Bhargav 5579788bb1SAjay Bhargav /* Bit definitions of the SDMA Config Reg */ 5679788bb1SAjay Bhargav #define SDCR_BSZ_OFF 12 5779788bb1SAjay Bhargav #define SDCR_BSZ8 (3<<SDCR_BSZ_OFF) 5879788bb1SAjay Bhargav #define SDCR_BSZ4 (2<<SDCR_BSZ_OFF) 5979788bb1SAjay Bhargav #define SDCR_BSZ2 (1<<SDCR_BSZ_OFF) 6079788bb1SAjay Bhargav #define SDCR_BSZ1 (0<<SDCR_BSZ_OFF) 6179788bb1SAjay Bhargav #define SDCR_BLMR (1<<6) 6279788bb1SAjay Bhargav #define SDCR_BLMT (1<<7) 6379788bb1SAjay Bhargav #define SDCR_RIFB (1<<9) 6479788bb1SAjay Bhargav #define SDCR_RC_OFF 2 6579788bb1SAjay Bhargav #define SDCR_RC_MAX_RETRANS (0xf << SDCR_RC_OFF) 6679788bb1SAjay Bhargav 6779788bb1SAjay Bhargav /* SDMA_CMD */ 6879788bb1SAjay Bhargav #define SDMA_CMD_AT (1<<31) 6979788bb1SAjay Bhargav #define SDMA_CMD_TXDL (1<<24) 7079788bb1SAjay Bhargav #define SDMA_CMD_TXDH (1<<23) 7179788bb1SAjay Bhargav #define SDMA_CMD_AR (1<<15) 7279788bb1SAjay Bhargav #define SDMA_CMD_ERD (1<<7) 7379788bb1SAjay Bhargav 7479788bb1SAjay Bhargav 7579788bb1SAjay Bhargav /* Bit definitions of the Port Config Reg */ 7679788bb1SAjay Bhargav #define PCR_HS (1<<12) 7779788bb1SAjay Bhargav #define PCR_EN (1<<7) 7879788bb1SAjay Bhargav #define PCR_PM (1<<0) 7979788bb1SAjay Bhargav 8079788bb1SAjay Bhargav /* Bit definitions of the Port Config Extend Reg */ 8179788bb1SAjay Bhargav #define PCXR_2BSM (1<<28) 8279788bb1SAjay Bhargav #define PCXR_DSCP_EN (1<<21) 8379788bb1SAjay Bhargav #define PCXR_MFL_1518 (0<<14) 8479788bb1SAjay Bhargav #define PCXR_MFL_1536 (1<<14) 8579788bb1SAjay Bhargav #define PCXR_MFL_2048 (2<<14) 8679788bb1SAjay Bhargav #define PCXR_MFL_64K (3<<14) 8779788bb1SAjay Bhargav #define PCXR_FLP (1<<11) 8879788bb1SAjay Bhargav #define PCXR_PRIO_TX_OFF 3 8979788bb1SAjay Bhargav #define PCXR_TX_HIGH_PRI (7<<PCXR_PRIO_TX_OFF) 9079788bb1SAjay Bhargav 9179788bb1SAjay Bhargav /* 9279788bb1SAjay Bhargav * * Bit definitions of the Interrupt Cause Reg 9379788bb1SAjay Bhargav * * and Interrupt MASK Reg is the same 9479788bb1SAjay Bhargav * */ 9579788bb1SAjay Bhargav #define ICR_RXBUF (1<<0) 9679788bb1SAjay Bhargav #define ICR_TXBUF_H (1<<2) 9779788bb1SAjay Bhargav #define ICR_TXBUF_L (1<<3) 9879788bb1SAjay Bhargav #define ICR_TXEND_H (1<<6) 9979788bb1SAjay Bhargav #define ICR_TXEND_L (1<<7) 10079788bb1SAjay Bhargav #define ICR_RXERR (1<<8) 10179788bb1SAjay Bhargav #define ICR_TXERR_H (1<<10) 10279788bb1SAjay Bhargav #define ICR_TXERR_L (1<<11) 10379788bb1SAjay Bhargav #define ICR_TX_UDR (1<<13) 10479788bb1SAjay Bhargav #define ICR_MII_CH (1<<28) 10579788bb1SAjay Bhargav 10679788bb1SAjay Bhargav #define ALL_INTS (ICR_TXBUF_H | ICR_TXBUF_L | ICR_TX_UDR |\ 10779788bb1SAjay Bhargav ICR_TXERR_H | ICR_TXERR_L |\ 10879788bb1SAjay Bhargav ICR_TXEND_H | ICR_TXEND_L |\ 10979788bb1SAjay Bhargav ICR_RXBUF | ICR_RXERR | ICR_MII_CH) 11079788bb1SAjay Bhargav 11179788bb1SAjay Bhargav #define PHY_MASK 0x0000001f 11279788bb1SAjay Bhargav 11379788bb1SAjay Bhargav #define to_darmdfec(_kd) container_of(_kd, struct armdfec_device, dev) 11479788bb1SAjay Bhargav /* Size of a Tx/Rx descriptor used in chain list data structure */ 11579788bb1SAjay Bhargav #define ARMDFEC_RXQ_DESC_ALIGNED_SIZE \ 11679788bb1SAjay Bhargav (((sizeof(struct rx_desc) / PKTALIGN) + 1) * PKTALIGN) 11779788bb1SAjay Bhargav 11879788bb1SAjay Bhargav #define RX_BUF_OFFSET 0x2 11979788bb1SAjay Bhargav #define RXQ 0x0 /* RX Queue 0 */ 12079788bb1SAjay Bhargav #define TXQ 0x1 /* TX Queue 1 */ 12179788bb1SAjay Bhargav 12279788bb1SAjay Bhargav struct addr_table_entry_t { 12379788bb1SAjay Bhargav u32 lo; 12479788bb1SAjay Bhargav u32 hi; 12579788bb1SAjay Bhargav }; 12679788bb1SAjay Bhargav 12779788bb1SAjay Bhargav /* Bit fields of a Hash Table Entry */ 12879788bb1SAjay Bhargav enum hash_table_entry { 12979788bb1SAjay Bhargav HTEVALID = 1, 13079788bb1SAjay Bhargav HTESKIP = 2, 13179788bb1SAjay Bhargav HTERD = 4, 13279788bb1SAjay Bhargav HTERDBIT = 2 13379788bb1SAjay Bhargav }; 13479788bb1SAjay Bhargav 13579788bb1SAjay Bhargav struct tx_desc { 13679788bb1SAjay Bhargav u32 cmd_sts; /* Command/status field */ 13779788bb1SAjay Bhargav u16 reserved; 13879788bb1SAjay Bhargav u16 byte_cnt; /* buffer byte count */ 13979788bb1SAjay Bhargav u8 *buf_ptr; /* pointer to buffer for this descriptor */ 14079788bb1SAjay Bhargav struct tx_desc *nextdesc_p; /* Pointer to next descriptor */ 14179788bb1SAjay Bhargav }; 14279788bb1SAjay Bhargav 14379788bb1SAjay Bhargav struct rx_desc { 14479788bb1SAjay Bhargav u32 cmd_sts; /* Descriptor command status */ 14579788bb1SAjay Bhargav u16 byte_cnt; /* Descriptor buffer byte count */ 14679788bb1SAjay Bhargav u16 buf_size; /* Buffer size */ 14779788bb1SAjay Bhargav u8 *buf_ptr; /* Descriptor buffer pointer */ 14879788bb1SAjay Bhargav struct rx_desc *nxtdesc_p; /* Next descriptor pointer */ 14979788bb1SAjay Bhargav }; 15079788bb1SAjay Bhargav 15179788bb1SAjay Bhargav /* 15279788bb1SAjay Bhargav * Armada100 Fast Ethernet controller Registers 15379788bb1SAjay Bhargav * Refer Datasheet Appendix A.22 15479788bb1SAjay Bhargav */ 15579788bb1SAjay Bhargav struct armdfec_reg { 15679788bb1SAjay Bhargav u32 phyadr; /* PHY Address */ 15779788bb1SAjay Bhargav u32 pad1[3]; 15879788bb1SAjay Bhargav u32 smi; /* SMI */ 15979788bb1SAjay Bhargav u32 pad2[0xFB]; 16079788bb1SAjay Bhargav u32 pconf; /* Port configuration */ 16179788bb1SAjay Bhargav u32 pad3; 16279788bb1SAjay Bhargav u32 pconf_ext; /* Port configuration extend */ 16379788bb1SAjay Bhargav u32 pad4; 16479788bb1SAjay Bhargav u32 pcmd; /* Port Command */ 16579788bb1SAjay Bhargav u32 pad5; 16679788bb1SAjay Bhargav u32 pstatus; /* Port Status */ 16779788bb1SAjay Bhargav u32 pad6; 16879788bb1SAjay Bhargav u32 spar; /* Serial Parameters */ 16979788bb1SAjay Bhargav u32 pad7; 17079788bb1SAjay Bhargav u32 htpr; /* Hash table pointer */ 17179788bb1SAjay Bhargav u32 pad8; 17279788bb1SAjay Bhargav u32 fcsal; /* Flow control source address low */ 17379788bb1SAjay Bhargav u32 pad9; 17479788bb1SAjay Bhargav u32 fcsah; /* Flow control source address high */ 17579788bb1SAjay Bhargav u32 pad10; 17679788bb1SAjay Bhargav u32 sdma_conf; /* SDMA configuration */ 17779788bb1SAjay Bhargav u32 pad11; 17879788bb1SAjay Bhargav u32 sdma_cmd; /* SDMA command */ 17979788bb1SAjay Bhargav u32 pad12; 18079788bb1SAjay Bhargav u32 ic; /* Interrupt cause */ 18179788bb1SAjay Bhargav u32 iwc; /* Interrupt write to clear */ 18279788bb1SAjay Bhargav u32 im; /* Interrupt mask */ 18379788bb1SAjay Bhargav u32 pad13; 18479788bb1SAjay Bhargav u32 *eth_idscpp[4]; /* Eth0 IP Differentiated Services Code 18579788bb1SAjay Bhargav Point to Priority 0 Low */ 18679788bb1SAjay Bhargav u32 eth_vlan_p; /* Eth0 VLAN Priority Tag to Priority */ 18779788bb1SAjay Bhargav u32 pad14[3]; 18879788bb1SAjay Bhargav struct rx_desc *rxfdp[4]; /* Ethernet First Rx Descriptor 18979788bb1SAjay Bhargav Pointer */ 19079788bb1SAjay Bhargav u32 pad15[4]; 19179788bb1SAjay Bhargav struct rx_desc *rxcdp[4]; /* Ethernet Current Rx Descriptor 19279788bb1SAjay Bhargav Pointer */ 19379788bb1SAjay Bhargav u32 pad16[0x0C]; 19479788bb1SAjay Bhargav struct tx_desc *txcdp[2]; /* Ethernet Current Tx Descriptor 19579788bb1SAjay Bhargav Pointer */ 19679788bb1SAjay Bhargav }; 19779788bb1SAjay Bhargav 19879788bb1SAjay Bhargav struct armdfec_device { 19979788bb1SAjay Bhargav struct eth_device dev; 20079788bb1SAjay Bhargav struct armdfec_reg *regs; 20179788bb1SAjay Bhargav struct tx_desc *p_txdesc; 20279788bb1SAjay Bhargav struct rx_desc *p_rxdesc; 20379788bb1SAjay Bhargav struct rx_desc *p_rxdesc_curr; 20479788bb1SAjay Bhargav u8 *p_rxbuf; 20579788bb1SAjay Bhargav u8 *p_aligned_txbuf; 20679788bb1SAjay Bhargav u8 *htpr; /* hash pointer */ 20779788bb1SAjay Bhargav }; 20879788bb1SAjay Bhargav 20979788bb1SAjay Bhargav #endif /* __ARMADA100_FEC_H__ */ 210