xref: /rk3399_rockchip-uboot/drivers/net/ag7xxx.c (revision b491b49882fc71838b46c47a860daf2978c80be4)
1e40095f6SMarek Vasut /*
2e40095f6SMarek Vasut  * Atheros AR71xx / AR9xxx GMAC driver
3e40095f6SMarek Vasut  *
4e40095f6SMarek Vasut  * Copyright (C) 2016 Marek Vasut <marex@denx.de>
5e40095f6SMarek Vasut  *
6e40095f6SMarek Vasut  * SPDX-License-Identifier:	GPL-2.0+
7e40095f6SMarek Vasut  */
8e40095f6SMarek Vasut 
9e40095f6SMarek Vasut #include <common.h>
10e40095f6SMarek Vasut #include <dm.h>
11e40095f6SMarek Vasut #include <errno.h>
12e40095f6SMarek Vasut #include <miiphy.h>
13e40095f6SMarek Vasut #include <malloc.h>
14e40095f6SMarek Vasut #include <linux/compiler.h>
15e40095f6SMarek Vasut #include <linux/err.h>
16e40095f6SMarek Vasut #include <linux/mii.h>
17e40095f6SMarek Vasut #include <wait_bit.h>
18e40095f6SMarek Vasut #include <asm/io.h>
19e40095f6SMarek Vasut 
20e40095f6SMarek Vasut #include <mach/ath79.h>
21e40095f6SMarek Vasut 
22e40095f6SMarek Vasut DECLARE_GLOBAL_DATA_PTR;
23e40095f6SMarek Vasut 
24e40095f6SMarek Vasut enum ag7xxx_model {
25e40095f6SMarek Vasut 	AG7XXX_MODEL_AG933X,
26e40095f6SMarek Vasut 	AG7XXX_MODEL_AG934X,
27e40095f6SMarek Vasut };
28e40095f6SMarek Vasut 
299240a2f5SJoe Hershberger /* MAC Configuration 1 */
30e40095f6SMarek Vasut #define AG7XXX_ETH_CFG1				0x00
31e40095f6SMarek Vasut #define AG7XXX_ETH_CFG1_SOFT_RST		BIT(31)
32e40095f6SMarek Vasut #define AG7XXX_ETH_CFG1_RX_RST			BIT(19)
33e40095f6SMarek Vasut #define AG7XXX_ETH_CFG1_TX_RST			BIT(18)
34e40095f6SMarek Vasut #define AG7XXX_ETH_CFG1_LOOPBACK		BIT(8)
35e40095f6SMarek Vasut #define AG7XXX_ETH_CFG1_RX_EN			BIT(2)
36e40095f6SMarek Vasut #define AG7XXX_ETH_CFG1_TX_EN			BIT(0)
37e40095f6SMarek Vasut 
389240a2f5SJoe Hershberger /* MAC Configuration 2 */
39e40095f6SMarek Vasut #define AG7XXX_ETH_CFG2				0x04
40e40095f6SMarek Vasut #define AG7XXX_ETH_CFG2_IF_1000			BIT(9)
41e40095f6SMarek Vasut #define AG7XXX_ETH_CFG2_IF_10_100		BIT(8)
42e40095f6SMarek Vasut #define AG7XXX_ETH_CFG2_IF_SPEED_MASK		(3 << 8)
43e40095f6SMarek Vasut #define AG7XXX_ETH_CFG2_HUGE_FRAME_EN		BIT(5)
44e40095f6SMarek Vasut #define AG7XXX_ETH_CFG2_LEN_CHECK		BIT(4)
45e40095f6SMarek Vasut #define AG7XXX_ETH_CFG2_PAD_CRC_EN		BIT(2)
46e40095f6SMarek Vasut #define AG7XXX_ETH_CFG2_FDX			BIT(0)
47e40095f6SMarek Vasut 
489240a2f5SJoe Hershberger /* MII Configuration */
49e40095f6SMarek Vasut #define AG7XXX_ETH_MII_MGMT_CFG			0x20
50e40095f6SMarek Vasut #define AG7XXX_ETH_MII_MGMT_CFG_RESET		BIT(31)
51e40095f6SMarek Vasut 
529240a2f5SJoe Hershberger /* MII Command */
53e40095f6SMarek Vasut #define AG7XXX_ETH_MII_MGMT_CMD			0x24
54e40095f6SMarek Vasut #define AG7XXX_ETH_MII_MGMT_CMD_READ		0x1
55e40095f6SMarek Vasut 
569240a2f5SJoe Hershberger /* MII Address */
57e40095f6SMarek Vasut #define AG7XXX_ETH_MII_MGMT_ADDRESS		0x28
58e40095f6SMarek Vasut #define AG7XXX_ETH_MII_MGMT_ADDRESS_SHIFT	8
59e40095f6SMarek Vasut 
609240a2f5SJoe Hershberger /* MII Control */
61e40095f6SMarek Vasut #define AG7XXX_ETH_MII_MGMT_CTRL		0x2c
62e40095f6SMarek Vasut 
639240a2f5SJoe Hershberger /* MII Status */
64e40095f6SMarek Vasut #define AG7XXX_ETH_MII_MGMT_STATUS		0x30
65e40095f6SMarek Vasut 
669240a2f5SJoe Hershberger /* MII Indicators */
67e40095f6SMarek Vasut #define AG7XXX_ETH_MII_MGMT_IND			0x34
68e40095f6SMarek Vasut #define AG7XXX_ETH_MII_MGMT_IND_INVALID		BIT(2)
69e40095f6SMarek Vasut #define AG7XXX_ETH_MII_MGMT_IND_BUSY		BIT(0)
70e40095f6SMarek Vasut 
719240a2f5SJoe Hershberger /* STA Address 1 & 2 */
72e40095f6SMarek Vasut #define AG7XXX_ETH_ADDR1			0x40
73e40095f6SMarek Vasut #define AG7XXX_ETH_ADDR2			0x44
74e40095f6SMarek Vasut 
759240a2f5SJoe Hershberger /* ETH Configuration 0 - 5 */
76e40095f6SMarek Vasut #define AG7XXX_ETH_FIFO_CFG_0			0x48
77e40095f6SMarek Vasut #define AG7XXX_ETH_FIFO_CFG_1			0x4c
78e40095f6SMarek Vasut #define AG7XXX_ETH_FIFO_CFG_2			0x50
79e40095f6SMarek Vasut #define AG7XXX_ETH_FIFO_CFG_3			0x54
80e40095f6SMarek Vasut #define AG7XXX_ETH_FIFO_CFG_4			0x58
81e40095f6SMarek Vasut #define AG7XXX_ETH_FIFO_CFG_5			0x5c
82e40095f6SMarek Vasut 
839240a2f5SJoe Hershberger /* DMA Transfer Control for Queue 0 */
84e40095f6SMarek Vasut #define AG7XXX_ETH_DMA_TX_CTRL			0x180
85e40095f6SMarek Vasut #define AG7XXX_ETH_DMA_TX_CTRL_TXE		BIT(0)
86e40095f6SMarek Vasut 
879240a2f5SJoe Hershberger /* Descriptor Address for Queue 0 Tx */
88e40095f6SMarek Vasut #define AG7XXX_ETH_DMA_TX_DESC			0x184
89e40095f6SMarek Vasut 
909240a2f5SJoe Hershberger /* DMA Tx Status */
91e40095f6SMarek Vasut #define AG7XXX_ETH_DMA_TX_STATUS		0x188
92e40095f6SMarek Vasut 
939240a2f5SJoe Hershberger /* Rx Control */
94e40095f6SMarek Vasut #define AG7XXX_ETH_DMA_RX_CTRL			0x18c
95e40095f6SMarek Vasut #define AG7XXX_ETH_DMA_RX_CTRL_RXE		BIT(0)
96e40095f6SMarek Vasut 
979240a2f5SJoe Hershberger /* Pointer to Rx Descriptor */
98e40095f6SMarek Vasut #define AG7XXX_ETH_DMA_RX_DESC			0x190
99e40095f6SMarek Vasut 
1009240a2f5SJoe Hershberger /* Rx Status */
101e40095f6SMarek Vasut #define AG7XXX_ETH_DMA_RX_STATUS		0x194
102e40095f6SMarek Vasut 
103e40095f6SMarek Vasut /* Custom register at 0x18070000 */
104e40095f6SMarek Vasut #define AG7XXX_GMAC_ETH_CFG			0x00
105e40095f6SMarek Vasut #define AG7XXX_ETH_CFG_SW_PHY_ADDR_SWAP		BIT(8)
106e40095f6SMarek Vasut #define AG7XXX_ETH_CFG_SW_PHY_SWAP		BIT(7)
107e40095f6SMarek Vasut #define AG7XXX_ETH_CFG_SW_ONLY_MODE		BIT(6)
108e40095f6SMarek Vasut #define AG7XXX_ETH_CFG_GE0_ERR_EN		BIT(5)
109e40095f6SMarek Vasut #define AG7XXX_ETH_CFG_MII_GE0_SLAVE		BIT(4)
110e40095f6SMarek Vasut #define AG7XXX_ETH_CFG_MII_GE0_MASTER		BIT(3)
111e40095f6SMarek Vasut #define AG7XXX_ETH_CFG_GMII_GE0			BIT(2)
112e40095f6SMarek Vasut #define AG7XXX_ETH_CFG_MII_GE0			BIT(1)
113e40095f6SMarek Vasut #define AG7XXX_ETH_CFG_RGMII_GE0		BIT(0)
114e40095f6SMarek Vasut 
115e40095f6SMarek Vasut #define CONFIG_TX_DESCR_NUM	8
116e40095f6SMarek Vasut #define CONFIG_RX_DESCR_NUM	8
117e40095f6SMarek Vasut #define CONFIG_ETH_BUFSIZE	2048
118e40095f6SMarek Vasut #define TX_TOTAL_BUFSIZE	(CONFIG_ETH_BUFSIZE * CONFIG_TX_DESCR_NUM)
119e40095f6SMarek Vasut #define RX_TOTAL_BUFSIZE	(CONFIG_ETH_BUFSIZE * CONFIG_RX_DESCR_NUM)
120e40095f6SMarek Vasut 
121e40095f6SMarek Vasut /* DMA descriptor. */
122e40095f6SMarek Vasut struct ag7xxx_dma_desc {
123e40095f6SMarek Vasut 	u32	data_addr;
124e40095f6SMarek Vasut #define AG7XXX_DMADESC_IS_EMPTY			BIT(31)
125e40095f6SMarek Vasut #define AG7XXX_DMADESC_FTPP_OVERRIDE_OFFSET	16
126e40095f6SMarek Vasut #define AG7XXX_DMADESC_PKT_SIZE_OFFSET		0
127e40095f6SMarek Vasut #define AG7XXX_DMADESC_PKT_SIZE_MASK		0xfff
128e40095f6SMarek Vasut 	u32	config;
129e40095f6SMarek Vasut 	u32	next_desc;
130e40095f6SMarek Vasut 	u32	_pad[5];
131e40095f6SMarek Vasut };
132e40095f6SMarek Vasut 
133e40095f6SMarek Vasut struct ar7xxx_eth_priv {
134e40095f6SMarek Vasut 	struct ag7xxx_dma_desc	tx_mac_descrtable[CONFIG_TX_DESCR_NUM];
135e40095f6SMarek Vasut 	struct ag7xxx_dma_desc	rx_mac_descrtable[CONFIG_RX_DESCR_NUM];
136e40095f6SMarek Vasut 	char		txbuffs[TX_TOTAL_BUFSIZE] __aligned(ARCH_DMA_MINALIGN);
137e40095f6SMarek Vasut 	char		rxbuffs[RX_TOTAL_BUFSIZE] __aligned(ARCH_DMA_MINALIGN);
138e40095f6SMarek Vasut 
139e40095f6SMarek Vasut 	void __iomem		*regs;
140e40095f6SMarek Vasut 	void __iomem		*phyregs;
141e40095f6SMarek Vasut 
142e40095f6SMarek Vasut 	struct eth_device	*dev;
143e40095f6SMarek Vasut 	struct phy_device	*phydev;
144e40095f6SMarek Vasut 	struct mii_dev		*bus;
145e40095f6SMarek Vasut 
146e40095f6SMarek Vasut 	u32			interface;
147e40095f6SMarek Vasut 	u32			tx_currdescnum;
148e40095f6SMarek Vasut 	u32			rx_currdescnum;
149e40095f6SMarek Vasut 	enum ag7xxx_model	model;
150e40095f6SMarek Vasut };
151e40095f6SMarek Vasut 
152e40095f6SMarek Vasut /*
153e40095f6SMarek Vasut  * Switch and MDIO access
154e40095f6SMarek Vasut  */
ag7xxx_switch_read(struct mii_dev * bus,int addr,int reg,u16 * val)155e40095f6SMarek Vasut static int ag7xxx_switch_read(struct mii_dev *bus, int addr, int reg, u16 *val)
156e40095f6SMarek Vasut {
157e40095f6SMarek Vasut 	struct ar7xxx_eth_priv *priv = bus->priv;
158e40095f6SMarek Vasut 	void __iomem *regs = priv->phyregs;
159e40095f6SMarek Vasut 	int ret;
160e40095f6SMarek Vasut 
161e40095f6SMarek Vasut 	writel(0x0, regs + AG7XXX_ETH_MII_MGMT_CMD);
162e40095f6SMarek Vasut 	writel((addr << AG7XXX_ETH_MII_MGMT_ADDRESS_SHIFT) | reg,
163e40095f6SMarek Vasut 	       regs + AG7XXX_ETH_MII_MGMT_ADDRESS);
164e40095f6SMarek Vasut 	writel(AG7XXX_ETH_MII_MGMT_CMD_READ,
165e40095f6SMarek Vasut 	       regs + AG7XXX_ETH_MII_MGMT_CMD);
166e40095f6SMarek Vasut 
167*b491b498SJon Lin 	ret = wait_for_bit_le32(regs + AG7XXX_ETH_MII_MGMT_IND,
168e40095f6SMarek Vasut 				AG7XXX_ETH_MII_MGMT_IND_BUSY, 0, 1000, 0);
169e40095f6SMarek Vasut 	if (ret)
170e40095f6SMarek Vasut 		return ret;
171e40095f6SMarek Vasut 
172e40095f6SMarek Vasut 	*val = readl(regs + AG7XXX_ETH_MII_MGMT_STATUS) & 0xffff;
173e40095f6SMarek Vasut 	writel(0x0, regs + AG7XXX_ETH_MII_MGMT_CMD);
174e40095f6SMarek Vasut 
175e40095f6SMarek Vasut 	return 0;
176e40095f6SMarek Vasut }
177e40095f6SMarek Vasut 
ag7xxx_switch_write(struct mii_dev * bus,int addr,int reg,u16 val)178e40095f6SMarek Vasut static int ag7xxx_switch_write(struct mii_dev *bus, int addr, int reg, u16 val)
179e40095f6SMarek Vasut {
180e40095f6SMarek Vasut 	struct ar7xxx_eth_priv *priv = bus->priv;
181e40095f6SMarek Vasut 	void __iomem *regs = priv->phyregs;
182e40095f6SMarek Vasut 	int ret;
183e40095f6SMarek Vasut 
184e40095f6SMarek Vasut 	writel((addr << AG7XXX_ETH_MII_MGMT_ADDRESS_SHIFT) | reg,
185e40095f6SMarek Vasut 	       regs + AG7XXX_ETH_MII_MGMT_ADDRESS);
186e40095f6SMarek Vasut 	writel(val, regs + AG7XXX_ETH_MII_MGMT_CTRL);
187e40095f6SMarek Vasut 
188*b491b498SJon Lin 	ret = wait_for_bit_le32(regs + AG7XXX_ETH_MII_MGMT_IND,
189e40095f6SMarek Vasut 				AG7XXX_ETH_MII_MGMT_IND_BUSY, 0, 1000, 0);
190e40095f6SMarek Vasut 
191e40095f6SMarek Vasut 	return ret;
192e40095f6SMarek Vasut }
193e40095f6SMarek Vasut 
ag7xxx_switch_reg_read(struct mii_dev * bus,int reg,u32 * val)194e40095f6SMarek Vasut static int ag7xxx_switch_reg_read(struct mii_dev *bus, int reg, u32 *val)
195e40095f6SMarek Vasut {
196e40095f6SMarek Vasut 	struct ar7xxx_eth_priv *priv = bus->priv;
197e40095f6SMarek Vasut 	u32 phy_addr;
198e40095f6SMarek Vasut 	u32 reg_addr;
199e40095f6SMarek Vasut 	u32 phy_temp;
200e40095f6SMarek Vasut 	u32 reg_temp;
201e40095f6SMarek Vasut 	u16 rv = 0;
202e40095f6SMarek Vasut 	int ret;
203e40095f6SMarek Vasut 
204e40095f6SMarek Vasut 	if (priv->model == AG7XXX_MODEL_AG933X) {
205e40095f6SMarek Vasut 		phy_addr = 0x1f;
206e40095f6SMarek Vasut 		reg_addr = 0x10;
207e40095f6SMarek Vasut 	} else if (priv->model == AG7XXX_MODEL_AG934X) {
208e40095f6SMarek Vasut 		phy_addr = 0x18;
209e40095f6SMarek Vasut 		reg_addr = 0x00;
210e40095f6SMarek Vasut 	} else
211e40095f6SMarek Vasut 		return -EINVAL;
212e40095f6SMarek Vasut 
213e40095f6SMarek Vasut 	ret = ag7xxx_switch_write(bus, phy_addr, reg_addr, reg >> 9);
214e40095f6SMarek Vasut 	if (ret)
215e40095f6SMarek Vasut 		return ret;
216e40095f6SMarek Vasut 
217e40095f6SMarek Vasut 	phy_temp = ((reg >> 6) & 0x7) | 0x10;
218e40095f6SMarek Vasut 	reg_temp = (reg >> 1) & 0x1e;
219e40095f6SMarek Vasut 	*val = 0;
220e40095f6SMarek Vasut 
221e40095f6SMarek Vasut 	ret = ag7xxx_switch_read(bus, phy_temp, reg_temp | 0, &rv);
222e40095f6SMarek Vasut 	if (ret < 0)
223e40095f6SMarek Vasut 		return ret;
224e40095f6SMarek Vasut 	*val |= rv;
225e40095f6SMarek Vasut 
226e40095f6SMarek Vasut 	ret = ag7xxx_switch_read(bus, phy_temp, reg_temp | 1, &rv);
227e40095f6SMarek Vasut 	if (ret < 0)
228e40095f6SMarek Vasut 		return ret;
229e40095f6SMarek Vasut 	*val |= (rv << 16);
230e40095f6SMarek Vasut 
231e40095f6SMarek Vasut 	return 0;
232e40095f6SMarek Vasut }
233e40095f6SMarek Vasut 
ag7xxx_switch_reg_write(struct mii_dev * bus,int reg,u32 val)234e40095f6SMarek Vasut static int ag7xxx_switch_reg_write(struct mii_dev *bus, int reg, u32 val)
235e40095f6SMarek Vasut {
236e40095f6SMarek Vasut 	struct ar7xxx_eth_priv *priv = bus->priv;
237e40095f6SMarek Vasut 	u32 phy_addr;
238e40095f6SMarek Vasut 	u32 reg_addr;
239e40095f6SMarek Vasut 	u32 phy_temp;
240e40095f6SMarek Vasut 	u32 reg_temp;
241e40095f6SMarek Vasut 	int ret;
242e40095f6SMarek Vasut 
243e40095f6SMarek Vasut 	if (priv->model == AG7XXX_MODEL_AG933X) {
244e40095f6SMarek Vasut 		phy_addr = 0x1f;
245e40095f6SMarek Vasut 		reg_addr = 0x10;
246e40095f6SMarek Vasut 	} else if (priv->model == AG7XXX_MODEL_AG934X) {
247e40095f6SMarek Vasut 		phy_addr = 0x18;
248e40095f6SMarek Vasut 		reg_addr = 0x00;
249e40095f6SMarek Vasut 	} else
250e40095f6SMarek Vasut 		return -EINVAL;
251e40095f6SMarek Vasut 
252e40095f6SMarek Vasut 	ret = ag7xxx_switch_write(bus, phy_addr, reg_addr, reg >> 9);
253e40095f6SMarek Vasut 	if (ret)
254e40095f6SMarek Vasut 		return ret;
255e40095f6SMarek Vasut 
256e40095f6SMarek Vasut 	phy_temp = ((reg >> 6) & 0x7) | 0x10;
257e40095f6SMarek Vasut 	reg_temp = (reg >> 1) & 0x1e;
258e40095f6SMarek Vasut 
259e40095f6SMarek Vasut 	/*
260e40095f6SMarek Vasut 	 * The switch on AR933x has some special register behavior, which
261e40095f6SMarek Vasut 	 * expects particular write order of their nibbles:
262e40095f6SMarek Vasut 	 *   0x40 ..... MSB first, LSB second
263e40095f6SMarek Vasut 	 *   0x50 ..... MSB first, LSB second
264e40095f6SMarek Vasut 	 *   0x98 ..... LSB first, MSB second
265e40095f6SMarek Vasut 	 *   others ... don't care
266e40095f6SMarek Vasut 	 */
267e40095f6SMarek Vasut 	if ((priv->model == AG7XXX_MODEL_AG933X) && (reg == 0x98)) {
268e40095f6SMarek Vasut 		ret = ag7xxx_switch_write(bus, phy_temp, reg_temp | 0, val & 0xffff);
269e40095f6SMarek Vasut 		if (ret < 0)
270e40095f6SMarek Vasut 			return ret;
271e40095f6SMarek Vasut 
272e40095f6SMarek Vasut 		ret = ag7xxx_switch_write(bus, phy_temp, reg_temp | 1, val >> 16);
273e40095f6SMarek Vasut 		if (ret < 0)
274e40095f6SMarek Vasut 			return ret;
275e40095f6SMarek Vasut 	} else {
276e40095f6SMarek Vasut 		ret = ag7xxx_switch_write(bus, phy_temp, reg_temp | 1, val >> 16);
277e40095f6SMarek Vasut 		if (ret < 0)
278e40095f6SMarek Vasut 			return ret;
279e40095f6SMarek Vasut 
280e40095f6SMarek Vasut 		ret = ag7xxx_switch_write(bus, phy_temp, reg_temp | 0, val & 0xffff);
281e40095f6SMarek Vasut 		if (ret < 0)
282e40095f6SMarek Vasut 			return ret;
283e40095f6SMarek Vasut 	}
284e40095f6SMarek Vasut 
285e40095f6SMarek Vasut 	return 0;
286e40095f6SMarek Vasut }
287e40095f6SMarek Vasut 
ag7xxx_mdio_rw(struct mii_dev * bus,int addr,int reg,u32 val)2882fd519f7SJoe Hershberger static int ag7xxx_mdio_rw(struct mii_dev *bus, int addr, int reg, u32 val)
289e40095f6SMarek Vasut {
290e40095f6SMarek Vasut 	u32 data;
2912fd519f7SJoe Hershberger 	unsigned long start;
2922fd519f7SJoe Hershberger 	int ret;
2932fd519f7SJoe Hershberger 	/* No idea if this is long enough or too long */
2942fd519f7SJoe Hershberger 	int timeout_ms = 1000;
295e40095f6SMarek Vasut 
296e40095f6SMarek Vasut 	/* Dummy read followed by PHY read/write command. */
2972fd519f7SJoe Hershberger 	ret = ag7xxx_switch_reg_read(bus, 0x98, &data);
2982fd519f7SJoe Hershberger 	if (ret < 0)
2992fd519f7SJoe Hershberger 		return ret;
300e40095f6SMarek Vasut 	data = val | (reg << 16) | (addr << 21) | BIT(30) | BIT(31);
3012fd519f7SJoe Hershberger 	ret = ag7xxx_switch_reg_write(bus, 0x98, data);
3022fd519f7SJoe Hershberger 	if (ret < 0)
3032fd519f7SJoe Hershberger 		return ret;
3042fd519f7SJoe Hershberger 
3052fd519f7SJoe Hershberger 	start = get_timer(0);
306e40095f6SMarek Vasut 
307e40095f6SMarek Vasut 	/* Wait for operation to finish */
308e40095f6SMarek Vasut 	do {
3092fd519f7SJoe Hershberger 		ret = ag7xxx_switch_reg_read(bus, 0x98, &data);
3102fd519f7SJoe Hershberger 		if (ret < 0)
3112fd519f7SJoe Hershberger 			return ret;
3122fd519f7SJoe Hershberger 
3132fd519f7SJoe Hershberger 		if (get_timer(start) > timeout_ms)
3142fd519f7SJoe Hershberger 			return -ETIMEDOUT;
315e40095f6SMarek Vasut 	} while (data & BIT(31));
316e40095f6SMarek Vasut 
317e40095f6SMarek Vasut 	return data & 0xffff;
318e40095f6SMarek Vasut }
319e40095f6SMarek Vasut 
ag7xxx_mdio_read(struct mii_dev * bus,int addr,int devad,int reg)320e40095f6SMarek Vasut static int ag7xxx_mdio_read(struct mii_dev *bus, int addr, int devad, int reg)
321e40095f6SMarek Vasut {
322e40095f6SMarek Vasut 	return ag7xxx_mdio_rw(bus, addr, reg, BIT(27));
323e40095f6SMarek Vasut }
324e40095f6SMarek Vasut 
ag7xxx_mdio_write(struct mii_dev * bus,int addr,int devad,int reg,u16 val)325e40095f6SMarek Vasut static int ag7xxx_mdio_write(struct mii_dev *bus, int addr, int devad, int reg,
326e40095f6SMarek Vasut 			     u16 val)
327e40095f6SMarek Vasut {
3282fd519f7SJoe Hershberger 	int ret;
3292fd519f7SJoe Hershberger 
3302fd519f7SJoe Hershberger 	ret = ag7xxx_mdio_rw(bus, addr, reg, val);
3312fd519f7SJoe Hershberger 	if (ret < 0)
3322fd519f7SJoe Hershberger 		return ret;
333e40095f6SMarek Vasut 	return 0;
334e40095f6SMarek Vasut }
335e40095f6SMarek Vasut 
336e40095f6SMarek Vasut /*
337e40095f6SMarek Vasut  * DMA ring handlers
338e40095f6SMarek Vasut  */
ag7xxx_dma_clean_tx(struct udevice * dev)339e40095f6SMarek Vasut static void ag7xxx_dma_clean_tx(struct udevice *dev)
340e40095f6SMarek Vasut {
341e40095f6SMarek Vasut 	struct ar7xxx_eth_priv *priv = dev_get_priv(dev);
342e40095f6SMarek Vasut 	struct ag7xxx_dma_desc *curr, *next;
343e40095f6SMarek Vasut 	u32 start, end;
344e40095f6SMarek Vasut 	int i;
345e40095f6SMarek Vasut 
346e40095f6SMarek Vasut 	for (i = 0; i < CONFIG_TX_DESCR_NUM; i++) {
347e40095f6SMarek Vasut 		curr = &priv->tx_mac_descrtable[i];
348e40095f6SMarek Vasut 		next = &priv->tx_mac_descrtable[(i + 1) % CONFIG_TX_DESCR_NUM];
349e40095f6SMarek Vasut 
350e40095f6SMarek Vasut 		curr->data_addr = virt_to_phys(&priv->txbuffs[i * CONFIG_ETH_BUFSIZE]);
351e40095f6SMarek Vasut 		curr->config = AG7XXX_DMADESC_IS_EMPTY;
352e40095f6SMarek Vasut 		curr->next_desc = virt_to_phys(next);
353e40095f6SMarek Vasut 	}
354e40095f6SMarek Vasut 
355e40095f6SMarek Vasut 	priv->tx_currdescnum = 0;
356e40095f6SMarek Vasut 
357e40095f6SMarek Vasut 	/* Cache: Flush descriptors, don't care about buffers. */
358e40095f6SMarek Vasut 	start = (u32)(&priv->tx_mac_descrtable[0]);
359e40095f6SMarek Vasut 	end = start + sizeof(priv->tx_mac_descrtable);
360e40095f6SMarek Vasut 	flush_dcache_range(start, end);
361e40095f6SMarek Vasut }
362e40095f6SMarek Vasut 
ag7xxx_dma_clean_rx(struct udevice * dev)363e40095f6SMarek Vasut static void ag7xxx_dma_clean_rx(struct udevice *dev)
364e40095f6SMarek Vasut {
365e40095f6SMarek Vasut 	struct ar7xxx_eth_priv *priv = dev_get_priv(dev);
366e40095f6SMarek Vasut 	struct ag7xxx_dma_desc *curr, *next;
367e40095f6SMarek Vasut 	u32 start, end;
368e40095f6SMarek Vasut 	int i;
369e40095f6SMarek Vasut 
370e40095f6SMarek Vasut 	for (i = 0; i < CONFIG_RX_DESCR_NUM; i++) {
371e40095f6SMarek Vasut 		curr = &priv->rx_mac_descrtable[i];
372e40095f6SMarek Vasut 		next = &priv->rx_mac_descrtable[(i + 1) % CONFIG_RX_DESCR_NUM];
373e40095f6SMarek Vasut 
374e40095f6SMarek Vasut 		curr->data_addr = virt_to_phys(&priv->rxbuffs[i * CONFIG_ETH_BUFSIZE]);
375e40095f6SMarek Vasut 		curr->config = AG7XXX_DMADESC_IS_EMPTY;
376e40095f6SMarek Vasut 		curr->next_desc = virt_to_phys(next);
377e40095f6SMarek Vasut 	}
378e40095f6SMarek Vasut 
379e40095f6SMarek Vasut 	priv->rx_currdescnum = 0;
380e40095f6SMarek Vasut 
381e40095f6SMarek Vasut 	/* Cache: Flush+Invalidate descriptors, Invalidate buffers. */
382e40095f6SMarek Vasut 	start = (u32)(&priv->rx_mac_descrtable[0]);
383e40095f6SMarek Vasut 	end = start + sizeof(priv->rx_mac_descrtable);
384e40095f6SMarek Vasut 	flush_dcache_range(start, end);
385e40095f6SMarek Vasut 	invalidate_dcache_range(start, end);
386e40095f6SMarek Vasut 
387e40095f6SMarek Vasut 	start = (u32)&priv->rxbuffs;
388e40095f6SMarek Vasut 	end = start + sizeof(priv->rxbuffs);
389e40095f6SMarek Vasut 	invalidate_dcache_range(start, end);
390e40095f6SMarek Vasut }
391e40095f6SMarek Vasut 
392e40095f6SMarek Vasut /*
393e40095f6SMarek Vasut  * Ethernet I/O
394e40095f6SMarek Vasut  */
ag7xxx_eth_send(struct udevice * dev,void * packet,int length)395e40095f6SMarek Vasut static int ag7xxx_eth_send(struct udevice *dev, void *packet, int length)
396e40095f6SMarek Vasut {
397e40095f6SMarek Vasut 	struct ar7xxx_eth_priv *priv = dev_get_priv(dev);
398e40095f6SMarek Vasut 	struct ag7xxx_dma_desc *curr;
399e40095f6SMarek Vasut 	u32 start, end;
400e40095f6SMarek Vasut 
401e40095f6SMarek Vasut 	curr = &priv->tx_mac_descrtable[priv->tx_currdescnum];
402e40095f6SMarek Vasut 
403e40095f6SMarek Vasut 	/* Cache: Invalidate descriptor. */
404e40095f6SMarek Vasut 	start = (u32)curr;
405e40095f6SMarek Vasut 	end = start + sizeof(*curr);
406e40095f6SMarek Vasut 	invalidate_dcache_range(start, end);
407e40095f6SMarek Vasut 
408e40095f6SMarek Vasut 	if (!(curr->config & AG7XXX_DMADESC_IS_EMPTY)) {
409e40095f6SMarek Vasut 		printf("ag7xxx: Out of TX DMA descriptors!\n");
410e40095f6SMarek Vasut 		return -EPERM;
411e40095f6SMarek Vasut 	}
412e40095f6SMarek Vasut 
413e40095f6SMarek Vasut 	/* Copy the packet into the data buffer. */
414e40095f6SMarek Vasut 	memcpy(phys_to_virt(curr->data_addr), packet, length);
415e40095f6SMarek Vasut 	curr->config = length & AG7XXX_DMADESC_PKT_SIZE_MASK;
416e40095f6SMarek Vasut 
417e40095f6SMarek Vasut 	/* Cache: Flush descriptor, Flush buffer. */
418e40095f6SMarek Vasut 	start = (u32)curr;
419e40095f6SMarek Vasut 	end = start + sizeof(*curr);
420e40095f6SMarek Vasut 	flush_dcache_range(start, end);
421e40095f6SMarek Vasut 	start = (u32)phys_to_virt(curr->data_addr);
422e40095f6SMarek Vasut 	end = start + length;
423e40095f6SMarek Vasut 	flush_dcache_range(start, end);
424e40095f6SMarek Vasut 
425e40095f6SMarek Vasut 	/* Load the DMA descriptor and start TX DMA. */
426e40095f6SMarek Vasut 	writel(AG7XXX_ETH_DMA_TX_CTRL_TXE,
427e40095f6SMarek Vasut 	       priv->regs + AG7XXX_ETH_DMA_TX_CTRL);
428e40095f6SMarek Vasut 
429e40095f6SMarek Vasut 	/* Switch to next TX descriptor. */
430e40095f6SMarek Vasut 	priv->tx_currdescnum = (priv->tx_currdescnum + 1) % CONFIG_TX_DESCR_NUM;
431e40095f6SMarek Vasut 
432e40095f6SMarek Vasut 	return 0;
433e40095f6SMarek Vasut }
434e40095f6SMarek Vasut 
ag7xxx_eth_recv(struct udevice * dev,int flags,uchar ** packetp)435e40095f6SMarek Vasut static int ag7xxx_eth_recv(struct udevice *dev, int flags, uchar **packetp)
436e40095f6SMarek Vasut {
437e40095f6SMarek Vasut 	struct ar7xxx_eth_priv *priv = dev_get_priv(dev);
438e40095f6SMarek Vasut 	struct ag7xxx_dma_desc *curr;
439e40095f6SMarek Vasut 	u32 start, end, length;
440e40095f6SMarek Vasut 
441e40095f6SMarek Vasut 	curr = &priv->rx_mac_descrtable[priv->rx_currdescnum];
442e40095f6SMarek Vasut 
443e40095f6SMarek Vasut 	/* Cache: Invalidate descriptor. */
444e40095f6SMarek Vasut 	start = (u32)curr;
445e40095f6SMarek Vasut 	end = start + sizeof(*curr);
446e40095f6SMarek Vasut 	invalidate_dcache_range(start, end);
447e40095f6SMarek Vasut 
448e40095f6SMarek Vasut 	/* No packets received. */
449e40095f6SMarek Vasut 	if (curr->config & AG7XXX_DMADESC_IS_EMPTY)
450e40095f6SMarek Vasut 		return -EAGAIN;
451e40095f6SMarek Vasut 
452e40095f6SMarek Vasut 	length = curr->config & AG7XXX_DMADESC_PKT_SIZE_MASK;
453e40095f6SMarek Vasut 
454e40095f6SMarek Vasut 	/* Cache: Invalidate buffer. */
455e40095f6SMarek Vasut 	start = (u32)phys_to_virt(curr->data_addr);
456e40095f6SMarek Vasut 	end = start + length;
457e40095f6SMarek Vasut 	invalidate_dcache_range(start, end);
458e40095f6SMarek Vasut 
459e40095f6SMarek Vasut 	/* Receive one packet and return length. */
460e40095f6SMarek Vasut 	*packetp = phys_to_virt(curr->data_addr);
461e40095f6SMarek Vasut 	return length;
462e40095f6SMarek Vasut }
463e40095f6SMarek Vasut 
ag7xxx_eth_free_pkt(struct udevice * dev,uchar * packet,int length)464e40095f6SMarek Vasut static int ag7xxx_eth_free_pkt(struct udevice *dev, uchar *packet,
465e40095f6SMarek Vasut 				   int length)
466e40095f6SMarek Vasut {
467e40095f6SMarek Vasut 	struct ar7xxx_eth_priv *priv = dev_get_priv(dev);
468e40095f6SMarek Vasut 	struct ag7xxx_dma_desc *curr;
469e40095f6SMarek Vasut 	u32 start, end;
470e40095f6SMarek Vasut 
471e40095f6SMarek Vasut 	curr = &priv->rx_mac_descrtable[priv->rx_currdescnum];
472e40095f6SMarek Vasut 
473e40095f6SMarek Vasut 	curr->config = AG7XXX_DMADESC_IS_EMPTY;
474e40095f6SMarek Vasut 
475e40095f6SMarek Vasut 	/* Cache: Flush descriptor. */
476e40095f6SMarek Vasut 	start = (u32)curr;
477e40095f6SMarek Vasut 	end = start + sizeof(*curr);
478e40095f6SMarek Vasut 	flush_dcache_range(start, end);
479e40095f6SMarek Vasut 
480e40095f6SMarek Vasut 	/* Switch to next RX descriptor. */
481e40095f6SMarek Vasut 	priv->rx_currdescnum = (priv->rx_currdescnum + 1) % CONFIG_RX_DESCR_NUM;
482e40095f6SMarek Vasut 
483e40095f6SMarek Vasut 	return 0;
484e40095f6SMarek Vasut }
485e40095f6SMarek Vasut 
ag7xxx_eth_start(struct udevice * dev)486e40095f6SMarek Vasut static int ag7xxx_eth_start(struct udevice *dev)
487e40095f6SMarek Vasut {
488e40095f6SMarek Vasut 	struct ar7xxx_eth_priv *priv = dev_get_priv(dev);
489e40095f6SMarek Vasut 
490e40095f6SMarek Vasut 	/* FIXME: Check if link up */
491e40095f6SMarek Vasut 
492e40095f6SMarek Vasut 	/* Clear the DMA rings. */
493e40095f6SMarek Vasut 	ag7xxx_dma_clean_tx(dev);
494e40095f6SMarek Vasut 	ag7xxx_dma_clean_rx(dev);
495e40095f6SMarek Vasut 
496e40095f6SMarek Vasut 	/* Load DMA descriptors and start the RX DMA. */
497e40095f6SMarek Vasut 	writel(virt_to_phys(&priv->tx_mac_descrtable[priv->tx_currdescnum]),
498e40095f6SMarek Vasut 	       priv->regs + AG7XXX_ETH_DMA_TX_DESC);
499e40095f6SMarek Vasut 	writel(virt_to_phys(&priv->rx_mac_descrtable[priv->rx_currdescnum]),
500e40095f6SMarek Vasut 	       priv->regs + AG7XXX_ETH_DMA_RX_DESC);
501e40095f6SMarek Vasut 	writel(AG7XXX_ETH_DMA_RX_CTRL_RXE,
502e40095f6SMarek Vasut 	       priv->regs + AG7XXX_ETH_DMA_RX_CTRL);
503e40095f6SMarek Vasut 
504e40095f6SMarek Vasut 	return 0;
505e40095f6SMarek Vasut }
506e40095f6SMarek Vasut 
ag7xxx_eth_stop(struct udevice * dev)507e40095f6SMarek Vasut static void ag7xxx_eth_stop(struct udevice *dev)
508e40095f6SMarek Vasut {
509e40095f6SMarek Vasut 	struct ar7xxx_eth_priv *priv = dev_get_priv(dev);
510e40095f6SMarek Vasut 
511e40095f6SMarek Vasut 	/* Stop the TX DMA. */
512e40095f6SMarek Vasut 	writel(0, priv->regs + AG7XXX_ETH_DMA_TX_CTRL);
513*b491b498SJon Lin 	wait_for_bit_le32(priv->regs + AG7XXX_ETH_DMA_TX_CTRL, ~0, 0,
514e40095f6SMarek Vasut 			  1000, 0);
515e40095f6SMarek Vasut 
516e40095f6SMarek Vasut 	/* Stop the RX DMA. */
517e40095f6SMarek Vasut 	writel(0, priv->regs + AG7XXX_ETH_DMA_RX_CTRL);
518*b491b498SJon Lin 	wait_for_bit_le32(priv->regs + AG7XXX_ETH_DMA_RX_CTRL, ~0, 0,
519e40095f6SMarek Vasut 			  1000, 0);
520e40095f6SMarek Vasut }
521e40095f6SMarek Vasut 
522e40095f6SMarek Vasut /*
523e40095f6SMarek Vasut  * Hardware setup
524e40095f6SMarek Vasut  */
ag7xxx_eth_write_hwaddr(struct udevice * dev)525e40095f6SMarek Vasut static int ag7xxx_eth_write_hwaddr(struct udevice *dev)
526e40095f6SMarek Vasut {
527e40095f6SMarek Vasut 	struct eth_pdata *pdata = dev_get_platdata(dev);
528e40095f6SMarek Vasut 	struct ar7xxx_eth_priv *priv = dev_get_priv(dev);
529e40095f6SMarek Vasut 	unsigned char *mac = pdata->enetaddr;
530e40095f6SMarek Vasut 	u32 macid_lo, macid_hi;
531e40095f6SMarek Vasut 
532e40095f6SMarek Vasut 	macid_hi = mac[3] | (mac[2] << 8) | (mac[1] << 16) | (mac[0] << 24);
533e40095f6SMarek Vasut 	macid_lo = (mac[5] << 16) | (mac[4] << 24);
534e40095f6SMarek Vasut 
535e40095f6SMarek Vasut 	writel(macid_lo, priv->regs + AG7XXX_ETH_ADDR1);
536e40095f6SMarek Vasut 	writel(macid_hi, priv->regs + AG7XXX_ETH_ADDR2);
537e40095f6SMarek Vasut 
538e40095f6SMarek Vasut 	return 0;
539e40095f6SMarek Vasut }
540e40095f6SMarek Vasut 
ag7xxx_hw_setup(struct udevice * dev)541e40095f6SMarek Vasut static void ag7xxx_hw_setup(struct udevice *dev)
542e40095f6SMarek Vasut {
543e40095f6SMarek Vasut 	struct ar7xxx_eth_priv *priv = dev_get_priv(dev);
544e40095f6SMarek Vasut 	u32 speed;
545e40095f6SMarek Vasut 
546e40095f6SMarek Vasut 	setbits_be32(priv->regs + AG7XXX_ETH_CFG1,
547e40095f6SMarek Vasut 		     AG7XXX_ETH_CFG1_RX_RST | AG7XXX_ETH_CFG1_TX_RST |
548e40095f6SMarek Vasut 		     AG7XXX_ETH_CFG1_SOFT_RST);
549e40095f6SMarek Vasut 
550e40095f6SMarek Vasut 	mdelay(10);
551e40095f6SMarek Vasut 
552e40095f6SMarek Vasut 	writel(AG7XXX_ETH_CFG1_RX_EN | AG7XXX_ETH_CFG1_TX_EN,
553e40095f6SMarek Vasut 	       priv->regs + AG7XXX_ETH_CFG1);
554e40095f6SMarek Vasut 
555e40095f6SMarek Vasut 	if (priv->interface == PHY_INTERFACE_MODE_RMII)
556e40095f6SMarek Vasut 		speed = AG7XXX_ETH_CFG2_IF_10_100;
557e40095f6SMarek Vasut 	else
558e40095f6SMarek Vasut 		speed = AG7XXX_ETH_CFG2_IF_1000;
559e40095f6SMarek Vasut 
560e40095f6SMarek Vasut 	clrsetbits_be32(priv->regs + AG7XXX_ETH_CFG2,
561e40095f6SMarek Vasut 			AG7XXX_ETH_CFG2_IF_SPEED_MASK,
562e40095f6SMarek Vasut 			speed | AG7XXX_ETH_CFG2_PAD_CRC_EN |
563e40095f6SMarek Vasut 			AG7XXX_ETH_CFG2_LEN_CHECK);
564e40095f6SMarek Vasut 
565e40095f6SMarek Vasut 	writel(0xfff0000, priv->regs + AG7XXX_ETH_FIFO_CFG_1);
566e40095f6SMarek Vasut 	writel(0x1fff, priv->regs + AG7XXX_ETH_FIFO_CFG_2);
567e40095f6SMarek Vasut 
568e40095f6SMarek Vasut 	writel(0x1f00, priv->regs + AG7XXX_ETH_FIFO_CFG_0);
569e40095f6SMarek Vasut 	setbits_be32(priv->regs + AG7XXX_ETH_FIFO_CFG_4, 0x3ffff);
570e40095f6SMarek Vasut 	writel(0x10ffff, priv->regs + AG7XXX_ETH_FIFO_CFG_1);
571e40095f6SMarek Vasut 	writel(0xaaa0555, priv->regs + AG7XXX_ETH_FIFO_CFG_2);
572e40095f6SMarek Vasut 	writel(0x7eccf, priv->regs + AG7XXX_ETH_FIFO_CFG_5);
573e40095f6SMarek Vasut 	writel(0x1f00140, priv->regs + AG7XXX_ETH_FIFO_CFG_3);
574e40095f6SMarek Vasut }
575e40095f6SMarek Vasut 
ag7xxx_mii_get_div(void)576e40095f6SMarek Vasut static int ag7xxx_mii_get_div(void)
577e40095f6SMarek Vasut {
578e40095f6SMarek Vasut 	ulong freq = get_bus_freq(0);
579e40095f6SMarek Vasut 
580e40095f6SMarek Vasut 	switch (freq / 1000000) {
581e40095f6SMarek Vasut 	case 150:	return 0x7;
582e40095f6SMarek Vasut 	case 175:	return 0x5;
583e40095f6SMarek Vasut 	case 200:	return 0x4;
584e40095f6SMarek Vasut 	case 210:	return 0x9;
585e40095f6SMarek Vasut 	case 220:	return 0x9;
586e40095f6SMarek Vasut 	default:	return 0x7;
587e40095f6SMarek Vasut 	}
588e40095f6SMarek Vasut }
589e40095f6SMarek Vasut 
ag7xxx_mii_setup(struct udevice * dev)590e40095f6SMarek Vasut static int ag7xxx_mii_setup(struct udevice *dev)
591e40095f6SMarek Vasut {
592e40095f6SMarek Vasut 	struct ar7xxx_eth_priv *priv = dev_get_priv(dev);
593e40095f6SMarek Vasut 	int i, ret, div = ag7xxx_mii_get_div();
594e40095f6SMarek Vasut 	u32 reg;
595e40095f6SMarek Vasut 
596e40095f6SMarek Vasut 	if (priv->model == AG7XXX_MODEL_AG933X) {
597e40095f6SMarek Vasut 		/* Unit 0 is PHY-less on AR9331, see datasheet Figure 2-3 */
598e40095f6SMarek Vasut 		if (priv->interface == PHY_INTERFACE_MODE_RMII)
599e40095f6SMarek Vasut 			return 0;
600e40095f6SMarek Vasut 	}
601e40095f6SMarek Vasut 
602e40095f6SMarek Vasut 	if (priv->model == AG7XXX_MODEL_AG934X) {
603e40095f6SMarek Vasut 		writel(AG7XXX_ETH_MII_MGMT_CFG_RESET | 0x4,
604e40095f6SMarek Vasut 		       priv->regs + AG7XXX_ETH_MII_MGMT_CFG);
605e40095f6SMarek Vasut 		writel(0x4, priv->regs + AG7XXX_ETH_MII_MGMT_CFG);
606e40095f6SMarek Vasut 		return 0;
607e40095f6SMarek Vasut 	}
608e40095f6SMarek Vasut 
609e40095f6SMarek Vasut 	for (i = 0; i < 10; i++) {
610e40095f6SMarek Vasut 		writel(AG7XXX_ETH_MII_MGMT_CFG_RESET | div,
611e40095f6SMarek Vasut 		       priv->regs + AG7XXX_ETH_MII_MGMT_CFG);
612e40095f6SMarek Vasut 		writel(div, priv->regs + AG7XXX_ETH_MII_MGMT_CFG);
613e40095f6SMarek Vasut 
614e40095f6SMarek Vasut 		/* Check the switch */
615e40095f6SMarek Vasut 		ret = ag7xxx_switch_reg_read(priv->bus, 0x10c, &reg);
616e40095f6SMarek Vasut 		if (ret)
617e40095f6SMarek Vasut 			continue;
618e40095f6SMarek Vasut 
619e40095f6SMarek Vasut 		if (reg != 0x18007fff)
620e40095f6SMarek Vasut 			continue;
621e40095f6SMarek Vasut 
622e40095f6SMarek Vasut 		return 0;
623e40095f6SMarek Vasut 	}
624e40095f6SMarek Vasut 
625e40095f6SMarek Vasut 	return -EINVAL;
626e40095f6SMarek Vasut }
627e40095f6SMarek Vasut 
ag933x_phy_setup_wan(struct udevice * dev)628e40095f6SMarek Vasut static int ag933x_phy_setup_wan(struct udevice *dev)
629e40095f6SMarek Vasut {
630e40095f6SMarek Vasut 	struct ar7xxx_eth_priv *priv = dev_get_priv(dev);
631e40095f6SMarek Vasut 
632e40095f6SMarek Vasut 	/* Configure switch port 4 (GMAC0) */
633e40095f6SMarek Vasut 	return ag7xxx_mdio_write(priv->bus, 4, 0, MII_BMCR, 0x9000);
634e40095f6SMarek Vasut }
635e40095f6SMarek Vasut 
ag933x_phy_setup_lan(struct udevice * dev)636e40095f6SMarek Vasut static int ag933x_phy_setup_lan(struct udevice *dev)
637e40095f6SMarek Vasut {
638e40095f6SMarek Vasut 	struct ar7xxx_eth_priv *priv = dev_get_priv(dev);
639e40095f6SMarek Vasut 	int i, ret;
640e40095f6SMarek Vasut 	u32 reg;
641e40095f6SMarek Vasut 
642e40095f6SMarek Vasut 	/* Reset the switch */
643e40095f6SMarek Vasut 	ret = ag7xxx_switch_reg_read(priv->bus, 0, &reg);
644e40095f6SMarek Vasut 	if (ret)
645e40095f6SMarek Vasut 		return ret;
646e40095f6SMarek Vasut 	reg |= BIT(31);
647e40095f6SMarek Vasut 	ret = ag7xxx_switch_reg_write(priv->bus, 0, reg);
648e40095f6SMarek Vasut 	if (ret)
649e40095f6SMarek Vasut 		return ret;
650e40095f6SMarek Vasut 
651e40095f6SMarek Vasut 	do {
652e40095f6SMarek Vasut 		ret = ag7xxx_switch_reg_read(priv->bus, 0, &reg);
653e40095f6SMarek Vasut 		if (ret)
654e40095f6SMarek Vasut 			return ret;
655e40095f6SMarek Vasut 	} while (reg & BIT(31));
656e40095f6SMarek Vasut 
657e40095f6SMarek Vasut 	/* Configure switch ports 0...3 (GMAC1) */
658e40095f6SMarek Vasut 	for (i = 0; i < 4; i++) {
659e40095f6SMarek Vasut 		ret = ag7xxx_mdio_write(priv->bus, 0x4, 0, MII_BMCR, 0x9000);
660e40095f6SMarek Vasut 		if (ret)
661e40095f6SMarek Vasut 			return ret;
662e40095f6SMarek Vasut 	}
663e40095f6SMarek Vasut 
664e40095f6SMarek Vasut 	/* Enable CPU port */
665e40095f6SMarek Vasut 	ret = ag7xxx_switch_reg_write(priv->bus, 0x78, BIT(8));
666e40095f6SMarek Vasut 	if (ret)
667e40095f6SMarek Vasut 		return ret;
668e40095f6SMarek Vasut 
669e40095f6SMarek Vasut 	for (i = 0; i < 4; i++) {
670e40095f6SMarek Vasut 		ret = ag7xxx_switch_reg_write(priv->bus, i * 0x100, BIT(9));
671e40095f6SMarek Vasut 		if (ret)
672e40095f6SMarek Vasut 			return ret;
673e40095f6SMarek Vasut 	}
674e40095f6SMarek Vasut 
675e40095f6SMarek Vasut 	/* QM Control */
676e40095f6SMarek Vasut 	ret = ag7xxx_switch_reg_write(priv->bus, 0x38, 0xc000050e);
677e40095f6SMarek Vasut 	if (ret)
678e40095f6SMarek Vasut 		return ret;
679e40095f6SMarek Vasut 
680e40095f6SMarek Vasut 	/* Disable Atheros header */
681e40095f6SMarek Vasut 	ret = ag7xxx_switch_reg_write(priv->bus, 0x104, 0x4004);
682e40095f6SMarek Vasut 	if (ret)
683e40095f6SMarek Vasut 		return ret;
684e40095f6SMarek Vasut 
685e40095f6SMarek Vasut 	/* Tag priority mapping */
686e40095f6SMarek Vasut 	ret = ag7xxx_switch_reg_write(priv->bus, 0x70, 0xfa50);
687e40095f6SMarek Vasut 	if (ret)
688e40095f6SMarek Vasut 		return ret;
689e40095f6SMarek Vasut 
690e40095f6SMarek Vasut 	/* Enable ARP packets to the CPU */
691e40095f6SMarek Vasut 	ret = ag7xxx_switch_reg_read(priv->bus, 0x5c, &reg);
692e40095f6SMarek Vasut 	if (ret)
693e40095f6SMarek Vasut 		return ret;
694e40095f6SMarek Vasut 	reg |= 0x100000;
695e40095f6SMarek Vasut 	ret = ag7xxx_switch_reg_write(priv->bus, 0x5c, reg);
696e40095f6SMarek Vasut 	if (ret)
697e40095f6SMarek Vasut 		return ret;
698e40095f6SMarek Vasut 
699e40095f6SMarek Vasut 	return 0;
700e40095f6SMarek Vasut }
701e40095f6SMarek Vasut 
ag933x_phy_setup_reset_set(struct udevice * dev,int port)702e40095f6SMarek Vasut static int ag933x_phy_setup_reset_set(struct udevice *dev, int port)
703e40095f6SMarek Vasut {
704e40095f6SMarek Vasut 	struct ar7xxx_eth_priv *priv = dev_get_priv(dev);
705e40095f6SMarek Vasut 	int ret;
706e40095f6SMarek Vasut 
707e40095f6SMarek Vasut 	ret = ag7xxx_mdio_write(priv->bus, port, 0, MII_ADVERTISE,
708e40095f6SMarek Vasut 				ADVERTISE_ALL | ADVERTISE_PAUSE_CAP |
709e40095f6SMarek Vasut 				ADVERTISE_PAUSE_ASYM);
710e40095f6SMarek Vasut 	if (ret)
711e40095f6SMarek Vasut 		return ret;
712e40095f6SMarek Vasut 
713e40095f6SMarek Vasut 	if (priv->model == AG7XXX_MODEL_AG934X) {
714e40095f6SMarek Vasut 		ret = ag7xxx_mdio_write(priv->bus, port, 0, MII_CTRL1000,
715e40095f6SMarek Vasut 					ADVERTISE_1000FULL);
716e40095f6SMarek Vasut 		if (ret)
717e40095f6SMarek Vasut 			return ret;
718e40095f6SMarek Vasut 	}
719e40095f6SMarek Vasut 
720e40095f6SMarek Vasut 	return ag7xxx_mdio_write(priv->bus, port, 0, MII_BMCR,
721e40095f6SMarek Vasut 				 BMCR_ANENABLE | BMCR_RESET);
722e40095f6SMarek Vasut }
723e40095f6SMarek Vasut 
ag933x_phy_setup_reset_fin(struct udevice * dev,int port)724e40095f6SMarek Vasut static int ag933x_phy_setup_reset_fin(struct udevice *dev, int port)
725e40095f6SMarek Vasut {
726e40095f6SMarek Vasut 	struct ar7xxx_eth_priv *priv = dev_get_priv(dev);
727e40095f6SMarek Vasut 	int ret;
728e40095f6SMarek Vasut 
729e40095f6SMarek Vasut 	do {
730e40095f6SMarek Vasut 		ret = ag7xxx_mdio_read(priv->bus, port, 0, MII_BMCR);
731e40095f6SMarek Vasut 		if (ret < 0)
732e40095f6SMarek Vasut 			return ret;
733e40095f6SMarek Vasut 		mdelay(10);
734e40095f6SMarek Vasut 	} while (ret & BMCR_RESET);
735e40095f6SMarek Vasut 
736e40095f6SMarek Vasut 	return 0;
737e40095f6SMarek Vasut }
738e40095f6SMarek Vasut 
ag933x_phy_setup_common(struct udevice * dev)739e40095f6SMarek Vasut static int ag933x_phy_setup_common(struct udevice *dev)
740e40095f6SMarek Vasut {
741e40095f6SMarek Vasut 	struct ar7xxx_eth_priv *priv = dev_get_priv(dev);
742e40095f6SMarek Vasut 	int i, ret, phymax;
743e40095f6SMarek Vasut 
744e40095f6SMarek Vasut 	if (priv->model == AG7XXX_MODEL_AG933X)
745e40095f6SMarek Vasut 		phymax = 4;
746e40095f6SMarek Vasut 	else if (priv->model == AG7XXX_MODEL_AG934X)
747e40095f6SMarek Vasut 		phymax = 5;
748e40095f6SMarek Vasut 	else
749e40095f6SMarek Vasut 		return -EINVAL;
750e40095f6SMarek Vasut 
751e40095f6SMarek Vasut 	if (priv->interface == PHY_INTERFACE_MODE_RMII) {
752e40095f6SMarek Vasut 		ret = ag933x_phy_setup_reset_set(dev, phymax);
753e40095f6SMarek Vasut 		if (ret)
754e40095f6SMarek Vasut 			return ret;
755e40095f6SMarek Vasut 
756e40095f6SMarek Vasut 		ret = ag933x_phy_setup_reset_fin(dev, phymax);
757e40095f6SMarek Vasut 		if (ret)
758e40095f6SMarek Vasut 			return ret;
759e40095f6SMarek Vasut 
760e40095f6SMarek Vasut 		/* Read out link status */
761e40095f6SMarek Vasut 		ret = ag7xxx_mdio_read(priv->bus, phymax, 0, MII_MIPSCR);
762e40095f6SMarek Vasut 		if (ret < 0)
763e40095f6SMarek Vasut 			return ret;
764e40095f6SMarek Vasut 
765e40095f6SMarek Vasut 		return 0;
766e40095f6SMarek Vasut 	}
767e40095f6SMarek Vasut 
768e40095f6SMarek Vasut 	/* Switch ports */
769e40095f6SMarek Vasut 	for (i = 0; i < phymax; i++) {
770e40095f6SMarek Vasut 		ret = ag933x_phy_setup_reset_set(dev, i);
771e40095f6SMarek Vasut 		if (ret)
772e40095f6SMarek Vasut 			return ret;
773e40095f6SMarek Vasut 	}
774e40095f6SMarek Vasut 
775e40095f6SMarek Vasut 	for (i = 0; i < phymax; i++) {
776e40095f6SMarek Vasut 		ret = ag933x_phy_setup_reset_fin(dev, i);
777e40095f6SMarek Vasut 		if (ret)
778e40095f6SMarek Vasut 			return ret;
779e40095f6SMarek Vasut 	}
780e40095f6SMarek Vasut 
781e40095f6SMarek Vasut 	for (i = 0; i < phymax; i++) {
782e40095f6SMarek Vasut 		/* Read out link status */
783e40095f6SMarek Vasut 		ret = ag7xxx_mdio_read(priv->bus, i, 0, MII_MIPSCR);
784e40095f6SMarek Vasut 		if (ret < 0)
785e40095f6SMarek Vasut 			return ret;
786e40095f6SMarek Vasut 	}
787e40095f6SMarek Vasut 
788e40095f6SMarek Vasut 	return 0;
789e40095f6SMarek Vasut }
790e40095f6SMarek Vasut 
ag934x_phy_setup(struct udevice * dev)791e40095f6SMarek Vasut static int ag934x_phy_setup(struct udevice *dev)
792e40095f6SMarek Vasut {
793e40095f6SMarek Vasut 	struct ar7xxx_eth_priv *priv = dev_get_priv(dev);
794e40095f6SMarek Vasut 	int i, ret;
795e40095f6SMarek Vasut 	u32 reg;
796e40095f6SMarek Vasut 
797e40095f6SMarek Vasut 	ret = ag7xxx_switch_reg_write(priv->bus, 0x624, 0x7f7f7f7f);
798e40095f6SMarek Vasut 	if (ret)
799e40095f6SMarek Vasut 		return ret;
800e40095f6SMarek Vasut 	ret = ag7xxx_switch_reg_write(priv->bus, 0x10, 0x40000000);
801e40095f6SMarek Vasut 	if (ret)
802e40095f6SMarek Vasut 		return ret;
803e40095f6SMarek Vasut 	ret = ag7xxx_switch_reg_write(priv->bus, 0x4, 0x07600000);
804e40095f6SMarek Vasut 	if (ret)
805e40095f6SMarek Vasut 		return ret;
806e40095f6SMarek Vasut 	ret = ag7xxx_switch_reg_write(priv->bus, 0xc, 0x01000000);
807e40095f6SMarek Vasut 	if (ret)
808e40095f6SMarek Vasut 		return ret;
809e40095f6SMarek Vasut 	ret = ag7xxx_switch_reg_write(priv->bus, 0x7c, 0x0000007e);
810e40095f6SMarek Vasut 	if (ret)
811e40095f6SMarek Vasut 		return ret;
812e40095f6SMarek Vasut 
813e40095f6SMarek Vasut 	/* AR8327/AR8328 v1.0 fixup */
814e40095f6SMarek Vasut 	ret = ag7xxx_switch_reg_read(priv->bus, 0, &reg);
815e40095f6SMarek Vasut 	if (ret)
816e40095f6SMarek Vasut 		return ret;
817e40095f6SMarek Vasut 	if ((reg & 0xffff) == 0x1201) {
818e40095f6SMarek Vasut 		for (i = 0; i < 5; i++) {
819e40095f6SMarek Vasut 			ret = ag7xxx_mdio_write(priv->bus, i, 0, 0x1d, 0x0);
820e40095f6SMarek Vasut 			if (ret)
821e40095f6SMarek Vasut 				return ret;
822e40095f6SMarek Vasut 			ret = ag7xxx_mdio_write(priv->bus, i, 0, 0x1e, 0x02ea);
823e40095f6SMarek Vasut 			if (ret)
824e40095f6SMarek Vasut 				return ret;
825e40095f6SMarek Vasut 			ret = ag7xxx_mdio_write(priv->bus, i, 0, 0x1d, 0x3d);
826e40095f6SMarek Vasut 			if (ret)
827e40095f6SMarek Vasut 				return ret;
828e40095f6SMarek Vasut 			ret = ag7xxx_mdio_write(priv->bus, i, 0, 0x1e, 0x68a0);
829e40095f6SMarek Vasut 			if (ret)
830e40095f6SMarek Vasut 				return ret;
831e40095f6SMarek Vasut 		}
832e40095f6SMarek Vasut 	}
833e40095f6SMarek Vasut 
834e40095f6SMarek Vasut 	ret = ag7xxx_switch_reg_read(priv->bus, 0x66c, &reg);
835e40095f6SMarek Vasut 	if (ret)
836e40095f6SMarek Vasut 		return ret;
837e40095f6SMarek Vasut 	reg &= ~0x70000;
838e40095f6SMarek Vasut 	ret = ag7xxx_switch_reg_write(priv->bus, 0x66c, reg);
839e40095f6SMarek Vasut 	if (ret)
840e40095f6SMarek Vasut 		return ret;
841e40095f6SMarek Vasut 
842e40095f6SMarek Vasut 	return 0;
843e40095f6SMarek Vasut }
844e40095f6SMarek Vasut 
ag7xxx_mac_probe(struct udevice * dev)845e40095f6SMarek Vasut static int ag7xxx_mac_probe(struct udevice *dev)
846e40095f6SMarek Vasut {
847e40095f6SMarek Vasut 	struct ar7xxx_eth_priv *priv = dev_get_priv(dev);
848e40095f6SMarek Vasut 	int ret;
849e40095f6SMarek Vasut 
850e40095f6SMarek Vasut 	ag7xxx_hw_setup(dev);
851e40095f6SMarek Vasut 	ret = ag7xxx_mii_setup(dev);
852e40095f6SMarek Vasut 	if (ret)
853e40095f6SMarek Vasut 		return ret;
854e40095f6SMarek Vasut 
855e40095f6SMarek Vasut 	ag7xxx_eth_write_hwaddr(dev);
856e40095f6SMarek Vasut 
857e40095f6SMarek Vasut 	if (priv->model == AG7XXX_MODEL_AG933X) {
858e40095f6SMarek Vasut 		if (priv->interface == PHY_INTERFACE_MODE_RMII)
859e40095f6SMarek Vasut 			ret = ag933x_phy_setup_wan(dev);
860e40095f6SMarek Vasut 		else
861e40095f6SMarek Vasut 			ret = ag933x_phy_setup_lan(dev);
862e40095f6SMarek Vasut 	} else if (priv->model == AG7XXX_MODEL_AG934X) {
863e40095f6SMarek Vasut 		ret = ag934x_phy_setup(dev);
864e40095f6SMarek Vasut 	} else {
865e40095f6SMarek Vasut 		return -EINVAL;
866e40095f6SMarek Vasut 	}
867e40095f6SMarek Vasut 
868e40095f6SMarek Vasut 	if (ret)
869e40095f6SMarek Vasut 		return ret;
870e40095f6SMarek Vasut 
871e40095f6SMarek Vasut 	return ag933x_phy_setup_common(dev);
872e40095f6SMarek Vasut }
873e40095f6SMarek Vasut 
ag7xxx_mdio_probe(struct udevice * dev)874e40095f6SMarek Vasut static int ag7xxx_mdio_probe(struct udevice *dev)
875e40095f6SMarek Vasut {
876e40095f6SMarek Vasut 	struct ar7xxx_eth_priv *priv = dev_get_priv(dev);
877e40095f6SMarek Vasut 	struct mii_dev *bus = mdio_alloc();
878e40095f6SMarek Vasut 
879e40095f6SMarek Vasut 	if (!bus)
880e40095f6SMarek Vasut 		return -ENOMEM;
881e40095f6SMarek Vasut 
882e40095f6SMarek Vasut 	bus->read = ag7xxx_mdio_read;
883e40095f6SMarek Vasut 	bus->write = ag7xxx_mdio_write;
884e40095f6SMarek Vasut 	snprintf(bus->name, sizeof(bus->name), dev->name);
885e40095f6SMarek Vasut 
886e40095f6SMarek Vasut 	bus->priv = (void *)priv;
887e40095f6SMarek Vasut 
888e40095f6SMarek Vasut 	return mdio_register(bus);
889e40095f6SMarek Vasut }
890e40095f6SMarek Vasut 
ag7xxx_get_phy_iface_offset(struct udevice * dev)891e40095f6SMarek Vasut static int ag7xxx_get_phy_iface_offset(struct udevice *dev)
892e40095f6SMarek Vasut {
893e40095f6SMarek Vasut 	int offset;
894e40095f6SMarek Vasut 
895e160f7d4SSimon Glass 	offset = fdtdec_lookup_phandle(gd->fdt_blob, dev_of_offset(dev), "phy");
896e40095f6SMarek Vasut 	if (offset <= 0) {
897e40095f6SMarek Vasut 		debug("%s: PHY OF node not found (ret=%i)\n", __func__, offset);
898e40095f6SMarek Vasut 		return -EINVAL;
899e40095f6SMarek Vasut 	}
900e40095f6SMarek Vasut 
901e40095f6SMarek Vasut 	offset = fdt_parent_offset(gd->fdt_blob, offset);
902e40095f6SMarek Vasut 	if (offset <= 0) {
903e40095f6SMarek Vasut 		debug("%s: PHY OF node parent MDIO bus not found (ret=%i)\n",
904e40095f6SMarek Vasut 		      __func__, offset);
905e40095f6SMarek Vasut 		return -EINVAL;
906e40095f6SMarek Vasut 	}
907e40095f6SMarek Vasut 
908e40095f6SMarek Vasut 	offset = fdt_parent_offset(gd->fdt_blob, offset);
909e40095f6SMarek Vasut 	if (offset <= 0) {
910e40095f6SMarek Vasut 		debug("%s: PHY MDIO OF node parent MAC not found (ret=%i)\n",
911e40095f6SMarek Vasut 		      __func__, offset);
912e40095f6SMarek Vasut 		return -EINVAL;
913e40095f6SMarek Vasut 	}
914e40095f6SMarek Vasut 
915e40095f6SMarek Vasut 	return offset;
916e40095f6SMarek Vasut }
917e40095f6SMarek Vasut 
ag7xxx_eth_probe(struct udevice * dev)918e40095f6SMarek Vasut static int ag7xxx_eth_probe(struct udevice *dev)
919e40095f6SMarek Vasut {
920e40095f6SMarek Vasut 	struct eth_pdata *pdata = dev_get_platdata(dev);
921e40095f6SMarek Vasut 	struct ar7xxx_eth_priv *priv = dev_get_priv(dev);
922e40095f6SMarek Vasut 	void __iomem *iobase, *phyiobase;
923e40095f6SMarek Vasut 	int ret, phyreg;
924e40095f6SMarek Vasut 
925e40095f6SMarek Vasut 	/* Decoding of convoluted PHY wiring on Atheros MIPS. */
926e40095f6SMarek Vasut 	ret = ag7xxx_get_phy_iface_offset(dev);
927e40095f6SMarek Vasut 	if (ret <= 0)
928e40095f6SMarek Vasut 		return ret;
929e40095f6SMarek Vasut 	phyreg = fdtdec_get_int(gd->fdt_blob, ret, "reg", -1);
930e40095f6SMarek Vasut 
931e40095f6SMarek Vasut 	iobase = map_physmem(pdata->iobase, 0x200, MAP_NOCACHE);
932e40095f6SMarek Vasut 	phyiobase = map_physmem(phyreg, 0x200, MAP_NOCACHE);
933e40095f6SMarek Vasut 
934e40095f6SMarek Vasut 	debug("%s, iobase=%p, phyiobase=%p, priv=%p\n",
935e40095f6SMarek Vasut 	      __func__, iobase, phyiobase, priv);
936e40095f6SMarek Vasut 	priv->regs = iobase;
937e40095f6SMarek Vasut 	priv->phyregs = phyiobase;
938e40095f6SMarek Vasut 	priv->interface = pdata->phy_interface;
939e40095f6SMarek Vasut 	priv->model = dev_get_driver_data(dev);
940e40095f6SMarek Vasut 
941e40095f6SMarek Vasut 	ret = ag7xxx_mdio_probe(dev);
942e40095f6SMarek Vasut 	if (ret)
943e40095f6SMarek Vasut 		return ret;
944e40095f6SMarek Vasut 
945e40095f6SMarek Vasut 	priv->bus = miiphy_get_dev_by_name(dev->name);
946e40095f6SMarek Vasut 
947e40095f6SMarek Vasut 	ret = ag7xxx_mac_probe(dev);
948e40095f6SMarek Vasut 	debug("%s, ret=%d\n", __func__, ret);
949e40095f6SMarek Vasut 
950e40095f6SMarek Vasut 	return ret;
951e40095f6SMarek Vasut }
952e40095f6SMarek Vasut 
ag7xxx_eth_remove(struct udevice * dev)953e40095f6SMarek Vasut static int ag7xxx_eth_remove(struct udevice *dev)
954e40095f6SMarek Vasut {
955e40095f6SMarek Vasut 	struct ar7xxx_eth_priv *priv = dev_get_priv(dev);
956e40095f6SMarek Vasut 
957e40095f6SMarek Vasut 	free(priv->phydev);
958e40095f6SMarek Vasut 	mdio_unregister(priv->bus);
959e40095f6SMarek Vasut 	mdio_free(priv->bus);
960e40095f6SMarek Vasut 
961e40095f6SMarek Vasut 	return 0;
962e40095f6SMarek Vasut }
963e40095f6SMarek Vasut 
964e40095f6SMarek Vasut static const struct eth_ops ag7xxx_eth_ops = {
965e40095f6SMarek Vasut 	.start			= ag7xxx_eth_start,
966e40095f6SMarek Vasut 	.send			= ag7xxx_eth_send,
967e40095f6SMarek Vasut 	.recv			= ag7xxx_eth_recv,
968e40095f6SMarek Vasut 	.free_pkt		= ag7xxx_eth_free_pkt,
969e40095f6SMarek Vasut 	.stop			= ag7xxx_eth_stop,
970e40095f6SMarek Vasut 	.write_hwaddr		= ag7xxx_eth_write_hwaddr,
971e40095f6SMarek Vasut };
972e40095f6SMarek Vasut 
ag7xxx_eth_ofdata_to_platdata(struct udevice * dev)973e40095f6SMarek Vasut static int ag7xxx_eth_ofdata_to_platdata(struct udevice *dev)
974e40095f6SMarek Vasut {
975e40095f6SMarek Vasut 	struct eth_pdata *pdata = dev_get_platdata(dev);
976e40095f6SMarek Vasut 	const char *phy_mode;
977e40095f6SMarek Vasut 	int ret;
978e40095f6SMarek Vasut 
979a821c4afSSimon Glass 	pdata->iobase = devfdt_get_addr(dev);
980e40095f6SMarek Vasut 	pdata->phy_interface = -1;
981e40095f6SMarek Vasut 
982e40095f6SMarek Vasut 	/* Decoding of convoluted PHY wiring on Atheros MIPS. */
983e40095f6SMarek Vasut 	ret = ag7xxx_get_phy_iface_offset(dev);
984e40095f6SMarek Vasut 	if (ret <= 0)
985e40095f6SMarek Vasut 		return ret;
986e40095f6SMarek Vasut 
987e40095f6SMarek Vasut 	phy_mode = fdt_getprop(gd->fdt_blob, ret, "phy-mode", NULL);
988e40095f6SMarek Vasut 	if (phy_mode)
989e40095f6SMarek Vasut 		pdata->phy_interface = phy_get_interface_by_name(phy_mode);
990e40095f6SMarek Vasut 	if (pdata->phy_interface == -1) {
991e40095f6SMarek Vasut 		debug("%s: Invalid PHY interface '%s'\n", __func__, phy_mode);
992e40095f6SMarek Vasut 		return -EINVAL;
993e40095f6SMarek Vasut 	}
994e40095f6SMarek Vasut 
995e40095f6SMarek Vasut 	return 0;
996e40095f6SMarek Vasut }
997e40095f6SMarek Vasut 
998e40095f6SMarek Vasut static const struct udevice_id ag7xxx_eth_ids[] = {
999e40095f6SMarek Vasut 	{ .compatible = "qca,ag933x-mac", .data = AG7XXX_MODEL_AG933X },
1000e40095f6SMarek Vasut 	{ .compatible = "qca,ag934x-mac", .data = AG7XXX_MODEL_AG934X },
1001e40095f6SMarek Vasut 	{ }
1002e40095f6SMarek Vasut };
1003e40095f6SMarek Vasut 
1004e40095f6SMarek Vasut U_BOOT_DRIVER(eth_ag7xxx) = {
1005e40095f6SMarek Vasut 	.name		= "eth_ag7xxx",
1006e40095f6SMarek Vasut 	.id		= UCLASS_ETH,
1007e40095f6SMarek Vasut 	.of_match	= ag7xxx_eth_ids,
1008e40095f6SMarek Vasut 	.ofdata_to_platdata = ag7xxx_eth_ofdata_to_platdata,
1009e40095f6SMarek Vasut 	.probe		= ag7xxx_eth_probe,
1010e40095f6SMarek Vasut 	.remove		= ag7xxx_eth_remove,
1011e40095f6SMarek Vasut 	.ops		= &ag7xxx_eth_ops,
1012e40095f6SMarek Vasut 	.priv_auto_alloc_size = sizeof(struct ar7xxx_eth_priv),
1013e40095f6SMarek Vasut 	.platdata_auto_alloc_size = sizeof(struct eth_pdata),
1014e40095f6SMarek Vasut 	.flags		= DM_FLAG_ALLOC_PRIV_DMA,
1015e40095f6SMarek Vasut };
1016