1da748245SVignesh R // SPDX-License-Identifier: GPL-2.0+ 2da748245SVignesh R /* 3da748245SVignesh R * 4da748245SVignesh R * Copyright (C) 2013 Jagannadha Sutradharudu Teki, Xilinx Inc. 5da748245SVignesh R * Copyright (C) 2016 Jagan Teki <jagan@openedev.com> 6da748245SVignesh R * Copyright (C) 2018 Texas Instruments Incorporated - http://www.ti.com/ 7da748245SVignesh R */ 8da748245SVignesh R 9da748245SVignesh R #include <common.h> 10da748245SVignesh R #include <spi.h> 11da748245SVignesh R #include <spi_flash.h> 12da748245SVignesh R 13da748245SVignesh R #include "sf_internal.h" 14da748245SVignesh R 15da748245SVignesh R /* Exclude chip names for SPL to save space */ 16da748245SVignesh R #if !CONFIG_IS_ENABLED(SPI_FLASH_TINY) 17da748245SVignesh R #define INFO_NAME(_name) .name = _name, 18da748245SVignesh R #else 19da748245SVignesh R #define INFO_NAME(_name) 20da748245SVignesh R #endif 21da748245SVignesh R 22da748245SVignesh R /* Used when the "_ext_id" is two bytes at most */ 23da748245SVignesh R #define INFO(_name, _jedec_id, _ext_id, _sector_size, _n_sectors, _flags) \ 24da748245SVignesh R INFO_NAME(_name) \ 25da748245SVignesh R .id = { \ 26da748245SVignesh R ((_jedec_id) >> 16) & 0xff, \ 27da748245SVignesh R ((_jedec_id) >> 8) & 0xff, \ 28da748245SVignesh R (_jedec_id) & 0xff, \ 29da748245SVignesh R ((_ext_id) >> 8) & 0xff, \ 30da748245SVignesh R (_ext_id) & 0xff, \ 31da748245SVignesh R }, \ 32da748245SVignesh R .id_len = (!(_jedec_id) ? 0 : (3 + ((_ext_id) ? 2 : 0))), \ 33da748245SVignesh R .sector_size = (_sector_size), \ 34da748245SVignesh R .n_sectors = (_n_sectors), \ 35da748245SVignesh R .page_size = 256, \ 36da748245SVignesh R .flags = (_flags), 37da748245SVignesh R 38da748245SVignesh R #define INFO6(_name, _jedec_id, _ext_id, _sector_size, _n_sectors, _flags) \ 39da748245SVignesh R INFO_NAME(_name) \ 40da748245SVignesh R .id = { \ 41da748245SVignesh R ((_jedec_id) >> 16) & 0xff, \ 42da748245SVignesh R ((_jedec_id) >> 8) & 0xff, \ 43da748245SVignesh R (_jedec_id) & 0xff, \ 44da748245SVignesh R ((_ext_id) >> 16) & 0xff, \ 45da748245SVignesh R ((_ext_id) >> 8) & 0xff, \ 46da748245SVignesh R (_ext_id) & 0xff, \ 47da748245SVignesh R }, \ 48da748245SVignesh R .id_len = 6, \ 49da748245SVignesh R .sector_size = (_sector_size), \ 50da748245SVignesh R .n_sectors = (_n_sectors), \ 51da748245SVignesh R .page_size = 256, \ 52da748245SVignesh R .flags = (_flags), 53da748245SVignesh R 54da748245SVignesh R /* NOTE: double check command sets and memory organization when you add 55da748245SVignesh R * more nor chips. This current list focusses on newer chips, which 56da748245SVignesh R * have been converging on command sets which including JEDEC ID. 57da748245SVignesh R * 58da748245SVignesh R * All newly added entries should describe *hardware* and should use SECT_4K 59da748245SVignesh R * (or SECT_4K_PMC) if hardware supports erasing 4 KiB sectors. For usage 60da748245SVignesh R * scenarios excluding small sectors there is config option that can be 61ec971092SVignesh Raghavendra * disabled: CONFIG_SPI_FLASH_USE_4K_SECTORS. 62da748245SVignesh R * For historical (and compatibility) reasons (before we got above config) some 63da748245SVignesh R * old entries may be missing 4K flag. 64da748245SVignesh R */ 65da748245SVignesh R const struct flash_info spi_nor_ids[] = { 66da748245SVignesh R #ifdef CONFIG_SPI_FLASH_ATMEL /* ATMEL */ 67da748245SVignesh R /* Atmel -- some are (confusingly) marketed as "DataFlash" */ 68da748245SVignesh R { INFO("at26df321", 0x1f4700, 0, 64 * 1024, 64, SECT_4K) }, 69da748245SVignesh R { INFO("at25df321a", 0x1f4701, 0, 64 * 1024, 64, SECT_4K) }, 70da748245SVignesh R 71da748245SVignesh R { INFO("at45db011d", 0x1f2200, 0, 64 * 1024, 4, SECT_4K) }, 72da748245SVignesh R { INFO("at45db021d", 0x1f2300, 0, 64 * 1024, 8, SECT_4K) }, 73da748245SVignesh R { INFO("at45db041d", 0x1f2400, 0, 64 * 1024, 8, SECT_4K) }, 74da748245SVignesh R { INFO("at45db081d", 0x1f2500, 0, 64 * 1024, 16, SECT_4K) }, 75da748245SVignesh R { INFO("at45db161d", 0x1f2600, 0, 64 * 1024, 32, SECT_4K) }, 76da748245SVignesh R { INFO("at45db321d", 0x1f2700, 0, 64 * 1024, 64, SECT_4K) }, 77da748245SVignesh R { INFO("at45db641d", 0x1f2800, 0, 64 * 1024, 128, SECT_4K) }, 78b71ee5c3SFabio Estevam { INFO("at25sl321", 0x1f4216, 0, 64 * 1024, 64, SECT_4K) }, 79da748245SVignesh R { INFO("at26df081a", 0x1f4501, 0, 64 * 1024, 16, SECT_4K) }, 80da748245SVignesh R #endif 81da748245SVignesh R #ifdef CONFIG_SPI_FLASH_EON /* EON */ 82da748245SVignesh R /* EON -- en25xxx */ 83da748245SVignesh R { INFO("en25q32b", 0x1c3016, 0, 64 * 1024, 64, 0) }, 84da748245SVignesh R { INFO("en25q64", 0x1c3017, 0, 64 * 1024, 128, SECT_4K) }, 85b97b2eefSJon Lin { INFO("en25qh128", 0x1c7018, 0, 64 * 1024, 256, SECT_4K) }, 86da748245SVignesh R { INFO("en25s64", 0x1c3817, 0, 64 * 1024, 128, SECT_4K) }, 87da748245SVignesh R #endif 88da748245SVignesh R #ifdef CONFIG_SPI_FLASH_GIGADEVICE /* GIGADEVICE */ 89da748245SVignesh R /* GigaDevice */ 90da748245SVignesh R { 91da748245SVignesh R INFO("gd25q16", 0xc84015, 0, 64 * 1024, 32, 92da748245SVignesh R SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | 93da748245SVignesh R SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB) 94da748245SVignesh R }, 95da748245SVignesh R { 96da748245SVignesh R INFO("gd25q32", 0xc84016, 0, 64 * 1024, 64, 97da748245SVignesh R SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | 98da748245SVignesh R SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB) 99da748245SVignesh R }, 100da748245SVignesh R { 101da748245SVignesh R INFO("gd25lq32", 0xc86016, 0, 64 * 1024, 64, 102da748245SVignesh R SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | 103da748245SVignesh R SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB) 104da748245SVignesh R }, 105da748245SVignesh R { 106da748245SVignesh R INFO("gd25q64", 0xc84017, 0, 64 * 1024, 128, 107da748245SVignesh R SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | 108da748245SVignesh R SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB) 109da748245SVignesh R }, 110af9eba54SNeil Armstrong { 111f508c907SAlper Nebi Yasak INFO("gd25lq64c", 0xc86017, 0, 64 * 1024, 128, 112f508c907SAlper Nebi Yasak SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | 113f508c907SAlper Nebi Yasak SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB) 114f508c907SAlper Nebi Yasak }, 115f508c907SAlper Nebi Yasak { 1169bf43d0bSJon Lin INFO("gd25q128", 0xc84018, 0, 64 * 1024, 256, 1179bf43d0bSJon Lin SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | 1189bf43d0bSJon Lin SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB) 1199bf43d0bSJon Lin }, 1209bf43d0bSJon Lin { 121af9eba54SNeil Armstrong INFO("gd25lq128", 0xc86018, 0, 64 * 1024, 256, 122af9eba54SNeil Armstrong SECT_4K | SPI_NOR_DUAL_READ | 123af9eba54SNeil Armstrong SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB) 124af9eba54SNeil Armstrong }, 12545f0941dSJon Lin { INFO("gd25q256", 0xc84019, 0, 64 * 1024, 512, 12645f0941dSJon Lin SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | 12745f0941dSJon Lin SPI_NOR_4B_OPCODES | SPI_NOR_HAS_LOCK | 12845f0941dSJon Lin SPI_NOR_HAS_TB) 12945f0941dSJon Lin }, 130*31d4a7d0SJon Lin { INFO("gd25q512", 0xc84020, 0, 64 * 1024, 1024, 131*31d4a7d0SJon Lin SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | 132*31d4a7d0SJon Lin SPI_NOR_4B_OPCODES | SPI_NOR_HAS_LOCK | 133*31d4a7d0SJon Lin SPI_NOR_HAS_TB) 134*31d4a7d0SJon Lin }, 1352adfdec5SJon Lin { 1362adfdec5SJon Lin INFO("gd25lq255", 0xc86019, 0, 64 * 1024, 512, 1372adfdec5SJon Lin SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | 1382adfdec5SJon Lin SPI_NOR_4B_OPCODES | SPI_NOR_HAS_LOCK) 1392adfdec5SJon Lin }, 1402a212970SJon Lin { 1412a212970SJon Lin INFO("gd25lb512m", 0xc8671a, 0, 64 * 1024, 1024, 1422a212970SJon Lin SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | 1432a212970SJon Lin SPI_NOR_4B_OPCODES | SPI_NOR_HAS_LOCK) 1442a212970SJon Lin }, 145007b0055SJon Lin { 146007b0055SJon Lin INFO("gd25b512m", 0xc8471a, 0, 64 * 1024, 1024, 147007b0055SJon Lin SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | 148007b0055SJon Lin SPI_NOR_4B_OPCODES | SPI_NOR_HAS_LOCK) 149007b0055SJon Lin }, 150da748245SVignesh R #endif 151da748245SVignesh R #ifdef CONFIG_SPI_FLASH_ISSI /* ISSI */ 152da748245SVignesh R /* ISSI */ 153da748245SVignesh R { INFO("is25lq040b", 0x9d4013, 0, 64 * 1024, 8, 154da748245SVignesh R SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) }, 155da748245SVignesh R { INFO("is25lp032", 0x9d6016, 0, 64 * 1024, 64, 0) }, 156da748245SVignesh R { INFO("is25lp064", 0x9d6017, 0, 64 * 1024, 128, 0) }, 157da748245SVignesh R { INFO("is25lp128", 0x9d6018, 0, 64 * 1024, 256, 158da748245SVignesh R SECT_4K | SPI_NOR_DUAL_READ) }, 159da748245SVignesh R { INFO("is25lp256", 0x9d6019, 0, 64 * 1024, 512, 160da748245SVignesh R SECT_4K | SPI_NOR_DUAL_READ) }, 161da748245SVignesh R { INFO("is25wp032", 0x9d7016, 0, 64 * 1024, 64, 162da748245SVignesh R SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) }, 163da748245SVignesh R { INFO("is25wp064", 0x9d7017, 0, 64 * 1024, 128, 164da748245SVignesh R SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) }, 165da748245SVignesh R { INFO("is25wp128", 0x9d7018, 0, 64 * 1024, 256, 166da748245SVignesh R SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) }, 1677730030aSJagan Teki { INFO("is25wp256", 0x9d7019, 0, 64 * 1024, 512, 168ca5b034aSJagan Teki SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | 169ca5b034aSJagan Teki SPI_NOR_4B_OPCODES) }, 170da748245SVignesh R #endif 171da748245SVignesh R #ifdef CONFIG_SPI_FLASH_MACRONIX /* MACRONIX */ 172da748245SVignesh R /* Macronix */ 173da748245SVignesh R { INFO("mx25l2005a", 0xc22012, 0, 64 * 1024, 4, SECT_4K) }, 174da748245SVignesh R { INFO("mx25l4005a", 0xc22013, 0, 64 * 1024, 8, SECT_4K) }, 175da748245SVignesh R { INFO("mx25l8005", 0xc22014, 0, 64 * 1024, 16, 0) }, 176da748245SVignesh R { INFO("mx25l1606e", 0xc22015, 0, 64 * 1024, 32, SECT_4K) }, 177da748245SVignesh R { INFO("mx25l3205d", 0xc22016, 0, 64 * 1024, 64, SECT_4K) }, 178da748245SVignesh R { INFO("mx25l6405d", 0xc22017, 0, 64 * 1024, 128, SECT_4K) }, 179da748245SVignesh R { INFO("mx25u2033e", 0xc22532, 0, 64 * 1024, 4, SECT_4K) }, 180da748245SVignesh R { INFO("mx25u1635e", 0xc22535, 0, 64 * 1024, 32, SECT_4K) }, 1812e43f284STom Warren { INFO("mx25u3235f", 0xc22536, 0, 4 * 1024, 1024, SECT_4K) }, 182da748245SVignesh R { INFO("mx25u6435f", 0xc22537, 0, 64 * 1024, 128, SECT_4K) }, 183907bb86fSJon Lin { INFO("mx25l12805d", 0xc22018, 0, 64 * 1024, 256, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) }, 18486715f68SJon Lin { INFO("mx25u12835f", 0xc22538, 0, 64 * 1024, 256, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) }, 185da748245SVignesh R { INFO("mx25l12855e", 0xc22618, 0, 64 * 1024, 256, 0) }, 186da748245SVignesh R { INFO("mx25l25635e", 0xc22019, 0, 64 * 1024, 512, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) }, 1872a2a073cSJon Lin { INFO("mx25u25635f", 0xc22539, 0, 64 * 1024, 512, SECT_4K | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES) }, 188da748245SVignesh R { INFO("mx25l25655e", 0xc22619, 0, 64 * 1024, 512, 0) }, 189da748245SVignesh R { INFO("mx66l51235l", 0xc2201a, 0, 64 * 1024, 1024, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES) }, 190da748245SVignesh R { INFO("mx66u51235f", 0xc2253a, 0, 64 * 1024, 1024, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES) }, 191ee22b06eSMarek Vasut { INFO("mx66u2g45g", 0xc2253c, 0, 64 * 1024, 4096, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES) }, 192da748245SVignesh R { INFO("mx66l1g45g", 0xc2201b, 0, 64 * 1024, 2048, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) }, 193da748245SVignesh R { INFO("mx25l1633e", 0xc22415, 0, 64 * 1024, 32, SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES | SECT_4K) }, 19455d3d8bdSYe Li { INFO("mx25r6435f", 0xc22817, 0, 64 * 1024, 128, SECT_4K) }, 195b5734a7cSzhengxun { INFO("mx66uw2g345g", 0xc2943c, 0, 64 * 1024, 4096, SECT_4K | SPI_NOR_OCTAL_READ | SPI_NOR_4B_OPCODES) }, 196da748245SVignesh R #endif 197da748245SVignesh R 198da748245SVignesh R #ifdef CONFIG_SPI_FLASH_STMICRO /* STMICRO */ 199da748245SVignesh R /* Micron */ 200da748245SVignesh R { INFO("n25q016a", 0x20bb15, 0, 64 * 1024, 32, SECT_4K | SPI_NOR_QUAD_READ) }, 201da748245SVignesh R { INFO("n25q032", 0x20ba16, 0, 64 * 1024, 64, SPI_NOR_QUAD_READ) }, 202da748245SVignesh R { INFO("n25q032a", 0x20bb16, 0, 64 * 1024, 64, SPI_NOR_QUAD_READ) }, 203da748245SVignesh R { INFO("n25q064", 0x20ba17, 0, 64 * 1024, 128, SECT_4K | SPI_NOR_QUAD_READ) }, 204da748245SVignesh R { INFO("n25q064a", 0x20bb17, 0, 64 * 1024, 128, SECT_4K | SPI_NOR_QUAD_READ) }, 205da748245SVignesh R { INFO("n25q128a11", 0x20bb18, 0, 64 * 1024, 256, SECT_4K | SPI_NOR_QUAD_READ) }, 206da748245SVignesh R { INFO("n25q128a13", 0x20ba18, 0, 64 * 1024, 256, SECT_4K | SPI_NOR_QUAD_READ) }, 2079ab66f42SVignesh Raghavendra { INFO6("mt25ql256a", 0x20ba19, 0x104400, 64 * 1024, 512, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES | USE_FSR) }, 2089ab66f42SVignesh Raghavendra { INFO("n25q256a", 0x20ba19, 0, 64 * 1024, 512, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | USE_FSR) }, 2099ab66f42SVignesh Raghavendra { INFO6("mt25qu256a", 0x20bb19, 0x104400, 64 * 1024, 512, SECT_4K | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES | USE_FSR) }, 2109ab66f42SVignesh Raghavendra { INFO("n25q256ax1", 0x20bb19, 0, 64 * 1024, 512, SECT_4K | SPI_NOR_QUAD_READ | USE_FSR) }, 211dcdbd2c6SAshish Kumar { INFO6("mt25qu512a", 0x20bb20, 0x104400, 64 * 1024, 1024, 2129ab66f42SVignesh Raghavendra SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES | 2139ab66f42SVignesh Raghavendra USE_FSR) }, 2149e4a8bc8SVignesh Raghavendra { INFO("n25q512a", 0x20bb20, 0, 64 * 1024, 1024, SECT_4K | USE_FSR | SPI_NOR_QUAD_READ) }, 215736113f2SVignesh Raghavendra { INFO6("mt25ql512a", 0x20ba20, 0x104400, 64 * 1024, 1024, SECT_4K | USE_FSR | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES) }, 2169e4a8bc8SVignesh Raghavendra { INFO("n25q512ax3", 0x20ba20, 0, 64 * 1024, 1024, SECT_4K | USE_FSR | SPI_NOR_QUAD_READ) }, 217da748245SVignesh R { INFO("n25q00", 0x20ba21, 0, 64 * 1024, 2048, SECT_4K | USE_FSR | SPI_NOR_QUAD_READ | NO_CHIP_ERASE) }, 218da748245SVignesh R { INFO("n25q00a", 0x20bb21, 0, 64 * 1024, 2048, SECT_4K | USE_FSR | SPI_NOR_QUAD_READ | NO_CHIP_ERASE) }, 219a24e7c16SHongwei Zhang { INFO("mt25ql01g", 0x21ba20, 0, 64 * 1024, 2048, SECT_4K | USE_FSR | SPI_NOR_QUAD_READ | NO_CHIP_ERASE) }, 220da748245SVignesh R { INFO("mt25qu02g", 0x20bb22, 0, 64 * 1024, 4096, SECT_4K | USE_FSR | SPI_NOR_QUAD_READ | NO_CHIP_ERASE) }, 2219228cbcfSKuldeep Singh { INFO("mt35xu512aba", 0x2c5b1a, 0, 128 * 1024, 512, USE_FSR | SPI_NOR_OCTAL_READ | SPI_NOR_4B_OPCODES) }, 2229228cbcfSKuldeep Singh { INFO("mt35xu02g", 0x2c5b1c, 0, 128 * 1024, 2048, USE_FSR | SPI_NOR_OCTAL_READ | SPI_NOR_4B_OPCODES) }, 223da748245SVignesh R #endif 224da748245SVignesh R #ifdef CONFIG_SPI_FLASH_SPANSION /* SPANSION */ 225da748245SVignesh R /* Spansion/Cypress -- single (large) sector size only, at least 226da748245SVignesh R * for the chips listed here (without boot sectors). 227da748245SVignesh R */ 228da748245SVignesh R { INFO("s25sl032p", 0x010215, 0x4d00, 64 * 1024, 64, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) }, 229da748245SVignesh R { INFO("s25sl064p", 0x010216, 0x4d00, 64 * 1024, 128, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) }, 2305980de33SBacem Daassi { INFO("s25fl256s0", 0x010219, 0x4d00, 256 * 1024, 128, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | USE_CLSR) }, 231da748245SVignesh R { INFO("s25fl256s1", 0x010219, 0x4d01, 64 * 1024, 512, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | USE_CLSR) }, 232c758f48aSKuldeep Singh { INFO6("s25fl512s", 0x010220, 0x4d0080, 256 * 1024, 256, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | USE_CLSR) }, 233c758f48aSKuldeep Singh { INFO6("s25fs512s", 0x010220, 0x4d0081, 256 * 1024, 256, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | USE_CLSR) }, 234da748245SVignesh R { INFO("s25fl512s_256k", 0x010220, 0x4d00, 256 * 1024, 256, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | USE_CLSR) }, 235da748245SVignesh R { INFO("s25fl512s_64k", 0x010220, 0x4d01, 64 * 1024, 1024, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | USE_CLSR) }, 236da748245SVignesh R { INFO("s25fl512s_512k", 0x010220, 0x4f00, 256 * 1024, 256, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | USE_CLSR) }, 237da748245SVignesh R { INFO("s25sl12800", 0x012018, 0x0300, 256 * 1024, 64, 0) }, 238da748245SVignesh R { INFO("s25sl12801", 0x012018, 0x0301, 64 * 1024, 256, 0) }, 239da748245SVignesh R { INFO6("s25fl128s", 0x012018, 0x4d0180, 64 * 1024, 256, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | USE_CLSR) }, 240da748245SVignesh R { INFO("s25fl129p0", 0x012018, 0x4d00, 256 * 1024, 64, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | USE_CLSR) }, 241da748245SVignesh R { INFO("s25fl129p1", 0x012018, 0x4d01, 64 * 1024, 256, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | USE_CLSR) }, 242da748245SVignesh R { INFO("s25sl008a", 0x010213, 0, 64 * 1024, 16, 0) }, 243da748245SVignesh R { INFO("s25sl016a", 0x010214, 0, 64 * 1024, 32, 0) }, 244da748245SVignesh R { INFO("s25sl032a", 0x010215, 0, 64 * 1024, 64, 0) }, 245da748245SVignesh R { INFO("s25sl064a", 0x010216, 0, 64 * 1024, 128, 0) }, 246da748245SVignesh R { INFO("s25fl116k", 0x014015, 0, 64 * 1024, 32, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) }, 247da748245SVignesh R { INFO("s25fl164k", 0x014017, 0, 64 * 1024, 128, SECT_4K) }, 248da748245SVignesh R { INFO("s25fl208k", 0x014014, 0, 64 * 1024, 16, SECT_4K | SPI_NOR_DUAL_READ) }, 249be1b7881SHeiko Schocher { INFO("s25fl064l", 0x016017, 0, 64 * 1024, 128, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES) }, 250da748245SVignesh R { INFO("s25fl128l", 0x016018, 0, 64 * 1024, 256, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES) }, 251da748245SVignesh R #endif 252da748245SVignesh R #ifdef CONFIG_SPI_FLASH_SST /* SST */ 253da748245SVignesh R /* SST -- large erase sizes are "overlays", "sectors" are 4K */ 254da748245SVignesh R { INFO("sst25vf040b", 0xbf258d, 0, 64 * 1024, 8, SECT_4K | SST_WRITE) }, 255da748245SVignesh R { INFO("sst25vf080b", 0xbf258e, 0, 64 * 1024, 16, SECT_4K | SST_WRITE) }, 256da748245SVignesh R { INFO("sst25vf016b", 0xbf2541, 0, 64 * 1024, 32, SECT_4K | SST_WRITE) }, 257da748245SVignesh R { INFO("sst25vf032b", 0xbf254a, 0, 64 * 1024, 64, SECT_4K | SST_WRITE) }, 258da748245SVignesh R { INFO("sst25vf064c", 0xbf254b, 0, 64 * 1024, 128, SECT_4K) }, 259da748245SVignesh R { INFO("sst25wf512", 0xbf2501, 0, 64 * 1024, 1, SECT_4K | SST_WRITE) }, 260da748245SVignesh R { INFO("sst25wf010", 0xbf2502, 0, 64 * 1024, 2, SECT_4K | SST_WRITE) }, 261da748245SVignesh R { INFO("sst25wf020", 0xbf2503, 0, 64 * 1024, 4, SECT_4K | SST_WRITE) }, 262da748245SVignesh R { INFO("sst25wf020a", 0x621612, 0, 64 * 1024, 4, SECT_4K) }, 263da748245SVignesh R { INFO("sst25wf040b", 0x621613, 0, 64 * 1024, 8, SECT_4K) }, 264da748245SVignesh R { INFO("sst25wf040", 0xbf2504, 0, 64 * 1024, 8, SECT_4K | SST_WRITE) }, 265da748245SVignesh R { INFO("sst25wf080", 0xbf2505, 0, 64 * 1024, 16, SECT_4K | SST_WRITE) }, 2662370df34SEugeniy Paltsev { INFO("sst26vf064b", 0xbf2643, 0, 64 * 1024, 128, SECT_4K | SPI_NOR_HAS_SST26LOCK | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) }, 2672370df34SEugeniy Paltsev { INFO("sst26wf016", 0xbf2651, 0, 64 * 1024, 32, SECT_4K | SPI_NOR_HAS_SST26LOCK) }, 2682370df34SEugeniy Paltsev { INFO("sst26wf032", 0xbf2622, 0, 64 * 1024, 64, SECT_4K | SPI_NOR_HAS_SST26LOCK) }, 2692370df34SEugeniy Paltsev { INFO("sst26wf064", 0xbf2643, 0, 64 * 1024, 128, SECT_4K | SPI_NOR_HAS_SST26LOCK) }, 270da748245SVignesh R #endif 271da748245SVignesh R #ifdef CONFIG_SPI_FLASH_STMICRO /* STMICRO */ 272da748245SVignesh R /* ST Microelectronics -- newer production may have feature updates */ 273da748245SVignesh R { INFO("m25p10", 0x202011, 0, 32 * 1024, 4, 0) }, 274da748245SVignesh R { INFO("m25p20", 0x202012, 0, 64 * 1024, 4, 0) }, 275da748245SVignesh R { INFO("m25p40", 0x202013, 0, 64 * 1024, 8, 0) }, 276da748245SVignesh R { INFO("m25p80", 0x202014, 0, 64 * 1024, 16, 0) }, 277da748245SVignesh R { INFO("m25p16", 0x202015, 0, 64 * 1024, 32, 0) }, 278da748245SVignesh R { INFO("m25p32", 0x202016, 0, 64 * 1024, 64, 0) }, 279da748245SVignesh R { INFO("m25p64", 0x202017, 0, 64 * 1024, 128, 0) }, 280da748245SVignesh R { INFO("m25p128", 0x202018, 0, 256 * 1024, 64, 0) }, 281da748245SVignesh R { INFO("m25pe16", 0x208015, 0, 64 * 1024, 32, SECT_4K) }, 282da748245SVignesh R { INFO("m25px16", 0x207115, 0, 64 * 1024, 32, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) }, 283da748245SVignesh R { INFO("m25px64", 0x207117, 0, 64 * 1024, 128, 0) }, 284da748245SVignesh R #endif 285da748245SVignesh R #ifdef CONFIG_SPI_FLASH_WINBOND /* WINBOND */ 286da748245SVignesh R /* Winbond -- w25x "blocks" are 64K, "sectors" are 4KiB */ 287da748245SVignesh R { INFO("w25p80", 0xef2014, 0x0, 64 * 1024, 16, 0) }, 288da748245SVignesh R { INFO("w25p16", 0xef2015, 0x0, 64 * 1024, 32, 0) }, 289da748245SVignesh R { INFO("w25p32", 0xef2016, 0x0, 64 * 1024, 64, 0) }, 290da748245SVignesh R { INFO("w25x05", 0xef3010, 0, 64 * 1024, 1, SECT_4K) }, 291da748245SVignesh R { INFO("w25x40", 0xef3013, 0, 64 * 1024, 8, SECT_4K) }, 292da748245SVignesh R { INFO("w25x16", 0xef3015, 0, 64 * 1024, 32, SECT_4K) }, 293da748245SVignesh R { 294da748245SVignesh R INFO("w25q16dw", 0xef6015, 0, 64 * 1024, 32, 295da748245SVignesh R SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | 296da748245SVignesh R SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB) 297da748245SVignesh R }, 298da748245SVignesh R { INFO("w25x32", 0xef3016, 0, 64 * 1024, 64, SECT_4K) }, 299da748245SVignesh R { INFO("w25q20cl", 0xef4012, 0, 64 * 1024, 4, SECT_4K) }, 300da748245SVignesh R { INFO("w25q20bw", 0xef5012, 0, 64 * 1024, 4, SECT_4K) }, 301da748245SVignesh R { INFO("w25q20ew", 0xef6012, 0, 64 * 1024, 4, SECT_4K) }, 302da748245SVignesh R { INFO("w25q32", 0xef4016, 0, 64 * 1024, 64, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) }, 303da748245SVignesh R { 304da748245SVignesh R INFO("w25q32dw", 0xef6016, 0, 64 * 1024, 64, 305da748245SVignesh R SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | 306da748245SVignesh R SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB) 307da748245SVignesh R }, 308da748245SVignesh R { 309da748245SVignesh R INFO("w25q32jv", 0xef7016, 0, 64 * 1024, 64, 310da748245SVignesh R SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | 311da748245SVignesh R SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB) 312da748245SVignesh R }, 313fc8425afSMichael Walle { 314fc8425afSMichael Walle INFO("w25q32jwm", 0xef8016, 0, 64 * 1024, 64, 315fc8425afSMichael Walle SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | 316fc8425afSMichael Walle SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB) 317fc8425afSMichael Walle }, 318da748245SVignesh R { INFO("w25x64", 0xef3017, 0, 64 * 1024, 128, SECT_4K) }, 319da748245SVignesh R { 320da748245SVignesh R INFO("w25q64dw", 0xef6017, 0, 64 * 1024, 128, 321da748245SVignesh R SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | 322da748245SVignesh R SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB) 323da748245SVignesh R }, 324da748245SVignesh R { 325da748245SVignesh R INFO("w25q64jv", 0xef7017, 0, 64 * 1024, 128, 326da748245SVignesh R SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | 327da748245SVignesh R SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB) 328da748245SVignesh R }, 329da748245SVignesh R { 330da748245SVignesh R INFO("w25q128fw", 0xef6018, 0, 64 * 1024, 256, 331da748245SVignesh R SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | 332da748245SVignesh R SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB) 333da748245SVignesh R }, 334da748245SVignesh R { 335da748245SVignesh R INFO("w25q128jv", 0xef7018, 0, 64 * 1024, 256, 336da748245SVignesh R SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | 337da748245SVignesh R SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB) 338da748245SVignesh R }, 339da748245SVignesh R { 340da748245SVignesh R INFO("w25q256fw", 0xef6019, 0, 64 * 1024, 512, 341da748245SVignesh R SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | 342da748245SVignesh R SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB) 343da748245SVignesh R }, 344da748245SVignesh R { 345da748245SVignesh R INFO("w25q256jw", 0xef7019, 0, 64 * 1024, 512, 346da748245SVignesh R SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | 347da748245SVignesh R SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB) 348da748245SVignesh R }, 349da748245SVignesh R { INFO("w25q80", 0xef5014, 0, 64 * 1024, 16, SECT_4K) }, 350da748245SVignesh R { INFO("w25q80bl", 0xef4014, 0, 64 * 1024, 16, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) }, 351da748245SVignesh R { INFO("w25q16cl", 0xef4015, 0, 64 * 1024, 32, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) }, 352da748245SVignesh R { INFO("w25q64cv", 0xef4017, 0, 64 * 1024, 128, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) }, 3538fe90f18SSu Baocheng { INFO("w25q128", 0xef4018, 0, 64 * 1024, 256, 3548fe90f18SSu Baocheng SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | 3558fe90f18SSu Baocheng SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB) 3568fe90f18SSu Baocheng }, 357da748245SVignesh R { INFO("w25q256", 0xef4019, 0, 64 * 1024, 512, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) }, 35868109669SBiju Das { INFO("w25m512jw", 0xef6119, 0, 64 * 1024, 1024, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) }, 359da5d56ffSLad Prabhakar { INFO("w25m512jv", 0xef7119, 0, 64 * 1024, 1024, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) }, 360da748245SVignesh R #endif 361da748245SVignesh R #ifdef CONFIG_SPI_FLASH_XMC 362da748245SVignesh R /* XMC (Wuhan Xinxin Semiconductor Manufacturing Corp.) */ 363*31d4a7d0SJon Lin { INFO("XM25QH32A", 0x207016, 0, 64 * 1024, 64, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) }, 364da748245SVignesh R { INFO("XM25QH64A", 0x207017, 0, 64 * 1024, 128, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) }, 365b97eb5c5SJon Lin { INFO("XM25QH64B", 0x206017, 0, 64 * 1024, 128, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) }, 366d6597d20SReto Schneider { INFO("XM25QH64C", 0x204017, 0, 64 * 1024, 128, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) }, 367b97eb5c5SJon Lin { INFO("XM25QU64C", 0x204117, 0, 64 * 1024, 128, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) }, 368da748245SVignesh R { INFO("XM25QH128A", 0x207018, 0, 64 * 1024, 256, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) }, 369b97eb5c5SJon Lin { INFO("XM25QH128B", 0x206018, 0, 64 * 1024, 256, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) }, 370b97eb5c5SJon Lin { INFO("XM25QH128C", 0x204018, 0, 64 * 1024, 256, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) }, 371b97eb5c5SJon Lin { INFO("XM25QU128C", 0x204118, 0, 64 * 1024, 256, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) }, 372da748245SVignesh R #endif 3735ce8a834SChris Morgan #ifdef CONFIG_SPI_FLASH_XTX 3745ce8a834SChris Morgan /* XTX Technology (Shenzhen) Limited */ 375*31d4a7d0SJon Lin { INFO("xt25f64f", 0x0b4017, 0, 64 * 1024, 128, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) }, 3765ce8a834SChris Morgan { INFO("xt25f128b", 0x0b4018, 0, 64 * 1024, 256, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) }, 3775ce8a834SChris Morgan #endif 378*31d4a7d0SJon Lin #ifdef CONFIG_SPI_FLASH_PUYA 379*31d4a7d0SJon Lin /* PUYA Semiconductor (Shangehai) Co., Ltd. */ 380*31d4a7d0SJon Lin { INFO("PY25Q128HA", 0x852018, 0, 64 * 1024, 256, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) }, 381*31d4a7d0SJon Lin #endif 382da748245SVignesh R { }, 383da748245SVignesh R }; 384