xref: /rk3399_rockchip-uboot/drivers/mtd/spi/spi-nor-ids.c (revision 2a2a073c3c80687caaba8a3d7ec032faa5d12f6f)
1da748245SVignesh R // SPDX-License-Identifier: GPL-2.0+
2da748245SVignesh R /*
3da748245SVignesh R  *
4da748245SVignesh R  * Copyright (C) 2013 Jagannadha Sutradharudu Teki, Xilinx Inc.
5da748245SVignesh R  * Copyright (C) 2016 Jagan Teki <jagan@openedev.com>
6da748245SVignesh R  * Copyright (C) 2018 Texas Instruments Incorporated - http://www.ti.com/
7da748245SVignesh R  */
8da748245SVignesh R 
9da748245SVignesh R #include <common.h>
10da748245SVignesh R #include <spi.h>
11da748245SVignesh R #include <spi_flash.h>
12da748245SVignesh R 
13da748245SVignesh R #include "sf_internal.h"
14da748245SVignesh R 
15da748245SVignesh R /* Exclude chip names for SPL to save space */
16da748245SVignesh R #if !CONFIG_IS_ENABLED(SPI_FLASH_TINY)
17da748245SVignesh R #define INFO_NAME(_name) .name = _name,
18da748245SVignesh R #else
19da748245SVignesh R #define INFO_NAME(_name)
20da748245SVignesh R #endif
21da748245SVignesh R 
22da748245SVignesh R /* Used when the "_ext_id" is two bytes at most */
23da748245SVignesh R #define INFO(_name, _jedec_id, _ext_id, _sector_size, _n_sectors, _flags)	\
24da748245SVignesh R 		INFO_NAME(_name)					\
25da748245SVignesh R 		.id = {							\
26da748245SVignesh R 			((_jedec_id) >> 16) & 0xff,			\
27da748245SVignesh R 			((_jedec_id) >> 8) & 0xff,			\
28da748245SVignesh R 			(_jedec_id) & 0xff,				\
29da748245SVignesh R 			((_ext_id) >> 8) & 0xff,			\
30da748245SVignesh R 			(_ext_id) & 0xff,				\
31da748245SVignesh R 			},						\
32da748245SVignesh R 		.id_len = (!(_jedec_id) ? 0 : (3 + ((_ext_id) ? 2 : 0))),	\
33da748245SVignesh R 		.sector_size = (_sector_size),				\
34da748245SVignesh R 		.n_sectors = (_n_sectors),				\
35da748245SVignesh R 		.page_size = 256,					\
36da748245SVignesh R 		.flags = (_flags),
37da748245SVignesh R 
38da748245SVignesh R #define INFO6(_name, _jedec_id, _ext_id, _sector_size, _n_sectors, _flags)	\
39da748245SVignesh R 		INFO_NAME(_name)					\
40da748245SVignesh R 		.id = {							\
41da748245SVignesh R 			((_jedec_id) >> 16) & 0xff,			\
42da748245SVignesh R 			((_jedec_id) >> 8) & 0xff,			\
43da748245SVignesh R 			(_jedec_id) & 0xff,				\
44da748245SVignesh R 			((_ext_id) >> 16) & 0xff,			\
45da748245SVignesh R 			((_ext_id) >> 8) & 0xff,			\
46da748245SVignesh R 			(_ext_id) & 0xff,				\
47da748245SVignesh R 			},						\
48da748245SVignesh R 		.id_len = 6,						\
49da748245SVignesh R 		.sector_size = (_sector_size),				\
50da748245SVignesh R 		.n_sectors = (_n_sectors),				\
51da748245SVignesh R 		.page_size = 256,					\
52da748245SVignesh R 		.flags = (_flags),
53da748245SVignesh R 
54da748245SVignesh R /* NOTE: double check command sets and memory organization when you add
55da748245SVignesh R  * more nor chips.  This current list focusses on newer chips, which
56da748245SVignesh R  * have been converging on command sets which including JEDEC ID.
57da748245SVignesh R  *
58da748245SVignesh R  * All newly added entries should describe *hardware* and should use SECT_4K
59da748245SVignesh R  * (or SECT_4K_PMC) if hardware supports erasing 4 KiB sectors. For usage
60da748245SVignesh R  * scenarios excluding small sectors there is config option that can be
61da748245SVignesh R  * disabled: CONFIG_MTD_SPI_NOR_USE_4K_SECTORS.
62da748245SVignesh R  * For historical (and compatibility) reasons (before we got above config) some
63da748245SVignesh R  * old entries may be missing 4K flag.
64da748245SVignesh R  */
65da748245SVignesh R const struct flash_info spi_nor_ids[] = {
66da748245SVignesh R #ifdef CONFIG_SPI_FLASH_ATMEL		/* ATMEL */
67da748245SVignesh R 	/* Atmel -- some are (confusingly) marketed as "DataFlash" */
68da748245SVignesh R 	{ INFO("at26df321",	0x1f4700, 0, 64 * 1024, 64, SECT_4K) },
69da748245SVignesh R 	{ INFO("at25df321a",	0x1f4701, 0, 64 * 1024, 64, SECT_4K) },
70da748245SVignesh R 
71da748245SVignesh R 	{ INFO("at45db011d",	0x1f2200, 0, 64 * 1024,   4, SECT_4K) },
72da748245SVignesh R 	{ INFO("at45db021d",	0x1f2300, 0, 64 * 1024,   8, SECT_4K) },
73da748245SVignesh R 	{ INFO("at45db041d",	0x1f2400, 0, 64 * 1024,   8, SECT_4K) },
74da748245SVignesh R 	{ INFO("at45db081d",	0x1f2500, 0, 64 * 1024,  16, SECT_4K) },
75da748245SVignesh R 	{ INFO("at45db161d",	0x1f2600, 0, 64 * 1024,  32, SECT_4K) },
76da748245SVignesh R 	{ INFO("at45db321d",	0x1f2700, 0, 64 * 1024,  64, SECT_4K) },
77da748245SVignesh R 	{ INFO("at45db641d",	0x1f2800, 0, 64 * 1024, 128, SECT_4K) },
78da748245SVignesh R 	{ INFO("at26df081a", 	0x1f4501, 0, 64 * 1024,  16, SECT_4K) },
79da748245SVignesh R #endif
80da748245SVignesh R #ifdef CONFIG_SPI_FLASH_EON		/* EON */
81da748245SVignesh R 	/* EON -- en25xxx */
82da748245SVignesh R 	{ INFO("en25q32b",   0x1c3016, 0, 64 * 1024,   64, 0) },
83da748245SVignesh R 	{ INFO("en25q64",    0x1c3017, 0, 64 * 1024,  128, SECT_4K) },
84da748245SVignesh R 	{ INFO("en25qh128",  0x1c7018, 0, 64 * 1024,  256, 0) },
85da748245SVignesh R 	{ INFO("en25s64",    0x1c3817, 0, 64 * 1024,  128, SECT_4K) },
86da748245SVignesh R #endif
87da748245SVignesh R #ifdef CONFIG_SPI_FLASH_GIGADEVICE	/* GIGADEVICE */
88da748245SVignesh R 	/* GigaDevice */
89da748245SVignesh R 	{
90da748245SVignesh R 		INFO("gd25q16", 0xc84015, 0, 64 * 1024,  32,
91da748245SVignesh R 			SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
92da748245SVignesh R 			SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
93da748245SVignesh R 	},
94da748245SVignesh R 	{
95da748245SVignesh R 		INFO("gd25q32", 0xc84016, 0, 64 * 1024,  64,
96da748245SVignesh R 			SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
97da748245SVignesh R 			SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
98da748245SVignesh R 	},
99da748245SVignesh R 	{
100da748245SVignesh R 		INFO("gd25lq32", 0xc86016, 0, 64 * 1024, 64,
101da748245SVignesh R 			SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
102da748245SVignesh R 			SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
103da748245SVignesh R 	},
104da748245SVignesh R 	{
105da748245SVignesh R 		INFO("gd25q64", 0xc84017, 0, 64 * 1024, 128,
106da748245SVignesh R 			SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
107da748245SVignesh R 			SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
108da748245SVignesh R 	},
109af9eba54SNeil Armstrong 	{
1109bf43d0bSJon Lin 		INFO("gd25q128", 0xc84018, 0, 64 * 1024, 256,
1119bf43d0bSJon Lin 			SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
1129bf43d0bSJon Lin 			SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
1139bf43d0bSJon Lin 	},
1149bf43d0bSJon Lin 	{
115af9eba54SNeil Armstrong 		INFO("gd25lq128", 0xc86018, 0, 64 * 1024, 256,
116af9eba54SNeil Armstrong 			SECT_4K | SPI_NOR_DUAL_READ |
117af9eba54SNeil Armstrong 			SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
118af9eba54SNeil Armstrong 	},
11945f0941dSJon Lin 	{	INFO("gd25q256", 0xc84019, 0, 64 * 1024, 512,
12045f0941dSJon Lin 			SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
12145f0941dSJon Lin 			SPI_NOR_4B_OPCODES | SPI_NOR_HAS_LOCK |
12245f0941dSJon Lin 			SPI_NOR_HAS_TB)
12345f0941dSJon Lin 	},
124da748245SVignesh R #endif
125da748245SVignesh R #ifdef CONFIG_SPI_FLASH_ISSI		/* ISSI */
126da748245SVignesh R 	/* ISSI */
127da748245SVignesh R 	{ INFO("is25lq040b", 0x9d4013, 0, 64 * 1024,   8,
128da748245SVignesh R 			SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
129da748245SVignesh R 	{ INFO("is25lp032",	0x9d6016, 0, 64 * 1024,  64, 0) },
130da748245SVignesh R 	{ INFO("is25lp064",	0x9d6017, 0, 64 * 1024, 128, 0) },
131da748245SVignesh R 	{ INFO("is25lp128",  0x9d6018, 0, 64 * 1024, 256,
132da748245SVignesh R 			SECT_4K | SPI_NOR_DUAL_READ) },
133da748245SVignesh R 	{ INFO("is25lp256",  0x9d6019, 0, 64 * 1024, 512,
134da748245SVignesh R 			SECT_4K | SPI_NOR_DUAL_READ) },
135da748245SVignesh R 	{ INFO("is25wp032",  0x9d7016, 0, 64 * 1024,  64,
136da748245SVignesh R 			SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
137da748245SVignesh R 	{ INFO("is25wp064",  0x9d7017, 0, 64 * 1024, 128,
138da748245SVignesh R 			SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
139da748245SVignesh R 	{ INFO("is25wp128",  0x9d7018, 0, 64 * 1024, 256,
140da748245SVignesh R 			SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
141da748245SVignesh R #endif
142da748245SVignesh R #ifdef CONFIG_SPI_FLASH_MACRONIX	/* MACRONIX */
143da748245SVignesh R 	/* Macronix */
144da748245SVignesh R 	{ INFO("mx25l2005a",  0xc22012, 0, 64 * 1024,   4, SECT_4K) },
145da748245SVignesh R 	{ INFO("mx25l4005a",  0xc22013, 0, 64 * 1024,   8, SECT_4K) },
146da748245SVignesh R 	{ INFO("mx25l8005",   0xc22014, 0, 64 * 1024,  16, 0) },
147da748245SVignesh R 	{ INFO("mx25l1606e",  0xc22015, 0, 64 * 1024,  32, SECT_4K) },
148da748245SVignesh R 	{ INFO("mx25l3205d",  0xc22016, 0, 64 * 1024,  64, SECT_4K) },
149da748245SVignesh R 	{ INFO("mx25l6405d",  0xc22017, 0, 64 * 1024, 128, SECT_4K) },
150da748245SVignesh R 	{ INFO("mx25u2033e",  0xc22532, 0, 64 * 1024,   4, SECT_4K) },
151da748245SVignesh R 	{ INFO("mx25u1635e",  0xc22535, 0, 64 * 1024,  32, SECT_4K) },
152da748245SVignesh R 	{ INFO("mx25u6435f",  0xc22537, 0, 64 * 1024, 128, SECT_4K) },
153299b0bf8SJon Lin 	{ INFO("mx25l12805d", 0xc22018, 0, 64 * 1024, 256, SPI_NOR_QUAD_READ) },
154da748245SVignesh R 	{ INFO("mx25l12855e", 0xc22618, 0, 64 * 1024, 256, 0) },
155da748245SVignesh R 	{ INFO("mx25l25635e", 0xc22019, 0, 64 * 1024, 512, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
156*2a2a073cSJon Lin 	{ INFO("mx25u25635f", 0xc22539, 0, 64 * 1024, 512, SECT_4K | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES) },
157da748245SVignesh R 	{ INFO("mx25l25655e", 0xc22619, 0, 64 * 1024, 512, 0) },
158da748245SVignesh R 	{ INFO("mx66l51235l", 0xc2201a, 0, 64 * 1024, 1024, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES) },
159da748245SVignesh R 	{ INFO("mx66u51235f", 0xc2253a, 0, 64 * 1024, 1024, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES) },
160ee22b06eSMarek Vasut 	{ INFO("mx66u2g45g",  0xc2253c, 0, 64 * 1024, 4096, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES) },
161da748245SVignesh R 	{ INFO("mx66l1g45g",  0xc2201b, 0, 64 * 1024, 2048, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
162da748245SVignesh R 	{ INFO("mx25l1633e", 0xc22415, 0, 64 * 1024,   32, SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES | SECT_4K) },
163da748245SVignesh R #endif
164da748245SVignesh R 
165da748245SVignesh R #ifdef CONFIG_SPI_FLASH_STMICRO		/* STMICRO */
166da748245SVignesh R 	/* Micron */
167da748245SVignesh R 	{ INFO("n25q016a",	 0x20bb15, 0, 64 * 1024,   32, SECT_4K | SPI_NOR_QUAD_READ) },
168da748245SVignesh R 	{ INFO("n25q032",	 0x20ba16, 0, 64 * 1024,   64, SPI_NOR_QUAD_READ) },
169da748245SVignesh R 	{ INFO("n25q032a",	0x20bb16, 0, 64 * 1024,   64, SPI_NOR_QUAD_READ) },
170da748245SVignesh R 	{ INFO("n25q064",     0x20ba17, 0, 64 * 1024,  128, SECT_4K | SPI_NOR_QUAD_READ) },
171da748245SVignesh R 	{ INFO("n25q064a",    0x20bb17, 0, 64 * 1024,  128, SECT_4K | SPI_NOR_QUAD_READ) },
172da748245SVignesh R 	{ INFO("n25q128a11",  0x20bb18, 0, 64 * 1024,  256, SECT_4K | SPI_NOR_QUAD_READ) },
173da748245SVignesh R 	{ INFO("n25q128a13",  0x20ba18, 0, 64 * 1024,  256, SECT_4K | SPI_NOR_QUAD_READ) },
174da748245SVignesh R 	{ INFO("n25q256a",    0x20ba19, 0, 64 * 1024,  512, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES) },
175da748245SVignesh R 	{ INFO("n25q256ax1",  0x20bb19, 0, 64 * 1024,  512, SECT_4K | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES) },
176da748245SVignesh R 	{ INFO("n25q512a",    0x20bb20, 0, 64 * 1024, 1024, SECT_4K | USE_FSR | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES) },
177da748245SVignesh R 	{ INFO("n25q512ax3",  0x20ba20, 0, 64 * 1024, 1024, SECT_4K | USE_FSR | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES) },
178da748245SVignesh R 	{ INFO("n25q00",      0x20ba21, 0, 64 * 1024, 2048, SECT_4K | USE_FSR | SPI_NOR_QUAD_READ | NO_CHIP_ERASE) },
179da748245SVignesh R 	{ INFO("n25q00a",     0x20bb21, 0, 64 * 1024, 2048, SECT_4K | USE_FSR | SPI_NOR_QUAD_READ | NO_CHIP_ERASE) },
180da748245SVignesh R 	{ INFO("mt25qu02g",   0x20bb22, 0, 64 * 1024, 4096, SECT_4K | USE_FSR | SPI_NOR_QUAD_READ | NO_CHIP_ERASE) },
181da748245SVignesh R #endif
182da748245SVignesh R #ifdef CONFIG_SPI_FLASH_SPANSION	/* SPANSION */
183da748245SVignesh R 	/* Spansion/Cypress -- single (large) sector size only, at least
184da748245SVignesh R 	 * for the chips listed here (without boot sectors).
185da748245SVignesh R 	 */
186da748245SVignesh R 	{ INFO("s25sl032p",  0x010215, 0x4d00,  64 * 1024,  64, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
187da748245SVignesh R 	{ INFO("s25sl064p",  0x010216, 0x4d00,  64 * 1024, 128, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
188da748245SVignesh R 	{ INFO("s25fl256s0", 0x010219, 0x4d00, 256 * 1024, 128, USE_CLSR) },
189da748245SVignesh R 	{ INFO("s25fl256s1", 0x010219, 0x4d01,  64 * 1024, 512, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | USE_CLSR) },
190da748245SVignesh R 	{ INFO6("s25fl512s",  0x010220, 0x4d0081, 256 * 1024, 256, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | USE_CLSR) },
191da748245SVignesh R 	{ INFO("s25fl512s_256k",  0x010220, 0x4d00, 256 * 1024, 256, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | USE_CLSR) },
192da748245SVignesh R 	{ INFO("s25fl512s_64k",  0x010220, 0x4d01, 64 * 1024, 1024, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | USE_CLSR) },
193da748245SVignesh R 	{ INFO("s25fl512s_512k", 0x010220, 0x4f00, 256 * 1024, 256, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | USE_CLSR) },
194da748245SVignesh R 	{ INFO("s25sl12800", 0x012018, 0x0300, 256 * 1024,  64, 0) },
195da748245SVignesh R 	{ INFO("s25sl12801", 0x012018, 0x0301,  64 * 1024, 256, 0) },
196da748245SVignesh R 	{ INFO6("s25fl128s",  0x012018, 0x4d0180, 64 * 1024, 256, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | USE_CLSR) },
197da748245SVignesh R 	{ INFO("s25fl129p0", 0x012018, 0x4d00, 256 * 1024,  64, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | USE_CLSR) },
198da748245SVignesh R 	{ INFO("s25fl129p1", 0x012018, 0x4d01,  64 * 1024, 256, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | USE_CLSR) },
199da748245SVignesh R 	{ INFO("s25sl008a",  0x010213,      0,  64 * 1024,  16, 0) },
200da748245SVignesh R 	{ INFO("s25sl016a",  0x010214,      0,  64 * 1024,  32, 0) },
201da748245SVignesh R 	{ INFO("s25sl032a",  0x010215,      0,  64 * 1024,  64, 0) },
202da748245SVignesh R 	{ INFO("s25sl064a",  0x010216,      0,  64 * 1024, 128, 0) },
203da748245SVignesh R 	{ INFO("s25fl116k",  0x014015,      0,  64 * 1024,  32, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
204da748245SVignesh R 	{ INFO("s25fl164k",  0x014017,      0,  64 * 1024, 128, SECT_4K) },
205da748245SVignesh R 	{ INFO("s25fl208k",  0x014014,      0,  64 * 1024,  16, SECT_4K | SPI_NOR_DUAL_READ) },
206be1b7881SHeiko Schocher 	{ INFO("s25fl064l",  0x016017,      0,  64 * 1024, 128, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES) },
207da748245SVignesh R 	{ INFO("s25fl128l",  0x016018,      0,  64 * 1024, 256, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES) },
208da748245SVignesh R #endif
209da748245SVignesh R #ifdef CONFIG_SPI_FLASH_SST		/* SST */
210da748245SVignesh R 	/* SST -- large erase sizes are "overlays", "sectors" are 4K */
211da748245SVignesh R 	{ INFO("sst25vf040b", 0xbf258d, 0, 64 * 1024,  8, SECT_4K | SST_WRITE) },
212da748245SVignesh R 	{ INFO("sst25vf080b", 0xbf258e, 0, 64 * 1024, 16, SECT_4K | SST_WRITE) },
213da748245SVignesh R 	{ INFO("sst25vf016b", 0xbf2541, 0, 64 * 1024, 32, SECT_4K | SST_WRITE) },
214da748245SVignesh R 	{ INFO("sst25vf032b", 0xbf254a, 0, 64 * 1024, 64, SECT_4K | SST_WRITE) },
215da748245SVignesh R 	{ INFO("sst25vf064c", 0xbf254b, 0, 64 * 1024, 128, SECT_4K) },
216da748245SVignesh R 	{ INFO("sst25wf512",  0xbf2501, 0, 64 * 1024,  1, SECT_4K | SST_WRITE) },
217da748245SVignesh R 	{ INFO("sst25wf010",  0xbf2502, 0, 64 * 1024,  2, SECT_4K | SST_WRITE) },
218da748245SVignesh R 	{ INFO("sst25wf020",  0xbf2503, 0, 64 * 1024,  4, SECT_4K | SST_WRITE) },
219da748245SVignesh R 	{ INFO("sst25wf020a", 0x621612, 0, 64 * 1024,  4, SECT_4K) },
220da748245SVignesh R 	{ INFO("sst25wf040b", 0x621613, 0, 64 * 1024,  8, SECT_4K) },
221da748245SVignesh R 	{ INFO("sst25wf040",  0xbf2504, 0, 64 * 1024,  8, SECT_4K | SST_WRITE) },
222da748245SVignesh R 	{ INFO("sst25wf080",  0xbf2505, 0, 64 * 1024, 16, SECT_4K | SST_WRITE) },
223da748245SVignesh R 	{ INFO("sst26vf064b", 0xbf2643, 0, 64 * 1024, 128, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
224da748245SVignesh R 	{ INFO("sst26wf016",  0xbf2651, 0, 64 * 1024,  32, SECT_4K) },
225da748245SVignesh R 	{ INFO("sst26wf032",  0xbf2622, 0, 64 * 1024,  64, SECT_4K) },
226da748245SVignesh R 	{ INFO("sst26wf064",  0xbf2643, 0, 64 * 1024, 128, SECT_4K) },
227da748245SVignesh R #endif
228da748245SVignesh R #ifdef CONFIG_SPI_FLASH_STMICRO		/* STMICRO */
229da748245SVignesh R 	/* ST Microelectronics -- newer production may have feature updates */
230da748245SVignesh R 	{ INFO("m25p10",  0x202011,  0,  32 * 1024,   4, 0) },
231da748245SVignesh R 	{ INFO("m25p20",  0x202012,  0,  64 * 1024,   4, 0) },
232da748245SVignesh R 	{ INFO("m25p40",  0x202013,  0,  64 * 1024,   8, 0) },
233da748245SVignesh R 	{ INFO("m25p80",  0x202014,  0,  64 * 1024,  16, 0) },
234da748245SVignesh R 	{ INFO("m25p16",  0x202015,  0,  64 * 1024,  32, 0) },
235da748245SVignesh R 	{ INFO("m25p32",  0x202016,  0,  64 * 1024,  64, 0) },
236da748245SVignesh R 	{ INFO("m25p64",  0x202017,  0,  64 * 1024, 128, 0) },
237da748245SVignesh R 	{ INFO("m25p128", 0x202018,  0, 256 * 1024,  64, 0) },
238da748245SVignesh R 	{ INFO("m25pe16", 0x208015,  0, 64 * 1024, 32, SECT_4K) },
239da748245SVignesh R 	{ INFO("m25px16",    0x207115,  0, 64 * 1024, 32, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
240da748245SVignesh R 	{ INFO("m25px64",    0x207117,  0, 64 * 1024, 128, 0) },
241da748245SVignesh R #endif
242da748245SVignesh R #ifdef CONFIG_SPI_FLASH_WINBOND		/* WINBOND */
243da748245SVignesh R 	/* Winbond -- w25x "blocks" are 64K, "sectors" are 4KiB */
244da748245SVignesh R 	{ INFO("w25p80", 0xef2014, 0x0,	64 * 1024,    16, 0) },
245da748245SVignesh R 	{ INFO("w25p16", 0xef2015, 0x0,	64 * 1024,    32, 0) },
246da748245SVignesh R 	{ INFO("w25p32", 0xef2016, 0x0,	64 * 1024,    64, 0) },
247da748245SVignesh R 	{ INFO("w25x05", 0xef3010, 0, 64 * 1024,  1,  SECT_4K) },
248da748245SVignesh R 	{ INFO("w25x40", 0xef3013, 0, 64 * 1024,  8,  SECT_4K) },
249da748245SVignesh R 	{ INFO("w25x16", 0xef3015, 0, 64 * 1024,  32, SECT_4K) },
250da748245SVignesh R 	{
251da748245SVignesh R 		INFO("w25q16dw", 0xef6015, 0, 64 * 1024,  32,
252da748245SVignesh R 			SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
253da748245SVignesh R 			SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
254da748245SVignesh R 	},
255da748245SVignesh R 	{ INFO("w25x32", 0xef3016, 0, 64 * 1024,  64, SECT_4K) },
256da748245SVignesh R 	{ INFO("w25q20cl", 0xef4012, 0, 64 * 1024,  4, SECT_4K) },
257da748245SVignesh R 	{ INFO("w25q20bw", 0xef5012, 0, 64 * 1024,  4, SECT_4K) },
258da748245SVignesh R 	{ INFO("w25q20ew", 0xef6012, 0, 64 * 1024,  4, SECT_4K) },
259da748245SVignesh R 	{ INFO("w25q32", 0xef4016, 0, 64 * 1024,  64, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
260da748245SVignesh R 	{
261da748245SVignesh R 		INFO("w25q32dw", 0xef6016, 0, 64 * 1024,  64,
262da748245SVignesh R 			SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
263da748245SVignesh R 			SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
264da748245SVignesh R 	},
265da748245SVignesh R 	{
266da748245SVignesh R 		INFO("w25q32jv", 0xef7016, 0, 64 * 1024,  64,
267da748245SVignesh R 			SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
268da748245SVignesh R 			SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
269da748245SVignesh R 	},
270da748245SVignesh R 	{ INFO("w25x64", 0xef3017, 0, 64 * 1024, 128, SECT_4K) },
271da748245SVignesh R 	{
272da748245SVignesh R 		INFO("w25q64dw", 0xef6017, 0, 64 * 1024, 128,
273da748245SVignesh R 			SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
274da748245SVignesh R 			SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
275da748245SVignesh R 	},
276da748245SVignesh R 	{
277da748245SVignesh R 		INFO("w25q64jv", 0xef7017, 0, 64 * 1024, 128,
278da748245SVignesh R 			SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
279da748245SVignesh R 			SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
280da748245SVignesh R 	},
281da748245SVignesh R 	{
282da748245SVignesh R 		INFO("w25q128fw", 0xef6018, 0, 64 * 1024, 256,
283da748245SVignesh R 			SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
284da748245SVignesh R 			SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
285da748245SVignesh R 	},
286da748245SVignesh R 	{
287da748245SVignesh R 		INFO("w25q128jv", 0xef7018, 0, 64 * 1024, 256,
288da748245SVignesh R 			SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
289da748245SVignesh R 			SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
290da748245SVignesh R 	},
291da748245SVignesh R 	{
292da748245SVignesh R 		INFO("w25q256fw", 0xef6019, 0, 64 * 1024, 512,
293da748245SVignesh R 			SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
294da748245SVignesh R 			SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
295da748245SVignesh R 	},
296da748245SVignesh R 	{
297da748245SVignesh R 		INFO("w25q256jw", 0xef7019, 0, 64 * 1024, 512,
298da748245SVignesh R 			SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
299da748245SVignesh R 			SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
300da748245SVignesh R 	},
301da748245SVignesh R 	{ INFO("w25q80", 0xef5014, 0, 64 * 1024,  16, SECT_4K) },
302da748245SVignesh R 	{ INFO("w25q80bl", 0xef4014, 0, 64 * 1024,  16, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
303da748245SVignesh R 	{ INFO("w25q16cl", 0xef4015, 0, 64 * 1024,  32, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
304da748245SVignesh R 	{ INFO("w25q64cv", 0xef4017, 0, 64 * 1024,  128, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
305da748245SVignesh R 	{ INFO("w25q128", 0xef4018, 0, 64 * 1024, 256, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
306da748245SVignesh R 	{ INFO("w25q256", 0xef4019, 0, 64 * 1024, 512, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
307da748245SVignesh R #endif
308da748245SVignesh R #ifdef CONFIG_SPI_FLASH_XMC
309da748245SVignesh R 	/* XMC (Wuhan Xinxin Semiconductor Manufacturing Corp.) */
310da748245SVignesh R 	{ INFO("XM25QH64A", 0x207017, 0, 64 * 1024, 128, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
311da748245SVignesh R 	{ INFO("XM25QH128A", 0x207018, 0, 64 * 1024, 256, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
312da748245SVignesh R #endif
313da748245SVignesh R 	{ },
314da748245SVignesh R };
315