xref: /rk3399_rockchip-uboot/drivers/mtd/spi/spi-nor-ids.c (revision e3aeb4b46da4c8313e1ba22fe6d48fc19ec7e5ab)
1da748245SVignesh R // SPDX-License-Identifier: GPL-2.0+
2da748245SVignesh R /*
3da748245SVignesh R  *
4da748245SVignesh R  * Copyright (C) 2013 Jagannadha Sutradharudu Teki, Xilinx Inc.
5da748245SVignesh R  * Copyright (C) 2016 Jagan Teki <jagan@openedev.com>
6da748245SVignesh R  * Copyright (C) 2018 Texas Instruments Incorporated - http://www.ti.com/
7da748245SVignesh R  */
8da748245SVignesh R 
9da748245SVignesh R #include <common.h>
10da748245SVignesh R #include <spi.h>
11da748245SVignesh R #include <spi_flash.h>
12da748245SVignesh R 
13da748245SVignesh R #include "sf_internal.h"
14da748245SVignesh R 
15da748245SVignesh R /* Exclude chip names for SPL to save space */
16da748245SVignesh R #if !CONFIG_IS_ENABLED(SPI_FLASH_TINY)
17da748245SVignesh R #define INFO_NAME(_name) .name = _name,
18da748245SVignesh R #else
19da748245SVignesh R #define INFO_NAME(_name)
20da748245SVignesh R #endif
21da748245SVignesh R 
22da748245SVignesh R /* Used when the "_ext_id" is two bytes at most */
23da748245SVignesh R #define INFO(_name, _jedec_id, _ext_id, _sector_size, _n_sectors, _flags)	\
24da748245SVignesh R 		INFO_NAME(_name)					\
25da748245SVignesh R 		.id = {							\
26da748245SVignesh R 			((_jedec_id) >> 16) & 0xff,			\
27da748245SVignesh R 			((_jedec_id) >> 8) & 0xff,			\
28da748245SVignesh R 			(_jedec_id) & 0xff,				\
29da748245SVignesh R 			((_ext_id) >> 8) & 0xff,			\
30da748245SVignesh R 			(_ext_id) & 0xff,				\
31da748245SVignesh R 			},						\
32da748245SVignesh R 		.id_len = (!(_jedec_id) ? 0 : (3 + ((_ext_id) ? 2 : 0))),	\
33da748245SVignesh R 		.sector_size = (_sector_size),				\
34da748245SVignesh R 		.n_sectors = (_n_sectors),				\
35da748245SVignesh R 		.page_size = 256,					\
36da748245SVignesh R 		.flags = (_flags),
37da748245SVignesh R 
38da748245SVignesh R #define INFO6(_name, _jedec_id, _ext_id, _sector_size, _n_sectors, _flags)	\
39da748245SVignesh R 		INFO_NAME(_name)					\
40da748245SVignesh R 		.id = {							\
41da748245SVignesh R 			((_jedec_id) >> 16) & 0xff,			\
42da748245SVignesh R 			((_jedec_id) >> 8) & 0xff,			\
43da748245SVignesh R 			(_jedec_id) & 0xff,				\
44da748245SVignesh R 			((_ext_id) >> 16) & 0xff,			\
45da748245SVignesh R 			((_ext_id) >> 8) & 0xff,			\
46da748245SVignesh R 			(_ext_id) & 0xff,				\
47da748245SVignesh R 			},						\
48da748245SVignesh R 		.id_len = 6,						\
49da748245SVignesh R 		.sector_size = (_sector_size),				\
50da748245SVignesh R 		.n_sectors = (_n_sectors),				\
51da748245SVignesh R 		.page_size = 256,					\
52da748245SVignesh R 		.flags = (_flags),
53da748245SVignesh R 
54da748245SVignesh R /* NOTE: double check command sets and memory organization when you add
55da748245SVignesh R  * more nor chips.  This current list focusses on newer chips, which
56da748245SVignesh R  * have been converging on command sets which including JEDEC ID.
57da748245SVignesh R  *
58da748245SVignesh R  * All newly added entries should describe *hardware* and should use SECT_4K
59da748245SVignesh R  * (or SECT_4K_PMC) if hardware supports erasing 4 KiB sectors. For usage
60da748245SVignesh R  * scenarios excluding small sectors there is config option that can be
61ec971092SVignesh Raghavendra  * disabled: CONFIG_SPI_FLASH_USE_4K_SECTORS.
62da748245SVignesh R  * For historical (and compatibility) reasons (before we got above config) some
63da748245SVignesh R  * old entries may be missing 4K flag.
64da748245SVignesh R  */
65da748245SVignesh R const struct flash_info spi_nor_ids[] = {
66da748245SVignesh R #ifdef CONFIG_SPI_FLASH_ATMEL		/* ATMEL */
67da748245SVignesh R 	/* Atmel -- some are (confusingly) marketed as "DataFlash" */
68da748245SVignesh R 	{ INFO("at26df321",	0x1f4700, 0, 64 * 1024, 64, SECT_4K) },
69da748245SVignesh R 	{ INFO("at25df321a",	0x1f4701, 0, 64 * 1024, 64, SECT_4K) },
70da748245SVignesh R 
71da748245SVignesh R 	{ INFO("at45db011d",	0x1f2200, 0, 64 * 1024,   4, SECT_4K) },
72da748245SVignesh R 	{ INFO("at45db021d",	0x1f2300, 0, 64 * 1024,   8, SECT_4K) },
73da748245SVignesh R 	{ INFO("at45db041d",	0x1f2400, 0, 64 * 1024,   8, SECT_4K) },
74da748245SVignesh R 	{ INFO("at45db081d",	0x1f2500, 0, 64 * 1024,  16, SECT_4K) },
75da748245SVignesh R 	{ INFO("at45db161d",	0x1f2600, 0, 64 * 1024,  32, SECT_4K) },
76da748245SVignesh R 	{ INFO("at45db321d",	0x1f2700, 0, 64 * 1024,  64, SECT_4K) },
77da748245SVignesh R 	{ INFO("at45db641d",	0x1f2800, 0, 64 * 1024, 128, SECT_4K) },
78b71ee5c3SFabio Estevam 	{ INFO("at25sl321",	0x1f4216, 0, 64 * 1024,  64, SECT_4K) },
79da748245SVignesh R 	{ INFO("at26df081a", 	0x1f4501, 0, 64 * 1024,  16, SECT_4K) },
80da748245SVignesh R #endif
81da748245SVignesh R #ifdef CONFIG_SPI_FLASH_EON		/* EON */
82da748245SVignesh R 	/* EON -- en25xxx */
83da748245SVignesh R 	{ INFO("en25q32b",   0x1c3016, 0, 64 * 1024,   64, 0) },
84da748245SVignesh R 	{ INFO("en25q64",    0x1c3017, 0, 64 * 1024,  128, SECT_4K) },
854955bc0cSJon Lin 	{ INFO("en25qh64",  0x1c7017, 0, 64 * 1024,  128, SECT_4K) },
86daba1354SJon Lin 	{ INFO("en25qh128",  0x1c7018, 0, 64 * 1024,  256, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
87da748245SVignesh R 	{ INFO("en25s64",    0x1c3817, 0, 64 * 1024,  128, SECT_4K) },
883f016cb2SJon Lin 	{ INFO("en25qh256a", 0x1c7019, 0, 64 * 1024, 512, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES) },
893f016cb2SJon Lin 	{ INFO("en25qx256a", 0x1c7119, 0, 64 * 1024, 512, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES) },
9053d1823bSJon Lin 	{ INFO("en25qx128a", 0x1c7118, 0, 64 * 1024, 256, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
919c114333SJon Lin 	{ INFO("en25qx64a", 0x1c7117, 0, 64 * 1024, 128, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
92da748245SVignesh R #endif
93da748245SVignesh R #ifdef CONFIG_SPI_FLASH_GIGADEVICE	/* GIGADEVICE */
94da748245SVignesh R 	/* GigaDevice */
95da748245SVignesh R 	{
96da748245SVignesh R 		INFO("gd25q16", 0xc84015, 0, 64 * 1024,  32,
97da748245SVignesh R 			SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
98da748245SVignesh R 			SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
99da748245SVignesh R 	},
100da748245SVignesh R 	{
101da748245SVignesh R 		INFO("gd25q32", 0xc84016, 0, 64 * 1024,  64,
102da748245SVignesh R 			SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
103da748245SVignesh R 			SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
104da748245SVignesh R 	},
105da748245SVignesh R 	{
106da748245SVignesh R 		INFO("gd25lq32", 0xc86016, 0, 64 * 1024, 64,
107da748245SVignesh R 			SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
108da748245SVignesh R 			SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
109da748245SVignesh R 	},
110da748245SVignesh R 	{
111da748245SVignesh R 		INFO("gd25q64", 0xc84017, 0, 64 * 1024, 128,
112da748245SVignesh R 			SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
113da748245SVignesh R 			SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
114da748245SVignesh R 	},
115af9eba54SNeil Armstrong 	{
116f508c907SAlper Nebi Yasak 		INFO("gd25lq64c", 0xc86017, 0, 64 * 1024, 128,
117f508c907SAlper Nebi Yasak 			SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
118f508c907SAlper Nebi Yasak 			SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
119f508c907SAlper Nebi Yasak 	},
120f508c907SAlper Nebi Yasak 	{
1219bf43d0bSJon Lin 		INFO("gd25q128", 0xc84018, 0, 64 * 1024, 256,
1229bf43d0bSJon Lin 			SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
1239bf43d0bSJon Lin 			SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
1249bf43d0bSJon Lin 	},
12531d4a7d0SJon Lin 	{	INFO("gd25q512", 0xc84020, 0, 64 * 1024, 1024,
12631d4a7d0SJon Lin 			SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
12731d4a7d0SJon Lin 			SPI_NOR_4B_OPCODES | SPI_NOR_HAS_LOCK |
12831d4a7d0SJon Lin 			SPI_NOR_HAS_TB)
12931d4a7d0SJon Lin 	},
1302adfdec5SJon Lin 	{
1312a212970SJon Lin 		INFO("gd25lb512m", 0xc8671a, 0, 64 * 1024, 1024,
1322a212970SJon Lin 			SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
1332a212970SJon Lin 			SPI_NOR_4B_OPCODES | SPI_NOR_HAS_LOCK)
1342a212970SJon Lin 	},
135007b0055SJon Lin 	{
13653d1823bSJon Lin 		INFO("gd55lb01ge", 0xc8671b, 0, 64 * 1024, 2048,
13753d1823bSJon Lin 			SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
13853d1823bSJon Lin 			SPI_NOR_4B_OPCODES | SPI_NOR_HAS_LOCK)
13953d1823bSJon Lin 	},
14053d1823bSJon Lin 	{
141007b0055SJon Lin 		INFO("gd25b512m", 0xc8471a, 0, 64 * 1024, 1024,
142007b0055SJon Lin 			SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
143007b0055SJon Lin 			SPI_NOR_4B_OPCODES | SPI_NOR_HAS_LOCK)
144007b0055SJon Lin 	},
1453ce91163SJon Lin 	{
1463ce91163SJon Lin 		INFO("gd55b01ge", 0xc8471b, 0, 64 * 1024, 2048,
1473ce91163SJon Lin 			SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
1483ce91163SJon Lin 			SPI_NOR_4B_OPCODES | SPI_NOR_HAS_LOCK)
1493ce91163SJon Lin 	},
1505fa2bc40SJon Lin 	/* adding these 3V QSPI flash parts */
1515fa2bc40SJon Lin 	{INFO("gd25b256", 0xc84019, 0, 64 * 1024, 512,	SECT_4K |
1525fa2bc40SJon Lin 	SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_HAS_LOCK | SPI_NOR_4B_OPCODES)	},
1535fa2bc40SJon Lin 	{INFO("gd25b512", 0xc8471A, 0, 64 * 1024, 1024,	SECT_4K |
1545fa2bc40SJon Lin 	SPI_NOR_QUAD_READ | SPI_NOR_HAS_LOCK | SPI_NOR_4B_OPCODES)},
1555fa2bc40SJon Lin 	{INFO("gd55b01g", 0xc8471B, 0, 64 * 1024, 2048,	SECT_4K |
1565fa2bc40SJon Lin 	SPI_NOR_QUAD_READ | SPI_NOR_HAS_LOCK | SPI_NOR_4B_OPCODES)},
1575fa2bc40SJon Lin 	{INFO("gd55b02g", 0xc8471C, 0, 64 * 1024, 4096,	SECT_4K |
1585fa2bc40SJon Lin 	SPI_NOR_QUAD_READ | SPI_NOR_HAS_LOCK | SPI_NOR_4B_OPCODES)},
1595fa2bc40SJon Lin 	{INFO("gd25f64", 0xc84317, 0, 64 * 1024, 128,	SECT_4K |
1605fa2bc40SJon Lin 	SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_HAS_LOCK)},
1615fa2bc40SJon Lin 	{INFO("gd25f128", 0xc84318, 0, 64 * 1024, 256,	SECT_4K	|
1625fa2bc40SJon Lin 	SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_HAS_LOCK)},
1635fa2bc40SJon Lin 	{INFO("gd25f256", 0xc84319, 0, 64 * 1024, 512,	SECT_4K |
1645fa2bc40SJon Lin 	SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_HAS_LOCK | SPI_NOR_4B_OPCODES)},
1655fa2bc40SJon Lin 	{INFO("gd55f512", 0xc8431A, 0, 64 * 1024, 1024,	SECT_4K |
1665fa2bc40SJon Lin 	SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_HAS_LOCK | SPI_NOR_4B_OPCODES)},
1675fa2bc40SJon Lin 	{INFO("gd25t512", 0xc8461A, 0, 64 * 1024, 1024,	SECT_4K |
1685fa2bc40SJon Lin 	SPI_NOR_QUAD_READ | SPI_NOR_HAS_LOCK | SPI_NOR_4B_OPCODES)},
1695fa2bc40SJon Lin 	{INFO("gd55t01g", 0xc8461B, 0, 64 * 1024, 2048,	SECT_4K |
1705fa2bc40SJon Lin 	SPI_NOR_QUAD_READ | SPI_NOR_HAS_LOCK | SPI_NOR_4B_OPCODES)},
1715fa2bc40SJon Lin 	{INFO("gd55t02g",	0xc8461C, 0, 64 * 1024, 4096,	SECT_4K |
1725fa2bc40SJon Lin 	SPI_NOR_QUAD_READ | SPI_NOR_HAS_LOCK | SPI_NOR_4B_OPCODES)},
1735fa2bc40SJon Lin 	/* adding these 3V OSPI flash parts */
1745fa2bc40SJon Lin 	{INFO("gd25x512", 0xc8481A, 0, 64 * 1024, 1024,	SECT_4K |
1755fa2bc40SJon Lin 	SPI_NOR_OCTAL_READ | SPI_NOR_4B_OPCODES)},
1765fa2bc40SJon Lin 	{INFO("gd55x01g", 0xc8481B, 0, 64 * 1024, 2048,	SECT_4K |
1775fa2bc40SJon Lin 	SPI_NOR_OCTAL_READ | SPI_NOR_4B_OPCODES)},
1785fa2bc40SJon Lin 	{INFO("gd55x02g", 0xc8481C, 0, 64 * 1024, 4096,	SECT_4K |
1795fa2bc40SJon Lin 	SPI_NOR_OCTAL_READ | SPI_NOR_4B_OPCODES)},
1805fa2bc40SJon Lin 	{
1815fa2bc40SJon Lin 		INFO("gd25lq128", 0xc86018, 0, 64 * 1024, 256,
1825fa2bc40SJon Lin 			SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
1835fa2bc40SJon Lin 			SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
1845fa2bc40SJon Lin 	},
1855fa2bc40SJon Lin 	{
1865fa2bc40SJon Lin 		INFO("gd25lq256d", 0xc86019, 0, 64 * 1024, 512,
1875fa2bc40SJon Lin 			SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
188bd056c10SJon Lin 			SPI_NOR_4B_OPCODES | SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
1895fa2bc40SJon Lin 	},
1905fa2bc40SJon Lin 	/* adding these 1.8V QSPI flash parts */
1915fa2bc40SJon Lin 	{INFO("gd25lb256", 0xc86719, 0, 64 * 1024, 512,	SECT_4K |
1925fa2bc40SJon Lin 	SPI_NOR_QUAD_READ | SPI_NOR_HAS_LOCK | SPI_NOR_4B_OPCODES)},
1935fa2bc40SJon Lin 	{INFO("gd25lb512", 0xc8671A, 0, 64 * 1024, 1024,	SECT_4K |
1945fa2bc40SJon Lin 	SPI_NOR_QUAD_READ | SPI_NOR_HAS_LOCK | SPI_NOR_4B_OPCODES)},
1955fa2bc40SJon Lin 	{INFO("gd55lb01g", 0xc8671B, 0, 64 * 1024, 2048,	SECT_4K |
1965fa2bc40SJon Lin 	SPI_NOR_QUAD_READ | SPI_NOR_HAS_LOCK | SPI_NOR_4B_OPCODES)},
1975fa2bc40SJon Lin 	{INFO("gd55lb02g", 0xc8671C, 0, 64 * 1024, 4096,	SECT_4K |
1985fa2bc40SJon Lin 	SPI_NOR_QUAD_READ | SPI_NOR_HAS_LOCK | SPI_NOR_4B_OPCODES)},
1995fa2bc40SJon Lin 	{INFO("gd25lf80", 0xc86314, 0, 64 * 1024, 16,	SECT_4K |
2005fa2bc40SJon Lin 	SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_HAS_LOCK)},
2015fa2bc40SJon Lin 	{INFO("gd25lf16", 0xc86315, 0, 64 * 1024, 32,	SECT_4K |
2025fa2bc40SJon Lin 	SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_HAS_LOCK)},
2035fa2bc40SJon Lin 	{INFO("gd25lf32", 0xc86316, 0, 64 * 1024, 64,	SECT_4K |
2045fa2bc40SJon Lin 	SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_HAS_LOCK)	},
2055fa2bc40SJon Lin 	{INFO("gd25lf64", 0xc86317, 0, 64 * 1024, 128,	SECT_4K |
2065fa2bc40SJon Lin 	SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_HAS_LOCK)	},
2075fa2bc40SJon Lin 	{INFO("gd25lf128", 0xc86318, 0, 64 * 1024, 256,	SECT_4K |
2085fa2bc40SJon Lin 	SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_HAS_LOCK)	},
2095fa2bc40SJon Lin 	{INFO("gd25lf255", 0xc86319, 0, 64 * 1024, 512,	SECT_4K |
2105fa2bc40SJon Lin 	SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_HAS_LOCK | SPI_NOR_4B_OPCODES)},
2115fa2bc40SJon Lin 	{INFO("gd25lf511", 0xc8631A, 0, 64 * 1024, 1024,	SECT_4K |
2125fa2bc40SJon Lin 	SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_HAS_LOCK | SPI_NOR_4B_OPCODES)},
2135fa2bc40SJon Lin 	{INFO("gd25lt256", 0xc86619, 0, 64 * 1024, 512,	SECT_4K |
2145fa2bc40SJon Lin 	SPI_NOR_QUAD_READ | SPI_NOR_HAS_LOCK | SPI_NOR_4B_OPCODES)},
2155fa2bc40SJon Lin 	{INFO("gd25lt512", 0xc8661A, 0, 64 * 1024, 1024,	SECT_4K |
2165fa2bc40SJon Lin 	SPI_NOR_QUAD_READ | SPI_NOR_HAS_LOCK | SPI_NOR_4B_OPCODES)},
2175fa2bc40SJon Lin 	{INFO("gd55lt01g", 0xc8661B, 0, 64 * 1024, 2048,	SECT_4K |
2185fa2bc40SJon Lin 	SPI_NOR_QUAD_READ | SPI_NOR_HAS_LOCK | SPI_NOR_4B_OPCODES)},
2195fa2bc40SJon Lin 	{INFO("gd55lt02g", 0xc8661C, 0, 64 * 1024, 4096,	SECT_4K |
2205fa2bc40SJon Lin 	SPI_NOR_QUAD_READ | SPI_NOR_HAS_LOCK | SPI_NOR_4B_OPCODES)},
2215fa2bc40SJon Lin 	{
2225fa2bc40SJon Lin 		INFO("gd25lx256e", 0xc86819, 0, 64 * 1024, 512,
2235fa2bc40SJon Lin 		     SECT_4K | SPI_NOR_OCTAL_READ | SPI_NOR_4B_OPCODES)
2245fa2bc40SJon Lin 	},
2255fa2bc40SJon Lin 	/* adding these 1.8V OSPI flash parts */
2265fa2bc40SJon Lin 	{INFO("gd25lx512", 0xc8681A, 0, 64 * 1024, 1024,	SECT_4K |
2275fa2bc40SJon Lin 	SPI_NOR_OCTAL_READ | SPI_NOR_4B_OPCODES)},
2285fa2bc40SJon Lin 	{INFO("gd55lx01g", 0xc8681B, 0, 64 * 1024, 2048,	SECT_4K |
2295fa2bc40SJon Lin 	SPI_NOR_OCTAL_READ | SPI_NOR_4B_OPCODES)},
2305fa2bc40SJon Lin 	{INFO("gd55lx02g", 0xc8681C, 0, 64 * 1024, 4096,	SECT_4K |
2315fa2bc40SJon Lin 	SPI_NOR_OCTAL_READ | SPI_NOR_4B_OPCODES)},
232da748245SVignesh R #endif
233da748245SVignesh R #ifdef CONFIG_SPI_FLASH_ISSI		/* ISSI */
234da748245SVignesh R 	/* ISSI */
235da748245SVignesh R 	{ INFO("is25lq040b", 0x9d4013, 0, 64 * 1024,   8,
236da748245SVignesh R 			SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
2375fa2bc40SJon Lin 	{ INFO("is25lp008", 0x9d6014, 0, 64 * 1024,  16, SPI_NOR_QUAD_READ) },
2385fa2bc40SJon Lin 	{ INFO("is25lp016", 0x9d6015, 0, 64 * 1024,  32, SPI_NOR_QUAD_READ) },
239da748245SVignesh R 	{ INFO("is25lp032",	0x9d6016, 0, 64 * 1024,  64, 0) },
240da748245SVignesh R 	{ INFO("is25lp064",	0x9d6017, 0, 64 * 1024, 128, 0) },
241da748245SVignesh R 	{ INFO("is25lp128",  0x9d6018, 0, 64 * 1024, 256,
242da748245SVignesh R 			SECT_4K | SPI_NOR_DUAL_READ) },
243da748245SVignesh R 	{ INFO("is25lp256",  0x9d6019, 0, 64 * 1024, 512,
244da748245SVignesh R 			SECT_4K | SPI_NOR_DUAL_READ) },
2455fa2bc40SJon Lin 	{ INFO("is25lp512",  0x9d601a, 0, 64 * 1024, 1024,
2465fa2bc40SJon Lin 			SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
2475fa2bc40SJon Lin 	{ INFO("is25lp01g",  0x9d601b, 0, 64 * 1024, 2048,
2485fa2bc40SJon Lin 			SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
2495fa2bc40SJon Lin 	{ INFO("is25wp008", 0x9d7014, 0, 64 * 1024,  16, SPI_NOR_QUAD_READ) },
2505fa2bc40SJon Lin 	{ INFO("is25wp016", 0x9d7015, 0, 64 * 1024,  32, SPI_NOR_QUAD_READ) },
251da748245SVignesh R 	{ INFO("is25wp032",  0x9d7016, 0, 64 * 1024,  64,
252da748245SVignesh R 			SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
253da748245SVignesh R 	{ INFO("is25wp064",  0x9d7017, 0, 64 * 1024, 128,
254da748245SVignesh R 			SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
255da748245SVignesh R 	{ INFO("is25wp128",  0x9d7018, 0, 64 * 1024, 256,
256da748245SVignesh R 			SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
2577730030aSJagan Teki 	{ INFO("is25wp256",  0x9d7019, 0, 64 * 1024, 512,
258ca5b034aSJagan Teki 			SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
259ca5b034aSJagan Teki 			SPI_NOR_4B_OPCODES) },
2605fa2bc40SJon Lin 	{ INFO("is25wp512",  0x9d701a, 0, 64 * 1024, 1024,
2615fa2bc40SJon Lin 			SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
2625fa2bc40SJon Lin 	{ INFO("is25wp01g",  0x9d701b, 0, 64 * 1024, 2048,
2635fa2bc40SJon Lin 			SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
2645fa2bc40SJon Lin 	{ INFO("is25wx256",  0x9d5b19, 0, 128 * 1024, 256,
2655fa2bc40SJon Lin 			SECT_4K | USE_FSR | SPI_NOR_OCTAL_READ | SPI_NOR_4B_OPCODES) },
266da748245SVignesh R #endif
267da748245SVignesh R #ifdef CONFIG_SPI_FLASH_MACRONIX	/* MACRONIX */
268da748245SVignesh R 	/* Macronix */
269da748245SVignesh R 	{ INFO("mx25l2005a",  0xc22012, 0, 64 * 1024,   4, SECT_4K) },
270da748245SVignesh R 	{ INFO("mx25l4005a",  0xc22013, 0, 64 * 1024,   8, SECT_4K) },
271da748245SVignesh R 	{ INFO("mx25l8005",   0xc22014, 0, 64 * 1024,  16, 0) },
272da748245SVignesh R 	{ INFO("mx25l1606e",  0xc22015, 0, 64 * 1024,  32, SECT_4K) },
273da748245SVignesh R 	{ INFO("mx25l3205d",  0xc22016, 0, 64 * 1024,  64, SECT_4K) },
274da748245SVignesh R 	{ INFO("mx25l6405d",  0xc22017, 0, 64 * 1024, 128, SECT_4K) },
275da748245SVignesh R 	{ INFO("mx25u2033e",  0xc22532, 0, 64 * 1024,   4, SECT_4K) },
276da748245SVignesh R 	{ INFO("mx25u1635e",  0xc22535, 0, 64 * 1024,  32, SECT_4K) },
2772e43f284STom Warren 	{ INFO("mx25u3235f",  0xc22536, 0, 4 * 1024,  1024, SECT_4K) },
278da748245SVignesh R 	{ INFO("mx25u6435f",  0xc22537, 0, 64 * 1024, 128, SECT_4K) },
279907bb86fSJon Lin 	{ INFO("mx25l12805d", 0xc22018, 0, 64 * 1024, 256, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
28086715f68SJon Lin 	{ INFO("mx25u12835f", 0xc22538, 0, 64 * 1024, 256, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
2815fa2bc40SJon Lin 	{ INFO("mx25u51245g", 0xc2253a, 0, 64 * 1024, 1024, SECT_4K |
2825fa2bc40SJon Lin 	       SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES) },
283da748245SVignesh R 	{ INFO("mx25l12855e", 0xc22618, 0, 64 * 1024, 256, 0) },
284da748245SVignesh R 	{ INFO("mx25l25635e", 0xc22019, 0, 64 * 1024, 512, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
2852a2a073cSJon Lin 	{ INFO("mx25u25635f", 0xc22539, 0, 64 * 1024, 512, SECT_4K | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES) },
2865fa2bc40SJon Lin 	{ INFO("mx25v8035f",  0xc22314, 0, 64 * 1024,  16, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
2875fa2bc40SJon Lin 	{ INFO("mx25r1635f",  0xc22815, 0, 64 * 1024,  32, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
288da748245SVignesh R 	{ INFO("mx25l25655e", 0xc22619, 0, 64 * 1024, 512, 0) },
289da748245SVignesh R 	{ INFO("mx66l51235l", 0xc2201a, 0, 64 * 1024, 1024, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES) },
290da748245SVignesh R 	{ INFO("mx66u51235f", 0xc2253a, 0, 64 * 1024, 1024, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES) },
2915fa2bc40SJon Lin 	{ INFO("mx25u51245f", 0xc2953a, 0, 64 * 1024, 1024, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES) },
2925fa2bc40SJon Lin 	{ INFO("mx66u1g45g",  0xc2253b, 0, 64 * 1024, 2048, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES) },
293ee22b06eSMarek Vasut 	{ INFO("mx66u2g45g",  0xc2253c, 0, 64 * 1024, 4096, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES) },
294da748245SVignesh R 	{ INFO("mx66l1g45g",  0xc2201b, 0, 64 * 1024, 2048, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
2955fa2bc40SJon Lin 	{ INFO("mx66l2g45g",  0xc2201c, 0, 64 * 1024, 4096, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES) },
296da748245SVignesh R 	{ INFO("mx25l1633e", 0xc22415, 0, 64 * 1024,   32, SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES | SECT_4K) },
29755d3d8bdSYe Li 	{ INFO("mx25r6435f", 0xc22817, 0, 64 * 1024,   128,  SECT_4K) },
2985fa2bc40SJon Lin 	{ INFO("mx66uw2g345gx0", 0xc2943c, 0, 64 * 1024, 4096, SECT_4K | SPI_NOR_OCTAL_DTR_READ | SPI_NOR_4B_OPCODES) },
2995fa2bc40SJon Lin 	{ INFO("mx66lm1g45g",    0xc2853b, 0, 64 * 1024, 2048, SECT_4K | SPI_NOR_OCTAL_DTR_READ | SPI_NOR_4B_OPCODES) },
3005fa2bc40SJon Lin 	{ INFO("mx25lm51245g",   0xc2853a, 0, 64 * 1024, 1024, SECT_4K | SPI_NOR_OCTAL_DTR_READ | SPI_NOR_4B_OPCODES) },
3015fa2bc40SJon Lin 	{ INFO("mx25lw51245g",   0xc2863a, 0, 64 * 1024, 1024, SECT_4K | SPI_NOR_OCTAL_DTR_READ | SPI_NOR_4B_OPCODES) },
3025fa2bc40SJon Lin 	{ INFO("mx25lm25645g",   0xc28539, 0, 64 * 1024, 512, SECT_4K | SPI_NOR_OCTAL_DTR_READ | SPI_NOR_4B_OPCODES) },
3035fa2bc40SJon Lin 	{ INFO("mx66uw2g345g",   0xc2843c, 0, 64 * 1024, 4096, SECT_4K | SPI_NOR_OCTAL_DTR_READ | SPI_NOR_4B_OPCODES) },
3045fa2bc40SJon Lin 	{ INFO("mx66um1g45g",    0xc2803b, 0, 64 * 1024, 2048, SECT_4K | SPI_NOR_OCTAL_DTR_READ | SPI_NOR_4B_OPCODES) },
3055fa2bc40SJon Lin 	{ INFO("mx66uw1g45g",    0xc2813b, 0, 64 * 1024, 2048, SECT_4K | SPI_NOR_OCTAL_DTR_READ | SPI_NOR_4B_OPCODES) },
3065fa2bc40SJon Lin 	{ INFO("mx25uw51245g",   0xc2813a, 0, 64 * 1024, 1024, SECT_4K | SPI_NOR_OCTAL_DTR_READ | SPI_NOR_4B_OPCODES) },
3075fa2bc40SJon Lin 	{ INFO("mx25uw51345g",   0xc2843a, 0, 64 * 1024, 1024, SECT_4K | SPI_NOR_OCTAL_DTR_READ | SPI_NOR_4B_OPCODES) },
3085fa2bc40SJon Lin 	{ INFO("mx25um25645g",   0xc28039, 0, 64 * 1024, 512, SECT_4K | SPI_NOR_OCTAL_DTR_READ | SPI_NOR_4B_OPCODES) },
3095fa2bc40SJon Lin 	{ INFO("mx25uw25645g",   0xc28139, 0, 64 * 1024, 512, SECT_4K | SPI_NOR_OCTAL_DTR_READ | SPI_NOR_4B_OPCODES) },
3105fa2bc40SJon Lin 	{ INFO("mx25um25345g",   0xc28339, 0, 64 * 1024, 512, SECT_4K | SPI_NOR_OCTAL_DTR_READ | SPI_NOR_4B_OPCODES) },
3115fa2bc40SJon Lin 	{ INFO("mx25uw25345g",   0xc28439, 0, 64 * 1024, 512, SECT_4K | SPI_NOR_OCTAL_DTR_READ | SPI_NOR_4B_OPCODES) },
3125fa2bc40SJon Lin 	{ INFO("mx25uw12845g",   0xc28138, 0, 64 * 1024, 256, SECT_4K | SPI_NOR_OCTAL_DTR_READ | SPI_NOR_4B_OPCODES) },
3135fa2bc40SJon Lin 	{ INFO("mx25uw12345g",   0xc28438, 0, 64 * 1024, 256, SECT_4K | SPI_NOR_OCTAL_DTR_READ | SPI_NOR_4B_OPCODES) },
3145fa2bc40SJon Lin 	{ INFO("mx25uw6445g",    0xc28137, 0, 64 * 1024, 128, SECT_4K | SPI_NOR_OCTAL_DTR_READ | SPI_NOR_4B_OPCODES) },
3155fa2bc40SJon Lin 	{ INFO("mx25uw6345g",    0xc28437, 0, 64 * 1024, 128, SECT_4K | SPI_NOR_OCTAL_DTR_READ | SPI_NOR_4B_OPCODES) },
316da748245SVignesh R #endif
317da748245SVignesh R 
318da748245SVignesh R #ifdef CONFIG_SPI_FLASH_STMICRO		/* STMICRO */
319da748245SVignesh R 	/* Micron */
320da748245SVignesh R 	{ INFO("n25q016a",	 0x20bb15, 0, 64 * 1024,   32, SECT_4K | SPI_NOR_QUAD_READ) },
321da748245SVignesh R 	{ INFO("n25q032",	 0x20ba16, 0, 64 * 1024,   64, SPI_NOR_QUAD_READ) },
322da748245SVignesh R 	{ INFO("n25q032a",	0x20bb16, 0, 64 * 1024,   64, SPI_NOR_QUAD_READ) },
323da748245SVignesh R 	{ INFO("n25q064",     0x20ba17, 0, 64 * 1024,  128, SECT_4K | SPI_NOR_QUAD_READ) },
324da748245SVignesh R 	{ INFO("n25q064a",    0x20bb17, 0, 64 * 1024,  128, SECT_4K | SPI_NOR_QUAD_READ) },
325da748245SVignesh R 	{ INFO("n25q128a11",  0x20bb18, 0, 64 * 1024,  256, SECT_4K | SPI_NOR_QUAD_READ) },
326da748245SVignesh R 	{ INFO("n25q128a13",  0x20ba18, 0, 64 * 1024,  256, SECT_4K | SPI_NOR_QUAD_READ) },
3279ab66f42SVignesh Raghavendra 	{ INFO6("mt25ql256a",    0x20ba19, 0x104400, 64 * 1024,  512, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES | USE_FSR) },
3289ab66f42SVignesh Raghavendra 	{ INFO("n25q256a",    0x20ba19, 0, 64 * 1024,  512, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | USE_FSR) },
3299ab66f42SVignesh Raghavendra 	{ INFO6("mt25qu256a",  0x20bb19, 0x104400, 64 * 1024,  512, SECT_4K | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES | USE_FSR) },
3309ab66f42SVignesh Raghavendra 	{ INFO("n25q256ax1",  0x20bb19, 0, 64 * 1024,  512, SECT_4K | SPI_NOR_QUAD_READ | USE_FSR) },
331dcdbd2c6SAshish Kumar 	{ INFO6("mt25qu512a",  0x20bb20, 0x104400, 64 * 1024, 1024,
3325fa2bc40SJon Lin 		 SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES |
3339ab66f42SVignesh Raghavendra 		 USE_FSR) },
3349e4a8bc8SVignesh Raghavendra 	{ INFO("n25q512a",    0x20bb20, 0, 64 * 1024, 1024, SECT_4K | USE_FSR | SPI_NOR_QUAD_READ) },
335736113f2SVignesh Raghavendra 	{ INFO6("mt25ql512a",  0x20ba20, 0x104400, 64 * 1024, 1024, SECT_4K | USE_FSR | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES) },
3369e4a8bc8SVignesh Raghavendra 	{ INFO("n25q512ax3",  0x20ba20, 0, 64 * 1024, 1024, SECT_4K | USE_FSR | SPI_NOR_QUAD_READ) },
337da748245SVignesh R 	{ INFO("n25q00",      0x20ba21, 0, 64 * 1024, 2048, SECT_4K | USE_FSR | SPI_NOR_QUAD_READ | NO_CHIP_ERASE) },
338da748245SVignesh R 	{ INFO("n25q00a",     0x20bb21, 0, 64 * 1024, 2048, SECT_4K | USE_FSR | SPI_NOR_QUAD_READ | NO_CHIP_ERASE) },
339a24e7c16SHongwei Zhang 	{ INFO("mt25ql01g",   0x21ba20, 0, 64 * 1024, 2048, SECT_4K | USE_FSR | SPI_NOR_QUAD_READ | NO_CHIP_ERASE) },
340da748245SVignesh R 	{ INFO("mt25qu02g",   0x20bb22, 0, 64 * 1024, 4096, SECT_4K | USE_FSR | SPI_NOR_QUAD_READ | NO_CHIP_ERASE) },
3415fa2bc40SJon Lin 	{ INFO("mt25ql02g",   0x20ba22, 0, 64 * 1024, 4096, SECT_4K | USE_FSR | SPI_NOR_QUAD_READ | NO_CHIP_ERASE | SPI_NOR_4B_OPCODES) },
3425fa2bc40SJon Lin #ifdef CONFIG_SPI_FLASH_MT35XU
3435fa2bc40SJon Lin 	{ INFO("mt35xl512aba", 0x2c5a1a, 0,  128 * 1024,  512, USE_FSR | SPI_NOR_OCTAL_READ | SPI_NOR_4B_OPCODES | SPI_NOR_OCTAL_DTR_READ) },
3445fa2bc40SJon Lin 	{ INFO("mt35xu512aba", 0x2c5b1a, 0,  128 * 1024,  512, USE_FSR | SPI_NOR_OCTAL_READ | SPI_NOR_4B_OPCODES | SPI_NOR_OCTAL_DTR_READ) },
3455fa2bc40SJon Lin #endif /* CONFIG_SPI_FLASH_MT35XU */
3465fa2bc40SJon Lin 	{ INFO6("mt35xu01g",  0x2c5b1b, 0x104100, 128 * 1024,  1024, USE_FSR | SPI_NOR_OCTAL_READ | SPI_NOR_4B_OPCODES) },
3479228cbcfSKuldeep Singh 	{ INFO("mt35xu02g",  0x2c5b1c, 0, 128 * 1024,  2048, USE_FSR | SPI_NOR_OCTAL_READ | SPI_NOR_4B_OPCODES) },
348da748245SVignesh R #endif
349da748245SVignesh R #ifdef CONFIG_SPI_FLASH_SPANSION	/* SPANSION */
350da748245SVignesh R 	/* Spansion/Cypress -- single (large) sector size only, at least
351da748245SVignesh R 	 * for the chips listed here (without boot sectors).
352da748245SVignesh R 	 */
353da748245SVignesh R 	{ INFO("s25sl032p",  0x010215, 0x4d00,  64 * 1024,  64, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
354da748245SVignesh R 	{ INFO("s25sl064p",  0x010216, 0x4d00,  64 * 1024, 128, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
3555980de33SBacem Daassi 	{ INFO("s25fl256s0", 0x010219, 0x4d00, 256 * 1024, 128, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | USE_CLSR) },
356da748245SVignesh R 	{ INFO("s25fl256s1", 0x010219, 0x4d01,  64 * 1024, 512, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | USE_CLSR) },
357c758f48aSKuldeep Singh 	{ INFO6("s25fl512s",  0x010220, 0x4d0080, 256 * 1024, 256, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | USE_CLSR) },
358c758f48aSKuldeep Singh 	{ INFO6("s25fs512s",  0x010220, 0x4d0081, 256 * 1024, 256, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | USE_CLSR) },
359da748245SVignesh R 	{ INFO("s25fl512s_256k",  0x010220, 0x4d00, 256 * 1024, 256, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | USE_CLSR) },
360da748245SVignesh R 	{ INFO("s25fl512s_64k",  0x010220, 0x4d01, 64 * 1024, 1024, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | USE_CLSR) },
361da748245SVignesh R 	{ INFO("s25fl512s_512k", 0x010220, 0x4f00, 256 * 1024, 256, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | USE_CLSR) },
3625fa2bc40SJon Lin 	{ INFO("s70fs01gs_256k", 0x010221, 0x4d00, 256 * 1024, 512, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
363da748245SVignesh R 	{ INFO("s25sl12800", 0x012018, 0x0300, 256 * 1024,  64, 0) },
364da748245SVignesh R 	{ INFO("s25sl12801", 0x012018, 0x0301,  64 * 1024, 256, 0) },
365da748245SVignesh R 	{ INFO6("s25fl128s",  0x012018, 0x4d0180, 64 * 1024, 256, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | USE_CLSR) },
366da748245SVignesh R 	{ INFO("s25fl129p0", 0x012018, 0x4d00, 256 * 1024,  64, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | USE_CLSR) },
367da748245SVignesh R 	{ INFO("s25fl129p1", 0x012018, 0x4d01,  64 * 1024, 256, SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | USE_CLSR) },
368da748245SVignesh R 	{ INFO("s25sl008a",  0x010213,      0,  64 * 1024,  16, 0) },
369da748245SVignesh R 	{ INFO("s25sl016a",  0x010214,      0,  64 * 1024,  32, 0) },
370da748245SVignesh R 	{ INFO("s25sl032a",  0x010215,      0,  64 * 1024,  64, 0) },
371da748245SVignesh R 	{ INFO("s25sl064a",  0x010216,      0,  64 * 1024, 128, 0) },
372da748245SVignesh R 	{ INFO("s25fl116k",  0x014015,      0,  64 * 1024,  32, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
373da748245SVignesh R 	{ INFO("s25fl164k",  0x014017,      0,  64 * 1024, 128, SECT_4K) },
374da748245SVignesh R 	{ INFO("s25fl208k",  0x014014,      0,  64 * 1024,  16, SECT_4K | SPI_NOR_DUAL_READ) },
375be1b7881SHeiko Schocher 	{ INFO("s25fl064l",  0x016017,      0,  64 * 1024, 128, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES) },
376da748245SVignesh R 	{ INFO("s25fl128l",  0x016018,      0,  64 * 1024, 256, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES) },
377da748245SVignesh R #endif
378da748245SVignesh R #ifdef CONFIG_SPI_FLASH_SST		/* SST */
379da748245SVignesh R 	/* SST -- large erase sizes are "overlays", "sectors" are 4K */
380da748245SVignesh R 	{ INFO("sst25vf040b", 0xbf258d, 0, 64 * 1024,  8, SECT_4K | SST_WRITE) },
381da748245SVignesh R 	{ INFO("sst25vf080b", 0xbf258e, 0, 64 * 1024, 16, SECT_4K | SST_WRITE) },
382da748245SVignesh R 	{ INFO("sst25vf016b", 0xbf2541, 0, 64 * 1024, 32, SECT_4K | SST_WRITE) },
383da748245SVignesh R 	{ INFO("sst25vf032b", 0xbf254a, 0, 64 * 1024, 64, SECT_4K | SST_WRITE) },
384da748245SVignesh R 	{ INFO("sst25vf064c", 0xbf254b, 0, 64 * 1024, 128, SECT_4K) },
385da748245SVignesh R 	{ INFO("sst25wf512",  0xbf2501, 0, 64 * 1024,  1, SECT_4K | SST_WRITE) },
386da748245SVignesh R 	{ INFO("sst25wf010",  0xbf2502, 0, 64 * 1024,  2, SECT_4K | SST_WRITE) },
387da748245SVignesh R 	{ INFO("sst25wf020",  0xbf2503, 0, 64 * 1024,  4, SECT_4K | SST_WRITE) },
388da748245SVignesh R 	{ INFO("sst25wf020a", 0x621612, 0, 64 * 1024,  4, SECT_4K) },
389da748245SVignesh R 	{ INFO("sst25wf040b", 0x621613, 0, 64 * 1024,  8, SECT_4K) },
390da748245SVignesh R 	{ INFO("sst25wf040",  0xbf2504, 0, 64 * 1024,  8, SECT_4K | SST_WRITE) },
391da748245SVignesh R 	{ INFO("sst25wf080",  0xbf2505, 0, 64 * 1024, 16, SECT_4K | SST_WRITE) },
3922370df34SEugeniy Paltsev 	{ INFO("sst26vf064b", 0xbf2643, 0, 64 * 1024, 128, SECT_4K | SPI_NOR_HAS_SST26LOCK | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
3932370df34SEugeniy Paltsev 	{ INFO("sst26wf016",  0xbf2651, 0, 64 * 1024,  32, SECT_4K | SPI_NOR_HAS_SST26LOCK) },
3942370df34SEugeniy Paltsev 	{ INFO("sst26wf032",  0xbf2622, 0, 64 * 1024,  64, SECT_4K | SPI_NOR_HAS_SST26LOCK) },
3952370df34SEugeniy Paltsev 	{ INFO("sst26wf064",  0xbf2643, 0, 64 * 1024, 128, SECT_4K | SPI_NOR_HAS_SST26LOCK) },
396da748245SVignesh R #endif
397da748245SVignesh R #ifdef CONFIG_SPI_FLASH_STMICRO		/* STMICRO */
398da748245SVignesh R 	/* ST Microelectronics -- newer production may have feature updates */
399da748245SVignesh R 	{ INFO("m25p10",  0x202011,  0,  32 * 1024,   4, 0) },
400da748245SVignesh R 	{ INFO("m25p20",  0x202012,  0,  64 * 1024,   4, 0) },
401da748245SVignesh R 	{ INFO("m25p40",  0x202013,  0,  64 * 1024,   8, 0) },
402da748245SVignesh R 	{ INFO("m25p80",  0x202014,  0,  64 * 1024,  16, 0) },
403da748245SVignesh R 	{ INFO("m25p16",  0x202015,  0,  64 * 1024,  32, 0) },
404da748245SVignesh R 	{ INFO("m25p32",  0x202016,  0,  64 * 1024,  64, 0) },
405da748245SVignesh R 	{ INFO("m25p64",  0x202017,  0,  64 * 1024, 128, 0) },
406da748245SVignesh R 	{ INFO("m25p128", 0x202018,  0, 256 * 1024,  64, 0) },
407da748245SVignesh R 	{ INFO("m25pe16", 0x208015,  0, 64 * 1024, 32, SECT_4K) },
408da748245SVignesh R 	{ INFO("m25px16",    0x207115,  0, 64 * 1024, 32, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
409da748245SVignesh R 	{ INFO("m25px64",    0x207117,  0, 64 * 1024, 128, 0) },
410da748245SVignesh R #endif
411da748245SVignesh R #ifdef CONFIG_SPI_FLASH_WINBOND		/* WINBOND */
412da748245SVignesh R 	/* Winbond -- w25x "blocks" are 64K, "sectors" are 4KiB */
413da748245SVignesh R 	{ INFO("w25p80", 0xef2014, 0x0,	64 * 1024,    16, 0) },
414da748245SVignesh R 	{ INFO("w25p16", 0xef2015, 0x0,	64 * 1024,    32, 0) },
415da748245SVignesh R 	{ INFO("w25p32", 0xef2016, 0x0,	64 * 1024,    64, 0) },
416da748245SVignesh R 	{ INFO("w25x05", 0xef3010, 0, 64 * 1024,  1,  SECT_4K) },
417da748245SVignesh R 	{ INFO("w25x40", 0xef3013, 0, 64 * 1024,  8,  SECT_4K) },
418da748245SVignesh R 	{ INFO("w25x16", 0xef3015, 0, 64 * 1024,  32, SECT_4K) },
419da748245SVignesh R 	{
420da748245SVignesh R 		INFO("w25q16dw", 0xef6015, 0, 64 * 1024,  32,
421da748245SVignesh R 			SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
422da748245SVignesh R 			SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
423da748245SVignesh R 	},
424da748245SVignesh R 	{ INFO("w25x32", 0xef3016, 0, 64 * 1024,  64, SECT_4K) },
425da748245SVignesh R 	{ INFO("w25q20cl", 0xef4012, 0, 64 * 1024,  4, SECT_4K) },
426da748245SVignesh R 	{ INFO("w25q20bw", 0xef5012, 0, 64 * 1024,  4, SECT_4K) },
427da748245SVignesh R 	{ INFO("w25q20ew", 0xef6012, 0, 64 * 1024,  4, SECT_4K) },
428da748245SVignesh R 	{ INFO("w25q32", 0xef4016, 0, 64 * 1024,  64, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
429da748245SVignesh R 	{
430da748245SVignesh R 		INFO("w25q32dw", 0xef6016, 0, 64 * 1024,  64,
431da748245SVignesh R 			SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
432da748245SVignesh R 			SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
433da748245SVignesh R 	},
434da748245SVignesh R 	{
435da748245SVignesh R 		INFO("w25q32jv", 0xef7016, 0, 64 * 1024,  64,
436da748245SVignesh R 			SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
437da748245SVignesh R 			SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
438da748245SVignesh R 	},
439fc8425afSMichael Walle 	{
440fc8425afSMichael Walle 		INFO("w25q32jwm", 0xef8016, 0, 64 * 1024,  64,
441fc8425afSMichael Walle 			SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
442fc8425afSMichael Walle 			SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
443fc8425afSMichael Walle 	},
444da748245SVignesh R 	{ INFO("w25x64", 0xef3017, 0, 64 * 1024, 128, SECT_4K) },
445da748245SVignesh R 	{
446da748245SVignesh R 		INFO("w25q64dw", 0xef6017, 0, 64 * 1024, 128,
447da748245SVignesh R 			SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
448da748245SVignesh R 			SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
449da748245SVignesh R 	},
450da748245SVignesh R 	{
451da748245SVignesh R 		INFO("w25q64jv", 0xef7017, 0, 64 * 1024, 128,
452da748245SVignesh R 			SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
453da748245SVignesh R 			SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
454da748245SVignesh R 	},
455da748245SVignesh R 	{
456da748245SVignesh R 		INFO("w25q128fw", 0xef6018, 0, 64 * 1024, 256,
457da748245SVignesh R 			SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
458da748245SVignesh R 			SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
459da748245SVignesh R 	},
460da748245SVignesh R 	{
461da748245SVignesh R 		INFO("w25q128jv", 0xef7018, 0, 64 * 1024, 256,
462da748245SVignesh R 			SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
463da748245SVignesh R 			SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
464da748245SVignesh R 	},
465da748245SVignesh R 	{
466da748245SVignesh R 		INFO("w25q256fw", 0xef6019, 0, 64 * 1024, 512,
467da748245SVignesh R 			SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
468da748245SVignesh R 			SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
469da748245SVignesh R 	},
470da748245SVignesh R 	{
471da748245SVignesh R 		INFO("w25q256jw", 0xef7019, 0, 64 * 1024, 512,
472da748245SVignesh R 			SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
473da748245SVignesh R 			SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
474da748245SVignesh R 	},
4755fa2bc40SJon Lin 	{
4765fa2bc40SJon Lin 		INFO("w25q512jv", 0xef7119, 0, 64 * 1024, 512,
4775fa2bc40SJon Lin 			SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
4785fa2bc40SJon Lin 			SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
4795fa2bc40SJon Lin 	},
4805fa2bc40SJon Lin 	{
4815fa2bc40SJon Lin 		INFO("w25q512nwq", 0xef6020, 0, 64 * 1024, 1024,
4825fa2bc40SJon Lin 			SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
4835fa2bc40SJon Lin 			SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
4845fa2bc40SJon Lin 	},
4855fa2bc40SJon Lin 	{
4865fa2bc40SJon Lin 		INFO("w25q512nwm", 0xef8020, 0, 64 * 1024, 1024,
4875fa2bc40SJon Lin 			SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
4885fa2bc40SJon Lin 			SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
4895fa2bc40SJon Lin 	},
4905fa2bc40SJon Lin 	{
4915fa2bc40SJon Lin 		INFO("w25q512jvq", 0xef4020, 0, 64 * 1024, 1024,
4925fa2bc40SJon Lin 		     SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
4935fa2bc40SJon Lin 		     SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
4945fa2bc40SJon Lin 	},
4955fa2bc40SJon Lin 	{
4965fa2bc40SJon Lin 		INFO("w25q01jv", 0xef4021, 0, 64 * 1024, 2048,
4975fa2bc40SJon Lin 			SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
4985fa2bc40SJon Lin 			SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
4995fa2bc40SJon Lin 	},
500e91fbb88SJon Lin 	{
501e91fbb88SJon Lin 		INFO("w25q01jvfim", 0xef7021, 0, 64 * 1024, 2048,
502e91fbb88SJon Lin 			SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
503e91fbb88SJon Lin 			SPI_NOR_HAS_LOCK | SPI_NOR_HAS_TB)
504e91fbb88SJon Lin 	},
505da748245SVignesh R 	{ INFO("w25q80", 0xef5014, 0, 64 * 1024,  16, SECT_4K) },
506da748245SVignesh R 	{ INFO("w25q80bl", 0xef4014, 0, 64 * 1024,  16, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
507da748245SVignesh R 	{ INFO("w25q16cl", 0xef4015, 0, 64 * 1024,  32, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
508da748245SVignesh R 	{ INFO("w25q64cv", 0xef4017, 0, 64 * 1024,  128, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
5098fe90f18SSu Baocheng 	{ INFO("w25q128", 0xef4018, 0, 64 * 1024, 256,
5108fe90f18SSu Baocheng 			SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ |
511ff71241bSJon Lin 			SPI_NOR_HAS_TB)
5128fe90f18SSu Baocheng 	},
513da748245SVignesh R 	{ INFO("w25q256", 0xef4019, 0, 64 * 1024, 512, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
51468109669SBiju Das 	{ INFO("w25m512jw", 0xef6119, 0, 64 * 1024, 1024, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
515da5d56ffSLad Prabhakar 	{ INFO("w25m512jv", 0xef7119, 0, 64 * 1024, 1024, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
5165fa2bc40SJon Lin 	{ INFO("w25h02jv", 0xef9022, 0, 64 * 1024, 4096, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
517da748245SVignesh R #endif
518da748245SVignesh R #ifdef CONFIG_SPI_FLASH_XMC
519da748245SVignesh R 	/* XMC (Wuhan Xinxin Semiconductor Manufacturing Corp.) */
52031d4a7d0SJon Lin 	{ INFO("XM25QH32A", 0x207016, 0, 64 * 1024, 64, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
521da748245SVignesh R 	{ INFO("XM25QH64A", 0x207017, 0, 64 * 1024, 128, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
522b97eb5c5SJon Lin 	{ INFO("XM25QH64B", 0x206017, 0, 64 * 1024, 128, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
523d6597d20SReto Schneider 	{ INFO("XM25QH64C", 0x204017, 0, 64 * 1024, 128, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
524b97eb5c5SJon Lin 	{ INFO("XM25QU64C", 0x204117, 0, 64 * 1024, 128, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
525da748245SVignesh R 	{ INFO("XM25QH128A", 0x207018, 0, 64 * 1024, 256, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
526b97eb5c5SJon Lin 	{ INFO("XM25QH128B", 0x206018, 0, 64 * 1024, 256, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
527b97eb5c5SJon Lin 	{ INFO("XM25QH128C", 0x204018, 0, 64 * 1024, 256, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
528e9db02a2SJon Lin 	{ INFO("XM25QH256C", 0x204019, 0, 64 * 1024, 512, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
529b97eb5c5SJon Lin 	{ INFO("XM25QU128C", 0x204118, 0, 64 * 1024, 256, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
5306879edbdSJon Lin 	{ INFO("XM25QU256C", 0x204119, 0, 64 * 1024, 512, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
531da748245SVignesh R #endif
5325ce8a834SChris Morgan #ifdef CONFIG_SPI_FLASH_XTX
5335ce8a834SChris Morgan 	/* XTX Technology (Shenzhen) Limited */
53431d4a7d0SJon Lin 	{ INFO("xt25f64f", 0x0b4017, 0, 64 * 1024, 128, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
5355ce8a834SChris Morgan 	{ INFO("xt25f128b", 0x0b4018, 0, 64 * 1024, 256, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
53688441b76SJon Lin 	{ INFO("xt25f256b", 0x0b4019, 0, 64 * 1024, 512, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES) },
537a565ab5dSJon Lin 	{ INFO("xt25q64d", 0x0b6017, 0, 64 * 1024, 128, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
538a565ab5dSJon Lin 	{ INFO("xt25q128d", 0x0b6018, 0, 64 * 1024, 256, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
539a9e47189SJon Lin 	{ INFO("xt25q256", 0x0b6019, 0, 64 * 1024, 512,
540a9e47189SJon Lin 	       SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES) },
5415ce8a834SChris Morgan #endif
54231d4a7d0SJon Lin #ifdef CONFIG_SPI_FLASH_PUYA
543f7830e5fSJon Lin 	/* PUYA Semiconductor (Shanghai) Co., Ltd. */
5448927707dSJon Lin 	{ INFO("P25Q64H", 0x856017, 0, 64 * 1024, 128, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
5458927707dSJon Lin 	{ INFO("P25Q128H", 0x856018, 0, 64 * 1024, 256, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
5463f016cb2SJon Lin 	{ INFO("PY25Q64HA", 0x852017, 0, 64 * 1024, 256, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
54731d4a7d0SJon Lin 	{ INFO("PY25Q128HA", 0x852018, 0, 64 * 1024, 256, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
5483f016cb2SJon Lin 	{ INFO("PY25Q256HB", 0x852019, 0, 64 * 1024, 512, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES) },
549b6d479d6SJon Lin 	{ INFO("PY25Q128LA", 0x856518, 0, 64 * 1024, 256, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
5509c114333SJon Lin 	{ INFO("PY25Q256LC", 0x856519, 0, 64 * 1024, 512, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES) },
55126e48a66SJon Lin 	{ INFO("PY25F128LA", 0x856318, 0, 64 * 1024, 256, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
55231d4a7d0SJon Lin #endif
553f7830e5fSJon Lin #ifdef CONFIG_SPI_FLASH_FMSH
554f7830e5fSJon Lin 	/* FUDAN MICRO (Shanghai) Co., Ltd. */
555f7830e5fSJon Lin 	{ INFO("FM25Q128A", 0xA14018, 0, 64 * 1024, 256, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
556f7830e5fSJon Lin 	{ INFO("FM25Q64", 0xA14017, 0, 64 * 1024, 128, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
55753d1823bSJon Lin 	{ INFO("FM25Q256I3", 0xA14019, 0, 64 * 1024, 512, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES) },
558f7830e5fSJon Lin #endif
5594955bc0cSJon Lin #ifdef CONFIG_SPI_FLASH_DOSILICON
5604955bc0cSJon Lin 	/* Dosilicon Co., Ltd. */
5614955bc0cSJon Lin 	{ INFO("FM25Q64A", 0xf83217, 0, 64 * 1024, 128, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
5624955bc0cSJon Lin 	{ INFO("FM25M4AA", 0xf84218, 0, 64 * 1024, 256, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
5634955bc0cSJon Lin 	{ INFO("FM25M64C", 0xf84317, 0, 64 * 1024, 128, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
5644955bc0cSJon Lin #endif
565e9db02a2SJon Lin #ifdef CONFIG_SPI_FLASH_BOYA
566e9db02a2SJon Lin 	/* Boya Microelectronics Co., Ltd. */
567e9db02a2SJon Lin 	{ INFO("BY25Q256FSEIG", 0x684919, 0, 64 * 1024, 512, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES) },
5689c114333SJon Lin 	{ INFO("BY25Q64ESSIG", 0x684017, 0, 64 * 1024, 128, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
569debfc4cfSJon Lin 	{ INFO("BY25FQ256ESSIG", 0x684019, 0, 64 * 1024, 512, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES) },
570e9db02a2SJon Lin #endif
5711f301960SJon Lin #ifdef CONFIG_SPI_FLASH_NORMEM
5721f301960SJon Lin 	/* NORMEM Microelectronics Co., Ltd. */
5731f301960SJon Lin 	{ INFO("NM25Q128EVB", 0x522118, 0, 64 * 1024, 256, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
5741f301960SJon Lin #endif
575be1ae0c9SJon Lin #ifdef CONFIG_SPI_FLASH_ZBIT
576be1ae0c9SJon Lin 	/* Zbit Microelectronics Co., Ltd. */
577be1ae0c9SJon Lin 	{ INFO("ZB25Q256A", 0x5E4019, 0, 64 * 1024, 512, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ | SPI_NOR_4B_OPCODES) },
578*e3aeb4b4SJon Lin 	{ INFO("ZB25VQ64", 0x5e4017, 0, 64 * 1024, 128, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
579*e3aeb4b4SJon Lin 	{ INFO("ZB25VQ128", 0x5e4018, 0, 64 * 1024, 256, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
580*e3aeb4b4SJon Lin 	{ INFO("ZB25LQ128", 0x5e5018, 0, 64 * 1024, 256, SECT_4K | SPI_NOR_DUAL_READ | SPI_NOR_QUAD_READ) },
581be1ae0c9SJon Lin #endif
582da748245SVignesh R 	{ },
583da748245SVignesh R };
584