xref: /rk3399_rockchip-uboot/drivers/mtd/nand/raw/denali.c (revision 3d00936c5e41814d4e2bf792db9ec8f32fb808c2)
1 /*
2  * Copyright (C) 2014       Panasonic Corporation
3  * Copyright (C) 2013-2014, Altera Corporation <www.altera.com>
4  * Copyright (C) 2009-2010, Intel Corporation and its suppliers.
5  *
6  * SPDX-License-Identifier:	GPL-2.0+
7  */
8 
9 #include <dm.h>
10 #include <nand.h>
11 #include <linux/bitfield.h>
12 #include <linux/dma-direction.h>
13 #include <linux/errno.h>
14 #include <linux/io.h>
15 #include <linux/mtd/mtd.h>
16 #include <linux/mtd/rawnand.h>
17 
18 #include "denali.h"
19 
20 static dma_addr_t dma_map_single(void *dev, void *ptr, size_t size,
21 				 enum dma_data_direction dir)
22 {
23 	unsigned long addr = (unsigned long)ptr;
24 
25 	size = ALIGN(size, ARCH_DMA_MINALIGN);
26 
27 	if (dir == DMA_FROM_DEVICE)
28 		invalidate_dcache_range(addr, addr + size);
29 	else
30 		flush_dcache_range(addr, addr + size);
31 
32 	return addr;
33 }
34 
35 static void dma_unmap_single(void *dev, dma_addr_t addr, size_t size,
36 			     enum dma_data_direction dir)
37 {
38 	size = ALIGN(size, ARCH_DMA_MINALIGN);
39 
40 	if (dir != DMA_TO_DEVICE)
41 		invalidate_dcache_range(addr, addr + size);
42 }
43 
44 static int dma_mapping_error(void *dev, dma_addr_t addr)
45 {
46 	return 0;
47 }
48 
49 #define DENALI_NAND_NAME    "denali-nand"
50 
51 /* for Indexed Addressing */
52 #define DENALI_INDEXED_CTRL	0x00
53 #define DENALI_INDEXED_DATA	0x10
54 
55 #define DENALI_MAP00		(0 << 26)	/* direct access to buffer */
56 #define DENALI_MAP01		(1 << 26)	/* read/write pages in PIO */
57 #define DENALI_MAP10		(2 << 26)	/* high-level control plane */
58 #define DENALI_MAP11		(3 << 26)	/* direct controller access */
59 
60 /* MAP11 access cycle type */
61 #define DENALI_MAP11_CMD	((DENALI_MAP11) | 0)	/* command cycle */
62 #define DENALI_MAP11_ADDR	((DENALI_MAP11) | 1)	/* address cycle */
63 #define DENALI_MAP11_DATA	((DENALI_MAP11) | 2)	/* data cycle */
64 
65 /* MAP10 commands */
66 #define DENALI_ERASE		0x01
67 
68 #define DENALI_BANK(denali)	((denali)->active_bank << 24)
69 
70 #define DENALI_INVALID_BANK	-1
71 #define DENALI_NR_BANKS		4
72 
73 static inline struct denali_nand_info *mtd_to_denali(struct mtd_info *mtd)
74 {
75 	return container_of(mtd_to_nand(mtd), struct denali_nand_info, nand);
76 }
77 
78 /*
79  * Direct Addressing - the slave address forms the control information (command
80  * type, bank, block, and page address).  The slave data is the actual data to
81  * be transferred.  This mode requires 28 bits of address region allocated.
82  */
83 static u32 denali_direct_read(struct denali_nand_info *denali, u32 addr)
84 {
85 	return ioread32(denali->host + addr);
86 }
87 
88 static void denali_direct_write(struct denali_nand_info *denali, u32 addr,
89 				u32 data)
90 {
91 	iowrite32(data, denali->host + addr);
92 }
93 
94 /*
95  * Indexed Addressing - address translation module intervenes in passing the
96  * control information.  This mode reduces the required address range.  The
97  * control information and transferred data are latched by the registers in
98  * the translation module.
99  */
100 static u32 denali_indexed_read(struct denali_nand_info *denali, u32 addr)
101 {
102 	iowrite32(addr, denali->host + DENALI_INDEXED_CTRL);
103 	return ioread32(denali->host + DENALI_INDEXED_DATA);
104 }
105 
106 static void denali_indexed_write(struct denali_nand_info *denali, u32 addr,
107 				 u32 data)
108 {
109 	iowrite32(addr, denali->host + DENALI_INDEXED_CTRL);
110 	iowrite32(data, denali->host + DENALI_INDEXED_DATA);
111 }
112 
113 /*
114  * Use the configuration feature register to determine the maximum number of
115  * banks that the hardware supports.
116  */
117 static void denali_detect_max_banks(struct denali_nand_info *denali)
118 {
119 	uint32_t features = ioread32(denali->reg + FEATURES);
120 
121 	denali->max_banks = 1 << FIELD_GET(FEATURES__N_BANKS, features);
122 
123 	/* the encoding changed from rev 5.0 to 5.1 */
124 	if (denali->revision < 0x0501)
125 		denali->max_banks <<= 1;
126 }
127 
128 static void __maybe_unused denali_enable_irq(struct denali_nand_info *denali)
129 {
130 	int i;
131 
132 	for (i = 0; i < DENALI_NR_BANKS; i++)
133 		iowrite32(U32_MAX, denali->reg + INTR_EN(i));
134 	iowrite32(GLOBAL_INT_EN_FLAG, denali->reg + GLOBAL_INT_ENABLE);
135 }
136 
137 static void __maybe_unused denali_disable_irq(struct denali_nand_info *denali)
138 {
139 	int i;
140 
141 	for (i = 0; i < DENALI_NR_BANKS; i++)
142 		iowrite32(0, denali->reg + INTR_EN(i));
143 	iowrite32(0, denali->reg + GLOBAL_INT_ENABLE);
144 }
145 
146 static void denali_clear_irq(struct denali_nand_info *denali,
147 			     int bank, uint32_t irq_status)
148 {
149 	/* write one to clear bits */
150 	iowrite32(irq_status, denali->reg + INTR_STATUS(bank));
151 }
152 
153 static void denali_clear_irq_all(struct denali_nand_info *denali)
154 {
155 	int i;
156 
157 	for (i = 0; i < DENALI_NR_BANKS; i++)
158 		denali_clear_irq(denali, i, U32_MAX);
159 }
160 
161 static void __denali_check_irq(struct denali_nand_info *denali)
162 {
163 	uint32_t irq_status;
164 	int i;
165 
166 	for (i = 0; i < DENALI_NR_BANKS; i++) {
167 		irq_status = ioread32(denali->reg + INTR_STATUS(i));
168 		denali_clear_irq(denali, i, irq_status);
169 
170 		if (i != denali->active_bank)
171 			continue;
172 
173 		denali->irq_status |= irq_status;
174 	}
175 }
176 
177 static void denali_reset_irq(struct denali_nand_info *denali)
178 {
179 	denali->irq_status = 0;
180 	denali->irq_mask = 0;
181 }
182 
183 static uint32_t denali_wait_for_irq(struct denali_nand_info *denali,
184 				    uint32_t irq_mask)
185 {
186 	unsigned long time_left = 1000000;
187 
188 	while (time_left) {
189 		__denali_check_irq(denali);
190 
191 		if (irq_mask & denali->irq_status)
192 			return denali->irq_status;
193 		udelay(1);
194 		time_left--;
195 	}
196 
197 	if (!time_left) {
198 		dev_err(denali->dev, "timeout while waiting for irq 0x%x\n",
199 			irq_mask);
200 		return 0;
201 	}
202 
203 	return denali->irq_status;
204 }
205 
206 static uint32_t denali_check_irq(struct denali_nand_info *denali)
207 {
208 	__denali_check_irq(denali);
209 
210 	return denali->irq_status;
211 }
212 
213 static void denali_read_buf(struct mtd_info *mtd, uint8_t *buf, int len)
214 {
215 	struct denali_nand_info *denali = mtd_to_denali(mtd);
216 	u32 addr = DENALI_MAP11_DATA | DENALI_BANK(denali);
217 	int i;
218 
219 	for (i = 0; i < len; i++)
220 		buf[i] = denali->host_read(denali, addr);
221 }
222 
223 static void denali_write_buf(struct mtd_info *mtd, const uint8_t *buf, int len)
224 {
225 	struct denali_nand_info *denali = mtd_to_denali(mtd);
226 	u32 addr = DENALI_MAP11_DATA | DENALI_BANK(denali);
227 	int i;
228 
229 	for (i = 0; i < len; i++)
230 		denali->host_write(denali, addr, buf[i]);
231 }
232 
233 static void denali_read_buf16(struct mtd_info *mtd, uint8_t *buf, int len)
234 {
235 	struct denali_nand_info *denali = mtd_to_denali(mtd);
236 	u32 addr = DENALI_MAP11_DATA | DENALI_BANK(denali);
237 	uint16_t *buf16 = (uint16_t *)buf;
238 	int i;
239 
240 	for (i = 0; i < len / 2; i++)
241 		buf16[i] = denali->host_read(denali, addr);
242 }
243 
244 static void denali_write_buf16(struct mtd_info *mtd, const uint8_t *buf,
245 			       int len)
246 {
247 	struct denali_nand_info *denali = mtd_to_denali(mtd);
248 	u32 addr = DENALI_MAP11_DATA | DENALI_BANK(denali);
249 	const uint16_t *buf16 = (const uint16_t *)buf;
250 	int i;
251 
252 	for (i = 0; i < len / 2; i++)
253 		denali->host_write(denali, addr, buf16[i]);
254 }
255 
256 static uint8_t denali_read_byte(struct mtd_info *mtd)
257 {
258 	uint8_t byte;
259 
260 	denali_read_buf(mtd, &byte, 1);
261 
262 	return byte;
263 }
264 
265 static void denali_write_byte(struct mtd_info *mtd, uint8_t byte)
266 {
267 	denali_write_buf(mtd, &byte, 1);
268 }
269 
270 static uint16_t denali_read_word(struct mtd_info *mtd)
271 {
272 	uint16_t word;
273 
274 	denali_read_buf16(mtd, (uint8_t *)&word, 2);
275 
276 	return word;
277 }
278 
279 static void denali_cmd_ctrl(struct mtd_info *mtd, int dat, unsigned int ctrl)
280 {
281 	struct denali_nand_info *denali = mtd_to_denali(mtd);
282 	uint32_t type;
283 
284 	if (ctrl & NAND_CLE)
285 		type = DENALI_MAP11_CMD;
286 	else if (ctrl & NAND_ALE)
287 		type = DENALI_MAP11_ADDR;
288 	else
289 		return;
290 
291 	/*
292 	 * Some commands are followed by chip->dev_ready or chip->waitfunc.
293 	 * irq_status must be cleared here to catch the R/B# interrupt later.
294 	 */
295 	if (ctrl & NAND_CTRL_CHANGE)
296 		denali_reset_irq(denali);
297 
298 	denali->host_write(denali, DENALI_BANK(denali) | type, dat);
299 }
300 
301 static int denali_dev_ready(struct mtd_info *mtd)
302 {
303 	struct denali_nand_info *denali = mtd_to_denali(mtd);
304 
305 	return !!(denali_check_irq(denali) & INTR__INT_ACT);
306 }
307 
308 static int denali_check_erased_page(struct mtd_info *mtd,
309 				    struct nand_chip *chip, uint8_t *buf,
310 				    unsigned long uncor_ecc_flags,
311 				    unsigned int max_bitflips)
312 {
313 	uint8_t *ecc_code = chip->buffers->ecccode;
314 	int ecc_steps = chip->ecc.steps;
315 	int ecc_size = chip->ecc.size;
316 	int ecc_bytes = chip->ecc.bytes;
317 	int i, ret, stat;
318 
319 	ret = mtd_ooblayout_get_eccbytes(mtd, ecc_code, chip->oob_poi, 0,
320 					 chip->ecc.total);
321 	if (ret)
322 		return ret;
323 
324 	for (i = 0; i < ecc_steps; i++) {
325 		if (!(uncor_ecc_flags & BIT(i)))
326 			continue;
327 
328 		stat = nand_check_erased_ecc_chunk(buf, ecc_size,
329 						  ecc_code, ecc_bytes,
330 						  NULL, 0,
331 						  chip->ecc.strength);
332 		if (stat < 0) {
333 			mtd->ecc_stats.failed++;
334 		} else {
335 			mtd->ecc_stats.corrected += stat;
336 			max_bitflips = max_t(unsigned int, max_bitflips, stat);
337 		}
338 
339 		buf += ecc_size;
340 		ecc_code += ecc_bytes;
341 	}
342 
343 	return max_bitflips;
344 }
345 
346 static int denali_hw_ecc_fixup(struct mtd_info *mtd,
347 			       struct denali_nand_info *denali,
348 			       unsigned long *uncor_ecc_flags)
349 {
350 	struct nand_chip *chip = mtd_to_nand(mtd);
351 	int bank = denali->active_bank;
352 	uint32_t ecc_cor;
353 	unsigned int max_bitflips;
354 
355 	ecc_cor = ioread32(denali->reg + ECC_COR_INFO(bank));
356 	ecc_cor >>= ECC_COR_INFO__SHIFT(bank);
357 
358 	if (ecc_cor & ECC_COR_INFO__UNCOR_ERR) {
359 		/*
360 		 * This flag is set when uncorrectable error occurs at least in
361 		 * one ECC sector.  We can not know "how many sectors", or
362 		 * "which sector(s)".  We need erase-page check for all sectors.
363 		 */
364 		*uncor_ecc_flags = GENMASK(chip->ecc.steps - 1, 0);
365 		return 0;
366 	}
367 
368 	max_bitflips = FIELD_GET(ECC_COR_INFO__MAX_ERRORS, ecc_cor);
369 
370 	/*
371 	 * The register holds the maximum of per-sector corrected bitflips.
372 	 * This is suitable for the return value of the ->read_page() callback.
373 	 * Unfortunately, we can not know the total number of corrected bits in
374 	 * the page.  Increase the stats by max_bitflips. (compromised solution)
375 	 */
376 	mtd->ecc_stats.corrected += max_bitflips;
377 
378 	return max_bitflips;
379 }
380 
381 static int denali_sw_ecc_fixup(struct mtd_info *mtd,
382 			       struct denali_nand_info *denali,
383 			       unsigned long *uncor_ecc_flags, uint8_t *buf)
384 {
385 	unsigned int ecc_size = denali->nand.ecc.size;
386 	unsigned int bitflips = 0;
387 	unsigned int max_bitflips = 0;
388 	uint32_t err_addr, err_cor_info;
389 	unsigned int err_byte, err_sector, err_device;
390 	uint8_t err_cor_value;
391 	unsigned int prev_sector = 0;
392 	uint32_t irq_status;
393 
394 	denali_reset_irq(denali);
395 
396 	do {
397 		err_addr = ioread32(denali->reg + ECC_ERROR_ADDRESS);
398 		err_sector = FIELD_GET(ECC_ERROR_ADDRESS__SECTOR, err_addr);
399 		err_byte = FIELD_GET(ECC_ERROR_ADDRESS__OFFSET, err_addr);
400 
401 		err_cor_info = ioread32(denali->reg + ERR_CORRECTION_INFO);
402 		err_cor_value = FIELD_GET(ERR_CORRECTION_INFO__BYTE,
403 					  err_cor_info);
404 		err_device = FIELD_GET(ERR_CORRECTION_INFO__DEVICE,
405 				       err_cor_info);
406 
407 		/* reset the bitflip counter when crossing ECC sector */
408 		if (err_sector != prev_sector)
409 			bitflips = 0;
410 
411 		if (err_cor_info & ERR_CORRECTION_INFO__UNCOR) {
412 			/*
413 			 * Check later if this is a real ECC error, or
414 			 * an erased sector.
415 			 */
416 			*uncor_ecc_flags |= BIT(err_sector);
417 		} else if (err_byte < ecc_size) {
418 			/*
419 			 * If err_byte is larger than ecc_size, means error
420 			 * happened in OOB, so we ignore it. It's no need for
421 			 * us to correct it err_device is represented the NAND
422 			 * error bits are happened in if there are more than
423 			 * one NAND connected.
424 			 */
425 			int offset;
426 			unsigned int flips_in_byte;
427 
428 			offset = (err_sector * ecc_size + err_byte) *
429 					denali->devs_per_cs + err_device;
430 
431 			/* correct the ECC error */
432 			flips_in_byte = hweight8(buf[offset] ^ err_cor_value);
433 			buf[offset] ^= err_cor_value;
434 			mtd->ecc_stats.corrected += flips_in_byte;
435 			bitflips += flips_in_byte;
436 
437 			max_bitflips = max(max_bitflips, bitflips);
438 		}
439 
440 		prev_sector = err_sector;
441 	} while (!(err_cor_info & ERR_CORRECTION_INFO__LAST_ERR));
442 
443 	/*
444 	 * Once handle all ECC errors, controller will trigger an
445 	 * ECC_TRANSACTION_DONE interrupt.
446 	 */
447 	irq_status = denali_wait_for_irq(denali, INTR__ECC_TRANSACTION_DONE);
448 	if (!(irq_status & INTR__ECC_TRANSACTION_DONE))
449 		return -EIO;
450 
451 	return max_bitflips;
452 }
453 
454 static void denali_setup_dma64(struct denali_nand_info *denali,
455 			       dma_addr_t dma_addr, int page, int write)
456 {
457 	uint32_t mode;
458 	const int page_count = 1;
459 
460 	mode = DENALI_MAP10 | DENALI_BANK(denali) | page;
461 
462 	/* DMA is a three step process */
463 
464 	/*
465 	 * 1. setup transfer type, interrupt when complete,
466 	 *    burst len = 64 bytes, the number of pages
467 	 */
468 	denali->host_write(denali, mode,
469 			   0x01002000 | (64 << 16) | (write << 8) | page_count);
470 
471 	/* 2. set memory low address */
472 	denali->host_write(denali, mode, lower_32_bits(dma_addr));
473 
474 	/* 3. set memory high address */
475 	denali->host_write(denali, mode, upper_32_bits(dma_addr));
476 }
477 
478 static void denali_setup_dma32(struct denali_nand_info *denali,
479 			       dma_addr_t dma_addr, int page, int write)
480 {
481 	uint32_t mode;
482 	const int page_count = 1;
483 
484 	mode = DENALI_MAP10 | DENALI_BANK(denali);
485 
486 	/* DMA is a four step process */
487 
488 	/* 1. setup transfer type and # of pages */
489 	denali->host_write(denali, mode | page,
490 			   0x2000 | (write << 8) | page_count);
491 
492 	/* 2. set memory high address bits 23:8 */
493 	denali->host_write(denali, mode | ((dma_addr >> 16) << 8), 0x2200);
494 
495 	/* 3. set memory low address bits 23:8 */
496 	denali->host_write(denali, mode | ((dma_addr & 0xffff) << 8), 0x2300);
497 
498 	/* 4. interrupt when complete, burst len = 64 bytes */
499 	denali->host_write(denali, mode | 0x14000, 0x2400);
500 }
501 
502 static int denali_pio_read(struct denali_nand_info *denali, void *buf,
503 			   size_t size, int page, int raw)
504 {
505 	u32 addr = DENALI_MAP01 | DENALI_BANK(denali) | page;
506 	uint32_t *buf32 = (uint32_t *)buf;
507 	uint32_t irq_status, ecc_err_mask;
508 	int i;
509 
510 	if (denali->caps & DENALI_CAP_HW_ECC_FIXUP)
511 		ecc_err_mask = INTR__ECC_UNCOR_ERR;
512 	else
513 		ecc_err_mask = INTR__ECC_ERR;
514 
515 	denali_reset_irq(denali);
516 
517 	for (i = 0; i < size / 4; i++)
518 		*buf32++ = denali->host_read(denali, addr);
519 
520 	irq_status = denali_wait_for_irq(denali, INTR__PAGE_XFER_INC);
521 	if (!(irq_status & INTR__PAGE_XFER_INC))
522 		return -EIO;
523 
524 	if (irq_status & INTR__ERASED_PAGE)
525 		memset(buf, 0xff, size);
526 
527 	return irq_status & ecc_err_mask ? -EBADMSG : 0;
528 }
529 
530 static int denali_pio_write(struct denali_nand_info *denali,
531 			    const void *buf, size_t size, int page, int raw)
532 {
533 	u32 addr = DENALI_MAP01 | DENALI_BANK(denali) | page;
534 	const uint32_t *buf32 = (uint32_t *)buf;
535 	uint32_t irq_status;
536 	int i;
537 
538 	denali_reset_irq(denali);
539 
540 	for (i = 0; i < size / 4; i++)
541 		denali->host_write(denali, addr, *buf32++);
542 
543 	irq_status = denali_wait_for_irq(denali,
544 				INTR__PROGRAM_COMP | INTR__PROGRAM_FAIL);
545 	if (!(irq_status & INTR__PROGRAM_COMP))
546 		return -EIO;
547 
548 	return 0;
549 }
550 
551 static int denali_pio_xfer(struct denali_nand_info *denali, void *buf,
552 			   size_t size, int page, int raw, int write)
553 {
554 	if (write)
555 		return denali_pio_write(denali, buf, size, page, raw);
556 	else
557 		return denali_pio_read(denali, buf, size, page, raw);
558 }
559 
560 static int denali_dma_xfer(struct denali_nand_info *denali, void *buf,
561 			   size_t size, int page, int raw, int write)
562 {
563 	dma_addr_t dma_addr;
564 	uint32_t irq_mask, irq_status, ecc_err_mask;
565 	enum dma_data_direction dir = write ? DMA_TO_DEVICE : DMA_FROM_DEVICE;
566 	int ret = 0;
567 
568 	dma_addr = dma_map_single(denali->dev, buf, size, dir);
569 	if (dma_mapping_error(denali->dev, dma_addr)) {
570 		dev_dbg(denali->dev, "Failed to DMA-map buffer. Trying PIO.\n");
571 		return denali_pio_xfer(denali, buf, size, page, raw, write);
572 	}
573 
574 	if (write) {
575 		/*
576 		 * INTR__PROGRAM_COMP is never asserted for the DMA transfer.
577 		 * We can use INTR__DMA_CMD_COMP instead.  This flag is asserted
578 		 * when the page program is completed.
579 		 */
580 		irq_mask = INTR__DMA_CMD_COMP | INTR__PROGRAM_FAIL;
581 		ecc_err_mask = 0;
582 	} else if (denali->caps & DENALI_CAP_HW_ECC_FIXUP) {
583 		irq_mask = INTR__DMA_CMD_COMP;
584 		ecc_err_mask = INTR__ECC_UNCOR_ERR;
585 	} else {
586 		irq_mask = INTR__DMA_CMD_COMP;
587 		ecc_err_mask = INTR__ECC_ERR;
588 	}
589 
590 	iowrite32(DMA_ENABLE__FLAG, denali->reg + DMA_ENABLE);
591 
592 	denali_reset_irq(denali);
593 	denali->setup_dma(denali, dma_addr, page, write);
594 
595 	irq_status = denali_wait_for_irq(denali, irq_mask);
596 	if (!(irq_status & INTR__DMA_CMD_COMP))
597 		ret = -EIO;
598 	else if (irq_status & ecc_err_mask)
599 		ret = -EBADMSG;
600 
601 	iowrite32(0, denali->reg + DMA_ENABLE);
602 
603 	dma_unmap_single(denali->dev, dma_addr, size, dir);
604 
605 	if (irq_status & INTR__ERASED_PAGE)
606 		memset(buf, 0xff, size);
607 
608 	return ret;
609 }
610 
611 static int denali_data_xfer(struct denali_nand_info *denali, void *buf,
612 			    size_t size, int page, int raw, int write)
613 {
614 	iowrite32(raw ? 0 : ECC_ENABLE__FLAG, denali->reg + ECC_ENABLE);
615 	iowrite32(raw ? TRANSFER_SPARE_REG__FLAG : 0,
616 		  denali->reg + TRANSFER_SPARE_REG);
617 
618 	if (denali->dma_avail)
619 		return denali_dma_xfer(denali, buf, size, page, raw, write);
620 	else
621 		return denali_pio_xfer(denali, buf, size, page, raw, write);
622 }
623 
624 static void denali_oob_xfer(struct mtd_info *mtd, struct nand_chip *chip,
625 			    int page, int write)
626 {
627 	struct denali_nand_info *denali = mtd_to_denali(mtd);
628 	unsigned int start_cmd = write ? NAND_CMD_SEQIN : NAND_CMD_READ0;
629 	unsigned int rnd_cmd = write ? NAND_CMD_RNDIN : NAND_CMD_RNDOUT;
630 	int writesize = mtd->writesize;
631 	int oobsize = mtd->oobsize;
632 	uint8_t *bufpoi = chip->oob_poi;
633 	int ecc_steps = chip->ecc.steps;
634 	int ecc_size = chip->ecc.size;
635 	int ecc_bytes = chip->ecc.bytes;
636 	int oob_skip = denali->oob_skip_bytes;
637 	size_t size = writesize + oobsize;
638 	int i, pos, len;
639 
640 	/* BBM at the beginning of the OOB area */
641 	chip->cmdfunc(mtd, start_cmd, writesize, page);
642 	if (write)
643 		chip->write_buf(mtd, bufpoi, oob_skip);
644 	else
645 		chip->read_buf(mtd, bufpoi, oob_skip);
646 	bufpoi += oob_skip;
647 
648 	/* OOB ECC */
649 	for (i = 0; i < ecc_steps; i++) {
650 		pos = ecc_size + i * (ecc_size + ecc_bytes);
651 		len = ecc_bytes;
652 
653 		if (pos >= writesize)
654 			pos += oob_skip;
655 		else if (pos + len > writesize)
656 			len = writesize - pos;
657 
658 		chip->cmdfunc(mtd, rnd_cmd, pos, -1);
659 		if (write)
660 			chip->write_buf(mtd, bufpoi, len);
661 		else
662 			chip->read_buf(mtd, bufpoi, len);
663 		bufpoi += len;
664 		if (len < ecc_bytes) {
665 			len = ecc_bytes - len;
666 			chip->cmdfunc(mtd, rnd_cmd, writesize + oob_skip, -1);
667 			if (write)
668 				chip->write_buf(mtd, bufpoi, len);
669 			else
670 				chip->read_buf(mtd, bufpoi, len);
671 			bufpoi += len;
672 		}
673 	}
674 
675 	/* OOB free */
676 	len = oobsize - (bufpoi - chip->oob_poi);
677 	chip->cmdfunc(mtd, rnd_cmd, size - len, -1);
678 	if (write)
679 		chip->write_buf(mtd, bufpoi, len);
680 	else
681 		chip->read_buf(mtd, bufpoi, len);
682 }
683 
684 static int denali_read_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
685 				uint8_t *buf, int oob_required, int page)
686 {
687 	struct denali_nand_info *denali = mtd_to_denali(mtd);
688 	int writesize = mtd->writesize;
689 	int oobsize = mtd->oobsize;
690 	int ecc_steps = chip->ecc.steps;
691 	int ecc_size = chip->ecc.size;
692 	int ecc_bytes = chip->ecc.bytes;
693 	void *tmp_buf = denali->buf;
694 	int oob_skip = denali->oob_skip_bytes;
695 	size_t size = writesize + oobsize;
696 	int ret, i, pos, len;
697 
698 	ret = denali_data_xfer(denali, tmp_buf, size, page, 1, 0);
699 	if (ret)
700 		return ret;
701 
702 	/* Arrange the buffer for syndrome payload/ecc layout */
703 	if (buf) {
704 		for (i = 0; i < ecc_steps; i++) {
705 			pos = i * (ecc_size + ecc_bytes);
706 			len = ecc_size;
707 
708 			if (pos >= writesize)
709 				pos += oob_skip;
710 			else if (pos + len > writesize)
711 				len = writesize - pos;
712 
713 			memcpy(buf, tmp_buf + pos, len);
714 			buf += len;
715 			if (len < ecc_size) {
716 				len = ecc_size - len;
717 				memcpy(buf, tmp_buf + writesize + oob_skip,
718 				       len);
719 				buf += len;
720 			}
721 		}
722 	}
723 
724 	if (oob_required) {
725 		uint8_t *oob = chip->oob_poi;
726 
727 		/* BBM at the beginning of the OOB area */
728 		memcpy(oob, tmp_buf + writesize, oob_skip);
729 		oob += oob_skip;
730 
731 		/* OOB ECC */
732 		for (i = 0; i < ecc_steps; i++) {
733 			pos = ecc_size + i * (ecc_size + ecc_bytes);
734 			len = ecc_bytes;
735 
736 			if (pos >= writesize)
737 				pos += oob_skip;
738 			else if (pos + len > writesize)
739 				len = writesize - pos;
740 
741 			memcpy(oob, tmp_buf + pos, len);
742 			oob += len;
743 			if (len < ecc_bytes) {
744 				len = ecc_bytes - len;
745 				memcpy(oob, tmp_buf + writesize + oob_skip,
746 				       len);
747 				oob += len;
748 			}
749 		}
750 
751 		/* OOB free */
752 		len = oobsize - (oob - chip->oob_poi);
753 		memcpy(oob, tmp_buf + size - len, len);
754 	}
755 
756 	return 0;
757 }
758 
759 static int denali_read_oob(struct mtd_info *mtd, struct nand_chip *chip,
760 			   int page)
761 {
762 	denali_oob_xfer(mtd, chip, page, 0);
763 
764 	return 0;
765 }
766 
767 static int denali_write_oob(struct mtd_info *mtd, struct nand_chip *chip,
768 			    int page)
769 {
770 	struct denali_nand_info *denali = mtd_to_denali(mtd);
771 	int status;
772 
773 	denali_reset_irq(denali);
774 
775 	denali_oob_xfer(mtd, chip, page, 1);
776 
777 	chip->cmdfunc(mtd, NAND_CMD_PAGEPROG, -1, -1);
778 	status = chip->waitfunc(mtd, chip);
779 
780 	return status & NAND_STATUS_FAIL ? -EIO : 0;
781 }
782 
783 static int denali_read_page(struct mtd_info *mtd, struct nand_chip *chip,
784 			    uint8_t *buf, int oob_required, int page)
785 {
786 	struct denali_nand_info *denali = mtd_to_denali(mtd);
787 	unsigned long uncor_ecc_flags = 0;
788 	int stat = 0;
789 	int ret;
790 
791 	ret = denali_data_xfer(denali, buf, mtd->writesize, page, 0, 0);
792 	if (ret && ret != -EBADMSG)
793 		return ret;
794 
795 	if (denali->caps & DENALI_CAP_HW_ECC_FIXUP)
796 		stat = denali_hw_ecc_fixup(mtd, denali, &uncor_ecc_flags);
797 	else if (ret == -EBADMSG)
798 		stat = denali_sw_ecc_fixup(mtd, denali, &uncor_ecc_flags, buf);
799 
800 	if (stat < 0)
801 		return stat;
802 
803 	if (uncor_ecc_flags) {
804 		ret = denali_read_oob(mtd, chip, page);
805 		if (ret)
806 			return ret;
807 
808 		stat = denali_check_erased_page(mtd, chip, buf,
809 						uncor_ecc_flags, stat);
810 	}
811 
812 	return stat;
813 }
814 
815 static int denali_write_page_raw(struct mtd_info *mtd, struct nand_chip *chip,
816 				 const uint8_t *buf, int oob_required, int page)
817 {
818 	struct denali_nand_info *denali = mtd_to_denali(mtd);
819 	int writesize = mtd->writesize;
820 	int oobsize = mtd->oobsize;
821 	int ecc_steps = chip->ecc.steps;
822 	int ecc_size = chip->ecc.size;
823 	int ecc_bytes = chip->ecc.bytes;
824 	void *tmp_buf = denali->buf;
825 	int oob_skip = denali->oob_skip_bytes;
826 	size_t size = writesize + oobsize;
827 	int i, pos, len;
828 
829 	/*
830 	 * Fill the buffer with 0xff first except the full page transfer.
831 	 * This simplifies the logic.
832 	 */
833 	if (!buf || !oob_required)
834 		memset(tmp_buf, 0xff, size);
835 
836 	/* Arrange the buffer for syndrome payload/ecc layout */
837 	if (buf) {
838 		for (i = 0; i < ecc_steps; i++) {
839 			pos = i * (ecc_size + ecc_bytes);
840 			len = ecc_size;
841 
842 			if (pos >= writesize)
843 				pos += oob_skip;
844 			else if (pos + len > writesize)
845 				len = writesize - pos;
846 
847 			memcpy(tmp_buf + pos, buf, len);
848 			buf += len;
849 			if (len < ecc_size) {
850 				len = ecc_size - len;
851 				memcpy(tmp_buf + writesize + oob_skip, buf,
852 				       len);
853 				buf += len;
854 			}
855 		}
856 	}
857 
858 	if (oob_required) {
859 		const uint8_t *oob = chip->oob_poi;
860 
861 		/* BBM at the beginning of the OOB area */
862 		memcpy(tmp_buf + writesize, oob, oob_skip);
863 		oob += oob_skip;
864 
865 		/* OOB ECC */
866 		for (i = 0; i < ecc_steps; i++) {
867 			pos = ecc_size + i * (ecc_size + ecc_bytes);
868 			len = ecc_bytes;
869 
870 			if (pos >= writesize)
871 				pos += oob_skip;
872 			else if (pos + len > writesize)
873 				len = writesize - pos;
874 
875 			memcpy(tmp_buf + pos, oob, len);
876 			oob += len;
877 			if (len < ecc_bytes) {
878 				len = ecc_bytes - len;
879 				memcpy(tmp_buf + writesize + oob_skip, oob,
880 				       len);
881 				oob += len;
882 			}
883 		}
884 
885 		/* OOB free */
886 		len = oobsize - (oob - chip->oob_poi);
887 		memcpy(tmp_buf + size - len, oob, len);
888 	}
889 
890 	return denali_data_xfer(denali, tmp_buf, size, page, 1, 1);
891 }
892 
893 static int denali_write_page(struct mtd_info *mtd, struct nand_chip *chip,
894 			     const uint8_t *buf, int oob_required, int page)
895 {
896 	struct denali_nand_info *denali = mtd_to_denali(mtd);
897 
898 	return denali_data_xfer(denali, (void *)buf, mtd->writesize,
899 				page, 0, 1);
900 }
901 
902 static void denali_select_chip(struct mtd_info *mtd, int chip)
903 {
904 	struct denali_nand_info *denali = mtd_to_denali(mtd);
905 
906 	denali->active_bank = chip;
907 }
908 
909 static int denali_waitfunc(struct mtd_info *mtd, struct nand_chip *chip)
910 {
911 	struct denali_nand_info *denali = mtd_to_denali(mtd);
912 	uint32_t irq_status;
913 
914 	/* R/B# pin transitioned from low to high? */
915 	irq_status = denali_wait_for_irq(denali, INTR__INT_ACT);
916 
917 	return irq_status & INTR__INT_ACT ? 0 : NAND_STATUS_FAIL;
918 }
919 
920 static int denali_erase(struct mtd_info *mtd, int page)
921 {
922 	struct denali_nand_info *denali = mtd_to_denali(mtd);
923 	uint32_t irq_status;
924 
925 	denali_reset_irq(denali);
926 
927 	denali->host_write(denali, DENALI_MAP10 | DENALI_BANK(denali) | page,
928 			   DENALI_ERASE);
929 
930 	/* wait for erase to complete or failure to occur */
931 	irq_status = denali_wait_for_irq(denali,
932 					 INTR__ERASE_COMP | INTR__ERASE_FAIL);
933 
934 	return irq_status & INTR__ERASE_COMP ? 0 : NAND_STATUS_FAIL;
935 }
936 
937 static int denali_setup_data_interface(struct mtd_info *mtd, int chipnr,
938 				       const struct nand_data_interface *conf)
939 {
940 	struct denali_nand_info *denali = mtd_to_denali(mtd);
941 	const struct nand_sdr_timings *timings;
942 	unsigned long t_x, mult_x;
943 	int acc_clks, re_2_we, re_2_re, we_2_re, addr_2_data;
944 	int rdwr_en_lo, rdwr_en_hi, rdwr_en_lo_hi, cs_setup;
945 	int addr_2_data_mask;
946 	uint32_t tmp;
947 
948 	timings = nand_get_sdr_timings(conf);
949 	if (IS_ERR(timings))
950 		return PTR_ERR(timings);
951 
952 	/* clk_x period in picoseconds */
953 	t_x = DIV_ROUND_DOWN_ULL(1000000000000ULL, denali->clk_x_rate);
954 	if (!t_x)
955 		return -EINVAL;
956 
957 	/*
958 	 * The bus interface clock, clk_x, is phase aligned with the core clock.
959 	 * The clk_x is an integral multiple N of the core clk.  The value N is
960 	 * configured at IP delivery time, and its available value is 4, 5, 6.
961 	 */
962 	mult_x = DIV_ROUND_CLOSEST_ULL(denali->clk_x_rate, denali->clk_rate);
963 	if (mult_x < 4 || mult_x > 6)
964 		return -EINVAL;
965 
966 	if (chipnr == NAND_DATA_IFACE_CHECK_ONLY)
967 		return 0;
968 
969 	/* tREA -> ACC_CLKS */
970 	acc_clks = DIV_ROUND_UP(timings->tREA_max, t_x);
971 	acc_clks = min_t(int, acc_clks, ACC_CLKS__VALUE);
972 
973 	tmp = ioread32(denali->reg + ACC_CLKS);
974 	tmp &= ~ACC_CLKS__VALUE;
975 	tmp |= FIELD_PREP(ACC_CLKS__VALUE, acc_clks);
976 	iowrite32(tmp, denali->reg + ACC_CLKS);
977 
978 	/* tRWH -> RE_2_WE */
979 	re_2_we = DIV_ROUND_UP(timings->tRHW_min, t_x);
980 	re_2_we = min_t(int, re_2_we, RE_2_WE__VALUE);
981 
982 	tmp = ioread32(denali->reg + RE_2_WE);
983 	tmp &= ~RE_2_WE__VALUE;
984 	tmp |= FIELD_PREP(RE_2_WE__VALUE, re_2_we);
985 	iowrite32(tmp, denali->reg + RE_2_WE);
986 
987 	/* tRHZ -> RE_2_RE */
988 	re_2_re = DIV_ROUND_UP(timings->tRHZ_max, t_x);
989 	re_2_re = min_t(int, re_2_re, RE_2_RE__VALUE);
990 
991 	tmp = ioread32(denali->reg + RE_2_RE);
992 	tmp &= ~RE_2_RE__VALUE;
993 	tmp |= FIELD_PREP(RE_2_RE__VALUE, re_2_re);
994 	iowrite32(tmp, denali->reg + RE_2_RE);
995 
996 	/*
997 	 * tCCS, tWHR -> WE_2_RE
998 	 *
999 	 * With WE_2_RE properly set, the Denali controller automatically takes
1000 	 * care of the delay; the driver need not set NAND_WAIT_TCCS.
1001 	 */
1002 	we_2_re = DIV_ROUND_UP(max(timings->tCCS_min, timings->tWHR_min), t_x);
1003 	we_2_re = min_t(int, we_2_re, TWHR2_AND_WE_2_RE__WE_2_RE);
1004 
1005 	tmp = ioread32(denali->reg + TWHR2_AND_WE_2_RE);
1006 	tmp &= ~TWHR2_AND_WE_2_RE__WE_2_RE;
1007 	tmp |= FIELD_PREP(TWHR2_AND_WE_2_RE__WE_2_RE, we_2_re);
1008 	iowrite32(tmp, denali->reg + TWHR2_AND_WE_2_RE);
1009 
1010 	/* tADL -> ADDR_2_DATA */
1011 
1012 	/* for older versions, ADDR_2_DATA is only 6 bit wide */
1013 	addr_2_data_mask = TCWAW_AND_ADDR_2_DATA__ADDR_2_DATA;
1014 	if (denali->revision < 0x0501)
1015 		addr_2_data_mask >>= 1;
1016 
1017 	addr_2_data = DIV_ROUND_UP(timings->tADL_min, t_x);
1018 	addr_2_data = min_t(int, addr_2_data, addr_2_data_mask);
1019 
1020 	tmp = ioread32(denali->reg + TCWAW_AND_ADDR_2_DATA);
1021 	tmp &= ~TCWAW_AND_ADDR_2_DATA__ADDR_2_DATA;
1022 	tmp |= FIELD_PREP(TCWAW_AND_ADDR_2_DATA__ADDR_2_DATA, addr_2_data);
1023 	iowrite32(tmp, denali->reg + TCWAW_AND_ADDR_2_DATA);
1024 
1025 	/* tREH, tWH -> RDWR_EN_HI_CNT */
1026 	rdwr_en_hi = DIV_ROUND_UP(max(timings->tREH_min, timings->tWH_min),
1027 				  t_x);
1028 	rdwr_en_hi = min_t(int, rdwr_en_hi, RDWR_EN_HI_CNT__VALUE);
1029 
1030 	tmp = ioread32(denali->reg + RDWR_EN_HI_CNT);
1031 	tmp &= ~RDWR_EN_HI_CNT__VALUE;
1032 	tmp |= FIELD_PREP(RDWR_EN_HI_CNT__VALUE, rdwr_en_hi);
1033 	iowrite32(tmp, denali->reg + RDWR_EN_HI_CNT);
1034 
1035 	/* tRP, tWP -> RDWR_EN_LO_CNT */
1036 	rdwr_en_lo = DIV_ROUND_UP(max(timings->tRP_min, timings->tWP_min), t_x);
1037 	rdwr_en_lo_hi = DIV_ROUND_UP(max(timings->tRC_min, timings->tWC_min),
1038 				     t_x);
1039 	rdwr_en_lo_hi = max_t(int, rdwr_en_lo_hi, mult_x);
1040 	rdwr_en_lo = max(rdwr_en_lo, rdwr_en_lo_hi - rdwr_en_hi);
1041 	rdwr_en_lo = min_t(int, rdwr_en_lo, RDWR_EN_LO_CNT__VALUE);
1042 
1043 	tmp = ioread32(denali->reg + RDWR_EN_LO_CNT);
1044 	tmp &= ~RDWR_EN_LO_CNT__VALUE;
1045 	tmp |= FIELD_PREP(RDWR_EN_LO_CNT__VALUE, rdwr_en_lo);
1046 	iowrite32(tmp, denali->reg + RDWR_EN_LO_CNT);
1047 
1048 	/* tCS, tCEA -> CS_SETUP_CNT */
1049 	cs_setup = max3((int)DIV_ROUND_UP(timings->tCS_min, t_x) - rdwr_en_lo,
1050 			(int)DIV_ROUND_UP(timings->tCEA_max, t_x) - acc_clks,
1051 			0);
1052 	cs_setup = min_t(int, cs_setup, CS_SETUP_CNT__VALUE);
1053 
1054 	tmp = ioread32(denali->reg + CS_SETUP_CNT);
1055 	tmp &= ~CS_SETUP_CNT__VALUE;
1056 	tmp |= FIELD_PREP(CS_SETUP_CNT__VALUE, cs_setup);
1057 	iowrite32(tmp, denali->reg + CS_SETUP_CNT);
1058 
1059 	return 0;
1060 }
1061 
1062 static void denali_reset_banks(struct denali_nand_info *denali)
1063 {
1064 	u32 irq_status;
1065 	int i;
1066 
1067 	for (i = 0; i < denali->max_banks; i++) {
1068 		denali->active_bank = i;
1069 
1070 		denali_reset_irq(denali);
1071 
1072 		iowrite32(DEVICE_RESET__BANK(i),
1073 			  denali->reg + DEVICE_RESET);
1074 
1075 		irq_status = denali_wait_for_irq(denali,
1076 			INTR__RST_COMP | INTR__INT_ACT | INTR__TIME_OUT);
1077 		if (!(irq_status & INTR__INT_ACT))
1078 			break;
1079 	}
1080 
1081 	dev_dbg(denali->dev, "%d chips connected\n", i);
1082 	denali->max_banks = i;
1083 }
1084 
1085 static void denali_hw_init(struct denali_nand_info *denali)
1086 {
1087 	/*
1088 	 * The REVISION register may not be reliable.  Platforms are allowed to
1089 	 * override it.
1090 	 */
1091 	if (!denali->revision)
1092 		denali->revision = swab16(ioread32(denali->reg + REVISION));
1093 
1094 	/*
1095 	 * tell driver how many bit controller will skip before writing
1096 	 * ECC code in OOB. This is normally used for bad block marker
1097 	 */
1098 	denali->oob_skip_bytes = CONFIG_NAND_DENALI_SPARE_AREA_SKIP_BYTES;
1099 	iowrite32(denali->oob_skip_bytes, denali->reg + SPARE_AREA_SKIP_BYTES);
1100 	denali_detect_max_banks(denali);
1101 	iowrite32(0x0F, denali->reg + RB_PIN_ENABLED);
1102 	iowrite32(CHIP_EN_DONT_CARE__FLAG, denali->reg + CHIP_ENABLE_DONT_CARE);
1103 
1104 	iowrite32(0xffff, denali->reg + SPARE_AREA_MARKER);
1105 }
1106 
1107 int denali_calc_ecc_bytes(int step_size, int strength)
1108 {
1109 	/* BCH code.  Denali requires ecc.bytes to be multiple of 2 */
1110 	return DIV_ROUND_UP(strength * fls(step_size * 8), 16) * 2;
1111 }
1112 EXPORT_SYMBOL(denali_calc_ecc_bytes);
1113 
1114 static int denali_ecc_setup(struct mtd_info *mtd, struct nand_chip *chip,
1115 			    struct denali_nand_info *denali)
1116 {
1117 	int oobavail = mtd->oobsize - denali->oob_skip_bytes;
1118 	int ret;
1119 
1120 	/*
1121 	 * If .size and .strength are already set (usually by DT),
1122 	 * check if they are supported by this controller.
1123 	 */
1124 	if (chip->ecc.size && chip->ecc.strength)
1125 		return nand_check_ecc_caps(chip, denali->ecc_caps, oobavail);
1126 
1127 	/*
1128 	 * We want .size and .strength closest to the chip's requirement
1129 	 * unless NAND_ECC_MAXIMIZE is requested.
1130 	 */
1131 	if (!(chip->ecc.options & NAND_ECC_MAXIMIZE)) {
1132 		ret = nand_match_ecc_req(chip, denali->ecc_caps, oobavail);
1133 		if (!ret)
1134 			return 0;
1135 	}
1136 
1137 	/* Max ECC strength is the last thing we can do */
1138 	return nand_maximize_ecc(chip, denali->ecc_caps, oobavail);
1139 }
1140 
1141 static struct nand_ecclayout nand_oob;
1142 
1143 static int denali_ooblayout_ecc(struct mtd_info *mtd, int section,
1144 				struct mtd_oob_region *oobregion)
1145 {
1146 	struct denali_nand_info *denali = mtd_to_denali(mtd);
1147 	struct nand_chip *chip = mtd_to_nand(mtd);
1148 
1149 	if (section)
1150 		return -ERANGE;
1151 
1152 	oobregion->offset = denali->oob_skip_bytes;
1153 	oobregion->length = chip->ecc.total;
1154 
1155 	return 0;
1156 }
1157 
1158 static int denali_ooblayout_free(struct mtd_info *mtd, int section,
1159 				 struct mtd_oob_region *oobregion)
1160 {
1161 	struct denali_nand_info *denali = mtd_to_denali(mtd);
1162 	struct nand_chip *chip = mtd_to_nand(mtd);
1163 
1164 	if (section)
1165 		return -ERANGE;
1166 
1167 	oobregion->offset = chip->ecc.total + denali->oob_skip_bytes;
1168 	oobregion->length = mtd->oobsize - oobregion->offset;
1169 
1170 	return 0;
1171 }
1172 
1173 static const struct mtd_ooblayout_ops denali_ooblayout_ops = {
1174 	.ecc = denali_ooblayout_ecc,
1175 	.free = denali_ooblayout_free,
1176 };
1177 
1178 static int denali_multidev_fixup(struct denali_nand_info *denali)
1179 {
1180 	struct nand_chip *chip = &denali->nand;
1181 	struct mtd_info *mtd = nand_to_mtd(chip);
1182 
1183 	/*
1184 	 * Support for multi device:
1185 	 * When the IP configuration is x16 capable and two x8 chips are
1186 	 * connected in parallel, DEVICES_CONNECTED should be set to 2.
1187 	 * In this case, the core framework knows nothing about this fact,
1188 	 * so we should tell it the _logical_ pagesize and anything necessary.
1189 	 */
1190 	denali->devs_per_cs = ioread32(denali->reg + DEVICES_CONNECTED);
1191 
1192 	/*
1193 	 * On some SoCs, DEVICES_CONNECTED is not auto-detected.
1194 	 * For those, DEVICES_CONNECTED is left to 0.  Set 1 if it is the case.
1195 	 */
1196 	if (denali->devs_per_cs == 0) {
1197 		denali->devs_per_cs = 1;
1198 		iowrite32(1, denali->reg + DEVICES_CONNECTED);
1199 	}
1200 
1201 	if (denali->devs_per_cs == 1)
1202 		return 0;
1203 
1204 	if (denali->devs_per_cs != 2) {
1205 		dev_err(denali->dev, "unsupported number of devices %d\n",
1206 			denali->devs_per_cs);
1207 		return -EINVAL;
1208 	}
1209 
1210 	/* 2 chips in parallel */
1211 	mtd->size <<= 1;
1212 	mtd->erasesize <<= 1;
1213 	mtd->writesize <<= 1;
1214 	mtd->oobsize <<= 1;
1215 	chip->chipsize <<= 1;
1216 	chip->page_shift += 1;
1217 	chip->phys_erase_shift += 1;
1218 	chip->bbt_erase_shift += 1;
1219 	chip->chip_shift += 1;
1220 	chip->pagemask <<= 1;
1221 	chip->ecc.size <<= 1;
1222 	chip->ecc.bytes <<= 1;
1223 	chip->ecc.strength <<= 1;
1224 	denali->oob_skip_bytes <<= 1;
1225 
1226 	return 0;
1227 }
1228 
1229 int denali_init(struct denali_nand_info *denali)
1230 {
1231 	struct nand_chip *chip = &denali->nand;
1232 	struct mtd_info *mtd = nand_to_mtd(chip);
1233 	u32 features = ioread32(denali->reg + FEATURES);
1234 	int ret;
1235 
1236 	denali_hw_init(denali);
1237 
1238 	denali_clear_irq_all(denali);
1239 
1240 	denali_reset_banks(denali);
1241 
1242 	denali->active_bank = DENALI_INVALID_BANK;
1243 
1244 	chip->flash_node = dev_of_offset(denali->dev);
1245 	/* Fallback to the default name if DT did not give "label" property */
1246 	if (!mtd->name)
1247 		mtd->name = "denali-nand";
1248 
1249 	chip->select_chip = denali_select_chip;
1250 	chip->read_byte = denali_read_byte;
1251 	chip->write_byte = denali_write_byte;
1252 	chip->read_word = denali_read_word;
1253 	chip->cmd_ctrl = denali_cmd_ctrl;
1254 	chip->dev_ready = denali_dev_ready;
1255 	chip->waitfunc = denali_waitfunc;
1256 
1257 	if (features & FEATURES__INDEX_ADDR) {
1258 		denali->host_read = denali_indexed_read;
1259 		denali->host_write = denali_indexed_write;
1260 	} else {
1261 		denali->host_read = denali_direct_read;
1262 		denali->host_write = denali_direct_write;
1263 	}
1264 
1265 	/* clk rate info is needed for setup_data_interface */
1266 	if (denali->clk_x_rate)
1267 		chip->setup_data_interface = denali_setup_data_interface;
1268 
1269 	ret = nand_scan_ident(mtd, denali->max_banks, NULL);
1270 	if (ret)
1271 		return ret;
1272 
1273 	if (ioread32(denali->reg + FEATURES) & FEATURES__DMA)
1274 		denali->dma_avail = 1;
1275 
1276 	if (denali->dma_avail) {
1277 		chip->buf_align = ARCH_DMA_MINALIGN;
1278 		if (denali->caps & DENALI_CAP_DMA_64BIT)
1279 			denali->setup_dma = denali_setup_dma64;
1280 		else
1281 			denali->setup_dma = denali_setup_dma32;
1282 	} else {
1283 		chip->buf_align = 4;
1284 	}
1285 
1286 	chip->options |= NAND_USE_BOUNCE_BUFFER;
1287 	chip->bbt_options |= NAND_BBT_USE_FLASH;
1288 	chip->bbt_options |= NAND_BBT_NO_OOB;
1289 	denali->nand.ecc.mode = NAND_ECC_HW_SYNDROME;
1290 
1291 	/* no subpage writes on denali */
1292 	chip->options |= NAND_NO_SUBPAGE_WRITE;
1293 
1294 	ret = denali_ecc_setup(mtd, chip, denali);
1295 	if (ret) {
1296 		dev_err(denali->dev, "Failed to setup ECC settings.\n");
1297 		return ret;
1298 	}
1299 
1300 	dev_dbg(denali->dev,
1301 		"chosen ECC settings: step=%d, strength=%d, bytes=%d\n",
1302 		chip->ecc.size, chip->ecc.strength, chip->ecc.bytes);
1303 
1304 	iowrite32(FIELD_PREP(ECC_CORRECTION__ERASE_THRESHOLD, 1) |
1305 		  FIELD_PREP(ECC_CORRECTION__VALUE, chip->ecc.strength),
1306 		  denali->reg + ECC_CORRECTION);
1307 	iowrite32(mtd->erasesize / mtd->writesize,
1308 		  denali->reg + PAGES_PER_BLOCK);
1309 	iowrite32(chip->options & NAND_BUSWIDTH_16 ? 1 : 0,
1310 		  denali->reg + DEVICE_WIDTH);
1311 	iowrite32(chip->options & NAND_ROW_ADDR_3 ? 0 : TWO_ROW_ADDR_CYCLES__FLAG,
1312 		  denali->reg + TWO_ROW_ADDR_CYCLES);
1313 	iowrite32(mtd->writesize, denali->reg + DEVICE_MAIN_AREA_SIZE);
1314 	iowrite32(mtd->oobsize, denali->reg + DEVICE_SPARE_AREA_SIZE);
1315 
1316 	iowrite32(chip->ecc.size, denali->reg + CFG_DATA_BLOCK_SIZE);
1317 	iowrite32(chip->ecc.size, denali->reg + CFG_LAST_DATA_BLOCK_SIZE);
1318 	/* chip->ecc.steps is set by nand_scan_tail(); not available here */
1319 	iowrite32(mtd->writesize / chip->ecc.size,
1320 		  denali->reg + CFG_NUM_DATA_BLOCKS);
1321 
1322 	mtd_set_ooblayout(mtd, &denali_ooblayout_ops);
1323 
1324 	nand_oob.eccbytes = denali->nand.ecc.bytes;
1325 	denali->nand.ecc.layout = &nand_oob;
1326 
1327 	if (chip->options & NAND_BUSWIDTH_16) {
1328 		chip->read_buf = denali_read_buf16;
1329 		chip->write_buf = denali_write_buf16;
1330 	} else {
1331 		chip->read_buf = denali_read_buf;
1332 		chip->write_buf = denali_write_buf;
1333 	}
1334 	chip->ecc.options |= NAND_ECC_CUSTOM_PAGE_ACCESS;
1335 	chip->ecc.read_page = denali_read_page;
1336 	chip->ecc.read_page_raw = denali_read_page_raw;
1337 	chip->ecc.write_page = denali_write_page;
1338 	chip->ecc.write_page_raw = denali_write_page_raw;
1339 	chip->ecc.read_oob = denali_read_oob;
1340 	chip->ecc.write_oob = denali_write_oob;
1341 	chip->erase = denali_erase;
1342 
1343 	ret = denali_multidev_fixup(denali);
1344 	if (ret)
1345 		return ret;
1346 
1347 	/*
1348 	 * This buffer is DMA-mapped by denali_{read,write}_page_raw.  Do not
1349 	 * use devm_kmalloc() because the memory allocated by devm_ does not
1350 	 * guarantee DMA-safe alignment.
1351 	 */
1352 	denali->buf = kmalloc(mtd->writesize + mtd->oobsize, GFP_KERNEL);
1353 	if (!denali->buf)
1354 		return -ENOMEM;
1355 
1356 	ret = nand_scan_tail(mtd);
1357 	if (ret)
1358 		goto free_buf;
1359 
1360 	ret = nand_register(0, mtd);
1361 	if (ret) {
1362 		dev_err(denali->dev, "Failed to register MTD: %d\n", ret);
1363 		goto free_buf;
1364 	}
1365 	return 0;
1366 
1367 free_buf:
1368 	kfree(denali->buf);
1369 
1370 	return ret;
1371 }
1372