181b20cccSMichael Schwingen /* 281b20cccSMichael Schwingen * (C) Copyright 2007 381b20cccSMichael Schwingen * Michael Schwingen, <michael@schwingen.org> 481b20cccSMichael Schwingen * 581b20cccSMichael Schwingen * based in great part on jedec_probe.c from linux kernel: 681b20cccSMichael Schwingen * (C) 2000 Red Hat. GPL'd. 781b20cccSMichael Schwingen * Occasionally maintained by Thayne Harbaugh tharbaugh at lnxi dot com 881b20cccSMichael Schwingen * 981b20cccSMichael Schwingen * See file CREDITS for list of people who contributed to this 1081b20cccSMichael Schwingen * project. 1181b20cccSMichael Schwingen * 1281b20cccSMichael Schwingen * This program is free software; you can redistribute it and/or 1381b20cccSMichael Schwingen * modify it under the terms of the GNU General Public License as 1481b20cccSMichael Schwingen * published by the Free Software Foundation; either version 2 of 1581b20cccSMichael Schwingen * the License, or (at your option) any later version. 1681b20cccSMichael Schwingen * 1781b20cccSMichael Schwingen * This program is distributed in the hope that it will be useful, 1881b20cccSMichael Schwingen * but WITHOUT ANY WARRANTY; without even the implied warranty of 1981b20cccSMichael Schwingen * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 2081b20cccSMichael Schwingen * GNU General Public License for more details. 2181b20cccSMichael Schwingen * 2281b20cccSMichael Schwingen * You should have received a copy of the GNU General Public License 2381b20cccSMichael Schwingen * along with this program; if not, write to the Free Software 2481b20cccSMichael Schwingen * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 2581b20cccSMichael Schwingen * MA 02111-1307 USA 2681b20cccSMichael Schwingen * 2781b20cccSMichael Schwingen */ 2881b20cccSMichael Schwingen 2981b20cccSMichael Schwingen /* The DEBUG define must be before common to enable debugging */ 3081b20cccSMichael Schwingen /*#define DEBUG*/ 3181b20cccSMichael Schwingen 3281b20cccSMichael Schwingen #include <common.h> 3381b20cccSMichael Schwingen #include <asm/processor.h> 3481b20cccSMichael Schwingen #include <asm/io.h> 3581b20cccSMichael Schwingen #include <asm/byteorder.h> 3681b20cccSMichael Schwingen #include <environment.h> 3781b20cccSMichael Schwingen 3881b20cccSMichael Schwingen #define P_ID_AMD_STD CFI_CMDSET_AMD_LEGACY 3981b20cccSMichael Schwingen 4081b20cccSMichael Schwingen /* AMD */ 410192d7d5SStefan Roese #define AM29DL800BB 0x22CB 4281b20cccSMichael Schwingen #define AM29DL800BT 0x224A 4381b20cccSMichael Schwingen 443b8b240dSDavid Müller #define AM29F400BB 0x22AB 4581b20cccSMichael Schwingen #define AM29F800BB 0x2258 4681b20cccSMichael Schwingen #define AM29F800BT 0x22D6 4781b20cccSMichael Schwingen #define AM29LV400BB 0x22BA 4881b20cccSMichael Schwingen #define AM29LV400BT 0x22B9 4981b20cccSMichael Schwingen #define AM29LV800BB 0x225B 5081b20cccSMichael Schwingen #define AM29LV800BT 0x22DA 5181b20cccSMichael Schwingen #define AM29LV160DT 0x22C4 5281b20cccSMichael Schwingen #define AM29LV160DB 0x2249 5381b20cccSMichael Schwingen #define AM29F017D 0x003D 5481b20cccSMichael Schwingen #define AM29F016D 0x00AD 5581b20cccSMichael Schwingen #define AM29F080 0x00D5 5681b20cccSMichael Schwingen #define AM29F040 0x00A4 5781b20cccSMichael Schwingen #define AM29LV040B 0x004F 5881b20cccSMichael Schwingen #define AM29F032B 0x0041 5981b20cccSMichael Schwingen #define AM29F002T 0x00B0 6081b20cccSMichael Schwingen 6181b20cccSMichael Schwingen /* SST */ 6281b20cccSMichael Schwingen #define SST39LF800 0x2781 6381b20cccSMichael Schwingen #define SST39LF160 0x2782 6481b20cccSMichael Schwingen #define SST39VF1601 0x234b 6581b20cccSMichael Schwingen #define SST39LF512 0x00D4 6681b20cccSMichael Schwingen #define SST39LF010 0x00D5 6781b20cccSMichael Schwingen #define SST39LF020 0x00D6 6881b20cccSMichael Schwingen #define SST39LF040 0x00D7 6981b20cccSMichael Schwingen #define SST39SF010A 0x00B5 7081b20cccSMichael Schwingen #define SST39SF020A 0x00B6 7181b20cccSMichael Schwingen 723a7b2c21SNiklaus Giger /* MXIC */ 733a7b2c21SNiklaus Giger #define MX29LV040 0x004F 743a7b2c21SNiklaus Giger 753a7b2c21SNiklaus Giger /* WINBOND */ 763a7b2c21SNiklaus Giger #define W39L040A 0x00D6 773a7b2c21SNiklaus Giger 783a7b2c21SNiklaus Giger /* AMIC */ 793a7b2c21SNiklaus Giger #define A29L040 0x0092 803a7b2c21SNiklaus Giger 813a7b2c21SNiklaus Giger /* EON */ 823a7b2c21SNiklaus Giger #define EN29LV040A 0x004F 8381b20cccSMichael Schwingen 8481b20cccSMichael Schwingen /* 8581b20cccSMichael Schwingen * Unlock address sets for AMD command sets. 8681b20cccSMichael Schwingen * Intel command sets use the MTD_UADDR_UNNECESSARY. 8781b20cccSMichael Schwingen * Each identifier, except MTD_UADDR_UNNECESSARY, and 8881b20cccSMichael Schwingen * MTD_UADDR_NO_SUPPORT must be defined below in unlock_addrs[]. 8981b20cccSMichael Schwingen * MTD_UADDR_NOT_SUPPORTED must be 0 so that structure 9081b20cccSMichael Schwingen * initialization need not require initializing all of the 9181b20cccSMichael Schwingen * unlock addresses for all bit widths. 9281b20cccSMichael Schwingen */ 9381b20cccSMichael Schwingen enum uaddr { 9481b20cccSMichael Schwingen MTD_UADDR_NOT_SUPPORTED = 0, /* data width not supported */ 9581b20cccSMichael Schwingen MTD_UADDR_0x0555_0x02AA, 9681b20cccSMichael Schwingen MTD_UADDR_0x0555_0x0AAA, 9781b20cccSMichael Schwingen MTD_UADDR_0x5555_0x2AAA, 9881b20cccSMichael Schwingen MTD_UADDR_0x0AAA_0x0555, 9981b20cccSMichael Schwingen MTD_UADDR_DONT_CARE, /* Requires an arbitrary address */ 10081b20cccSMichael Schwingen MTD_UADDR_UNNECESSARY, /* Does not require any address */ 10181b20cccSMichael Schwingen }; 10281b20cccSMichael Schwingen 10381b20cccSMichael Schwingen 10481b20cccSMichael Schwingen struct unlock_addr { 10581b20cccSMichael Schwingen u32 addr1; 10681b20cccSMichael Schwingen u32 addr2; 10781b20cccSMichael Schwingen }; 10881b20cccSMichael Schwingen 10981b20cccSMichael Schwingen 11081b20cccSMichael Schwingen /* 11181b20cccSMichael Schwingen * I don't like the fact that the first entry in unlock_addrs[] 11281b20cccSMichael Schwingen * exists, but is for MTD_UADDR_NOT_SUPPORTED - and, therefore, 11381b20cccSMichael Schwingen * should not be used. The problem is that structures with 11481b20cccSMichael Schwingen * initializers have extra fields initialized to 0. It is _very_ 11581b20cccSMichael Schwingen * desireable to have the unlock address entries for unsupported 11681b20cccSMichael Schwingen * data widths automatically initialized - that means that 11781b20cccSMichael Schwingen * MTD_UADDR_NOT_SUPPORTED must be 0 and the first entry here 11881b20cccSMichael Schwingen * must go unused. 11981b20cccSMichael Schwingen */ 12081b20cccSMichael Schwingen static const struct unlock_addr unlock_addrs[] = { 12181b20cccSMichael Schwingen [MTD_UADDR_NOT_SUPPORTED] = { 12281b20cccSMichael Schwingen .addr1 = 0xffff, 12381b20cccSMichael Schwingen .addr2 = 0xffff 12481b20cccSMichael Schwingen }, 12581b20cccSMichael Schwingen 12681b20cccSMichael Schwingen [MTD_UADDR_0x0555_0x02AA] = { 12781b20cccSMichael Schwingen .addr1 = 0x0555, 12881b20cccSMichael Schwingen .addr2 = 0x02aa 12981b20cccSMichael Schwingen }, 13081b20cccSMichael Schwingen 13181b20cccSMichael Schwingen [MTD_UADDR_0x0555_0x0AAA] = { 13281b20cccSMichael Schwingen .addr1 = 0x0555, 13381b20cccSMichael Schwingen .addr2 = 0x0aaa 13481b20cccSMichael Schwingen }, 13581b20cccSMichael Schwingen 13681b20cccSMichael Schwingen [MTD_UADDR_0x5555_0x2AAA] = { 13781b20cccSMichael Schwingen .addr1 = 0x5555, 13881b20cccSMichael Schwingen .addr2 = 0x2aaa 13981b20cccSMichael Schwingen }, 14081b20cccSMichael Schwingen 14181b20cccSMichael Schwingen [MTD_UADDR_0x0AAA_0x0555] = { 14281b20cccSMichael Schwingen .addr1 = 0x0AAA, 14381b20cccSMichael Schwingen .addr2 = 0x0555 14481b20cccSMichael Schwingen }, 14581b20cccSMichael Schwingen 14681b20cccSMichael Schwingen [MTD_UADDR_DONT_CARE] = { 14781b20cccSMichael Schwingen .addr1 = 0x0000, /* Doesn't matter which address */ 14881b20cccSMichael Schwingen .addr2 = 0x0000 /* is used - must be last entry */ 14981b20cccSMichael Schwingen }, 15081b20cccSMichael Schwingen 15181b20cccSMichael Schwingen [MTD_UADDR_UNNECESSARY] = { 15281b20cccSMichael Schwingen .addr1 = 0x0000, 15381b20cccSMichael Schwingen .addr2 = 0x0000 15481b20cccSMichael Schwingen } 15581b20cccSMichael Schwingen }; 15681b20cccSMichael Schwingen 15781b20cccSMichael Schwingen 15881b20cccSMichael Schwingen struct amd_flash_info { 15981b20cccSMichael Schwingen const __u16 mfr_id; 16081b20cccSMichael Schwingen const __u16 dev_id; 16181b20cccSMichael Schwingen const char *name; 16281b20cccSMichael Schwingen const int DevSize; 16381b20cccSMichael Schwingen const int NumEraseRegions; 16481b20cccSMichael Schwingen const int CmdSet; 16581b20cccSMichael Schwingen const __u8 uaddr[4]; /* unlock addrs for 8, 16, 32, 64 */ 16681b20cccSMichael Schwingen const ulong regions[6]; 16781b20cccSMichael Schwingen }; 16881b20cccSMichael Schwingen 16981b20cccSMichael Schwingen #define ERASEINFO(size,blocks) (size<<8)|(blocks-1) 17081b20cccSMichael Schwingen 17181b20cccSMichael Schwingen #define SIZE_64KiB 16 17281b20cccSMichael Schwingen #define SIZE_128KiB 17 17381b20cccSMichael Schwingen #define SIZE_256KiB 18 17481b20cccSMichael Schwingen #define SIZE_512KiB 19 17581b20cccSMichael Schwingen #define SIZE_1MiB 20 17681b20cccSMichael Schwingen #define SIZE_2MiB 21 17781b20cccSMichael Schwingen #define SIZE_4MiB 22 17881b20cccSMichael Schwingen #define SIZE_8MiB 23 17981b20cccSMichael Schwingen 18081b20cccSMichael Schwingen static const struct amd_flash_info jedec_table[] = { 1816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FLASH_LEGACY_256Kx8 18281b20cccSMichael Schwingen { 18328745db9SStefan Roese .mfr_id = (u16)SST_MANUFACT, 18481b20cccSMichael Schwingen .dev_id = SST39LF020, 18581b20cccSMichael Schwingen .name = "SST 39LF020", 18681b20cccSMichael Schwingen .uaddr = { 18781b20cccSMichael Schwingen [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */ 18881b20cccSMichael Schwingen }, 18981b20cccSMichael Schwingen .DevSize = SIZE_256KiB, 19081b20cccSMichael Schwingen .CmdSet = P_ID_AMD_STD, 19181b20cccSMichael Schwingen .NumEraseRegions= 1, 19281b20cccSMichael Schwingen .regions = { 19381b20cccSMichael Schwingen ERASEINFO(0x01000,64), 19481b20cccSMichael Schwingen } 19581b20cccSMichael Schwingen }, 19681b20cccSMichael Schwingen #endif 1976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FLASH_LEGACY_512Kx8 19881b20cccSMichael Schwingen { 19928745db9SStefan Roese .mfr_id = (u16)AMD_MANUFACT, 20081b20cccSMichael Schwingen .dev_id = AM29LV040B, 20181b20cccSMichael Schwingen .name = "AMD AM29LV040B", 20281b20cccSMichael Schwingen .uaddr = { 20381b20cccSMichael Schwingen [0] = MTD_UADDR_0x0555_0x02AA /* x8 */ 20481b20cccSMichael Schwingen }, 20581b20cccSMichael Schwingen .DevSize = SIZE_512KiB, 20681b20cccSMichael Schwingen .CmdSet = P_ID_AMD_STD, 20781b20cccSMichael Schwingen .NumEraseRegions= 1, 20881b20cccSMichael Schwingen .regions = { 20981b20cccSMichael Schwingen ERASEINFO(0x10000,8), 21081b20cccSMichael Schwingen } 21181b20cccSMichael Schwingen }, 21281b20cccSMichael Schwingen { 21328745db9SStefan Roese .mfr_id = (u16)SST_MANUFACT, 21481b20cccSMichael Schwingen .dev_id = SST39LF040, 21581b20cccSMichael Schwingen .name = "SST 39LF040", 21681b20cccSMichael Schwingen .uaddr = { 21781b20cccSMichael Schwingen [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */ 21881b20cccSMichael Schwingen }, 21981b20cccSMichael Schwingen .DevSize = SIZE_512KiB, 22081b20cccSMichael Schwingen .CmdSet = P_ID_AMD_STD, 22181b20cccSMichael Schwingen .NumEraseRegions= 1, 22281b20cccSMichael Schwingen .regions = { 22381b20cccSMichael Schwingen ERASEINFO(0x01000,128), 22481b20cccSMichael Schwingen } 22581b20cccSMichael Schwingen }, 22694f9279fSNiklaus Giger { 22728745db9SStefan Roese .mfr_id = (u16)STM_MANUFACT, 22894f9279fSNiklaus Giger .dev_id = STM_ID_M29W040B, 22994f9279fSNiklaus Giger .name = "ST Micro M29W040B", 23094f9279fSNiklaus Giger .uaddr = { 23194f9279fSNiklaus Giger [0] = MTD_UADDR_0x0555_0x02AA /* x8 */ 23294f9279fSNiklaus Giger }, 23394f9279fSNiklaus Giger .DevSize = SIZE_512KiB, 23494f9279fSNiklaus Giger .CmdSet = P_ID_AMD_STD, 23594f9279fSNiklaus Giger .NumEraseRegions= 1, 23694f9279fSNiklaus Giger .regions = { 23794f9279fSNiklaus Giger ERASEINFO(0x10000,8), 23894f9279fSNiklaus Giger } 23994f9279fSNiklaus Giger }, 2403a7b2c21SNiklaus Giger { 2413a7b2c21SNiklaus Giger .mfr_id = (u16)MX_MANUFACT, 2423a7b2c21SNiklaus Giger .dev_id = MX29LV040, 2433a7b2c21SNiklaus Giger .name = "MXIC MX29LV040", 2443a7b2c21SNiklaus Giger .uaddr = { 2453a7b2c21SNiklaus Giger [0] = MTD_UADDR_0x0555_0x02AA /* x8 */ 2463a7b2c21SNiklaus Giger }, 2473a7b2c21SNiklaus Giger .DevSize = SIZE_512KiB, 2483a7b2c21SNiklaus Giger .CmdSet = P_ID_AMD_STD, 2493a7b2c21SNiklaus Giger .NumEraseRegions= 1, 2503a7b2c21SNiklaus Giger .regions = { 2513a7b2c21SNiklaus Giger ERASEINFO(0x10000, 8), 2523a7b2c21SNiklaus Giger } 2533a7b2c21SNiklaus Giger }, 2543a7b2c21SNiklaus Giger { 2553a7b2c21SNiklaus Giger .mfr_id = (u16)WINB_MANUFACT, 2563a7b2c21SNiklaus Giger .dev_id = W39L040A, 2573a7b2c21SNiklaus Giger .name = "WINBOND W39L040A", 2583a7b2c21SNiklaus Giger .uaddr = { 2593a7b2c21SNiklaus Giger [0] = MTD_UADDR_0x5555_0x2AAA /* x8 */ 2603a7b2c21SNiklaus Giger }, 2613a7b2c21SNiklaus Giger .DevSize = SIZE_512KiB, 2623a7b2c21SNiklaus Giger .CmdSet = P_ID_AMD_STD, 2633a7b2c21SNiklaus Giger .NumEraseRegions= 1, 2643a7b2c21SNiklaus Giger .regions = { 2653a7b2c21SNiklaus Giger ERASEINFO(0x10000, 8), 2663a7b2c21SNiklaus Giger } 2673a7b2c21SNiklaus Giger }, 2683a7b2c21SNiklaus Giger { 2693a7b2c21SNiklaus Giger .mfr_id = (u16)AMIC_MANUFACT, 2703a7b2c21SNiklaus Giger .dev_id = A29L040, 2713a7b2c21SNiklaus Giger .name = "AMIC A29L040", 2723a7b2c21SNiklaus Giger .uaddr = { 2733a7b2c21SNiklaus Giger [0] = MTD_UADDR_0x0555_0x02AA /* x8 */ 2743a7b2c21SNiklaus Giger }, 2753a7b2c21SNiklaus Giger .DevSize = SIZE_512KiB, 2763a7b2c21SNiklaus Giger .CmdSet = P_ID_AMD_STD, 2773a7b2c21SNiklaus Giger .NumEraseRegions= 1, 2783a7b2c21SNiklaus Giger .regions = { 2793a7b2c21SNiklaus Giger ERASEINFO(0x10000, 8), 2803a7b2c21SNiklaus Giger } 2813a7b2c21SNiklaus Giger }, 2823a7b2c21SNiklaus Giger { 2833a7b2c21SNiklaus Giger .mfr_id = (u16)EON_MANUFACT, 2843a7b2c21SNiklaus Giger .dev_id = EN29LV040A, 2853a7b2c21SNiklaus Giger .name = "EON EN29LV040A", 2863a7b2c21SNiklaus Giger .uaddr = { 2873a7b2c21SNiklaus Giger [0] = MTD_UADDR_0x0555_0x02AA /* x8 */ 2883a7b2c21SNiklaus Giger }, 2893a7b2c21SNiklaus Giger .DevSize = SIZE_512KiB, 2903a7b2c21SNiklaus Giger .CmdSet = P_ID_AMD_STD, 2913a7b2c21SNiklaus Giger .NumEraseRegions= 1, 2923a7b2c21SNiklaus Giger .regions = { 2933a7b2c21SNiklaus Giger ERASEINFO(0x10000, 8), 2943a7b2c21SNiklaus Giger } 2953a7b2c21SNiklaus Giger }, 29681b20cccSMichael Schwingen #endif 2976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FLASH_LEGACY_512Kx16 29890447ecbSTor Krill { 29928745db9SStefan Roese .mfr_id = (u16)AMD_MANUFACT, 3003b8b240dSDavid Müller .dev_id = AM29F400BB, 3013b8b240dSDavid Müller .name = "AMD AM29F400BB", 3023b8b240dSDavid Müller .uaddr = { 3033b8b240dSDavid Müller [1] = MTD_UADDR_0x0555_0x02AA /* x16 */ 3043b8b240dSDavid Müller }, 3053b8b240dSDavid Müller .DevSize = SIZE_512KiB, 3063b8b240dSDavid Müller .CmdSet = CFI_CMDSET_AMD_LEGACY, 3073b8b240dSDavid Müller .NumEraseRegions= 4, 3083b8b240dSDavid Müller .regions = { 3093b8b240dSDavid Müller ERASEINFO(0x04000, 1), 3103b8b240dSDavid Müller ERASEINFO(0x02000, 2), 3113b8b240dSDavid Müller ERASEINFO(0x08000, 1), 3123b8b240dSDavid Müller ERASEINFO(0x10000, 7), 3133b8b240dSDavid Müller } 3143b8b240dSDavid Müller }, 3153b8b240dSDavid Müller { 3163b8b240dSDavid Müller .mfr_id = (u16)AMD_MANUFACT, 31790447ecbSTor Krill .dev_id = AM29LV400BB, 31890447ecbSTor Krill .name = "AMD AM29LV400BB", 31990447ecbSTor Krill .uaddr = { 32090447ecbSTor Krill [1] = MTD_UADDR_0x0555_0x02AA /* x16 */ 32190447ecbSTor Krill }, 32290447ecbSTor Krill .DevSize = SIZE_512KiB, 32390447ecbSTor Krill .CmdSet = CFI_CMDSET_AMD_LEGACY, 32490447ecbSTor Krill .NumEraseRegions= 4, 32590447ecbSTor Krill .regions = { 32690447ecbSTor Krill ERASEINFO(0x04000,1), 32790447ecbSTor Krill ERASEINFO(0x02000,2), 32890447ecbSTor Krill ERASEINFO(0x08000,1), 32990447ecbSTor Krill ERASEINFO(0x10000,7), 33090447ecbSTor Krill } 33190447ecbSTor Krill }, 3327949839eSGuennadi Liakhovetski { 33328745db9SStefan Roese .mfr_id = (u16)AMD_MANUFACT, 3347949839eSGuennadi Liakhovetski .dev_id = AM29LV800BB, 3357949839eSGuennadi Liakhovetski .name = "AMD AM29LV800BB", 3367949839eSGuennadi Liakhovetski .uaddr = { 3377949839eSGuennadi Liakhovetski [1] = MTD_UADDR_0x0555_0x02AA /* x16 */ 3387949839eSGuennadi Liakhovetski }, 3397949839eSGuennadi Liakhovetski .DevSize = SIZE_1MiB, 3407949839eSGuennadi Liakhovetski .CmdSet = CFI_CMDSET_AMD_LEGACY, 3417949839eSGuennadi Liakhovetski .NumEraseRegions= 4, 3427949839eSGuennadi Liakhovetski .regions = { 3437949839eSGuennadi Liakhovetski ERASEINFO(0x04000, 1), 3447949839eSGuennadi Liakhovetski ERASEINFO(0x02000, 2), 3457949839eSGuennadi Liakhovetski ERASEINFO(0x08000, 1), 3467949839eSGuennadi Liakhovetski ERASEINFO(0x10000, 15), 3477949839eSGuennadi Liakhovetski } 3487949839eSGuennadi Liakhovetski }, 34990447ecbSTor Krill #endif 35081b20cccSMichael Schwingen }; 35181b20cccSMichael Schwingen 35281b20cccSMichael Schwingen static inline void fill_info(flash_info_t *info, const struct amd_flash_info *jedec_entry, ulong base) 35381b20cccSMichael Schwingen { 35481b20cccSMichael Schwingen int i,j; 35581b20cccSMichael Schwingen int sect_cnt; 35681b20cccSMichael Schwingen int size_ratio; 35781b20cccSMichael Schwingen int total_size; 35881b20cccSMichael Schwingen enum uaddr uaddr_idx; 35981b20cccSMichael Schwingen 36081b20cccSMichael Schwingen size_ratio = info->portwidth / info->chipwidth; 36181b20cccSMichael Schwingen 36281b20cccSMichael Schwingen debug("Found JEDEC Flash: %s\n", jedec_entry->name); 36381b20cccSMichael Schwingen info->vendor = jedec_entry->CmdSet; 36481b20cccSMichael Schwingen /* Todo: do we need device-specific timeouts? */ 36581b20cccSMichael Schwingen info->erase_blk_tout = 30000; 36681b20cccSMichael Schwingen info->buffer_write_tout = 1000; 36781b20cccSMichael Schwingen info->write_tout = 100; 36881b20cccSMichael Schwingen info->name = jedec_entry->name; 36981b20cccSMichael Schwingen 37081b20cccSMichael Schwingen /* copy unlock addresses from device table to CFI info struct. This 37181b20cccSMichael Schwingen is just here because the addresses are in the table anyway - if 37281b20cccSMichael Schwingen the flash is not detected due to wrong unlock addresses, 37381b20cccSMichael Schwingen flash_detect_legacy would have to try all of them before we even 37481b20cccSMichael Schwingen get here. */ 37581b20cccSMichael Schwingen switch(info->chipwidth) { 37681b20cccSMichael Schwingen case FLASH_CFI_8BIT: 37781b20cccSMichael Schwingen uaddr_idx = jedec_entry->uaddr[0]; 37881b20cccSMichael Schwingen break; 37981b20cccSMichael Schwingen case FLASH_CFI_16BIT: 38081b20cccSMichael Schwingen uaddr_idx = jedec_entry->uaddr[1]; 38181b20cccSMichael Schwingen break; 38281b20cccSMichael Schwingen case FLASH_CFI_32BIT: 38381b20cccSMichael Schwingen uaddr_idx = jedec_entry->uaddr[2]; 38481b20cccSMichael Schwingen break; 38581b20cccSMichael Schwingen default: 38681b20cccSMichael Schwingen uaddr_idx = MTD_UADDR_NOT_SUPPORTED; 38781b20cccSMichael Schwingen break; 38881b20cccSMichael Schwingen } 38981b20cccSMichael Schwingen 39081b20cccSMichael Schwingen debug("unlock address index %d\n", uaddr_idx); 39181b20cccSMichael Schwingen info->addr_unlock1 = unlock_addrs[uaddr_idx].addr1; 39281b20cccSMichael Schwingen info->addr_unlock2 = unlock_addrs[uaddr_idx].addr2; 393*f382b7c5SMarek Vasut debug("unlock addresses are 0x%lx/0x%lx\n", 394*f382b7c5SMarek Vasut info->addr_unlock1, info->addr_unlock2); 39581b20cccSMichael Schwingen 39681b20cccSMichael Schwingen sect_cnt = 0; 39781b20cccSMichael Schwingen total_size = 0; 39881b20cccSMichael Schwingen for (i = 0; i < jedec_entry->NumEraseRegions; i++) { 39981b20cccSMichael Schwingen ulong erase_region_size = jedec_entry->regions[i] >> 8; 40081b20cccSMichael Schwingen ulong erase_region_count = (jedec_entry->regions[i] & 0xff) + 1; 40181b20cccSMichael Schwingen 40281b20cccSMichael Schwingen total_size += erase_region_size * erase_region_count; 403*f382b7c5SMarek Vasut debug("erase_region_count = %ld erase_region_size = %ld\n", 40481b20cccSMichael Schwingen erase_region_count, erase_region_size); 40581b20cccSMichael Schwingen for (j = 0; j < erase_region_count; j++) { 4066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD if (sect_cnt >= CONFIG_SYS_MAX_FLASH_SECT) { 40781b20cccSMichael Schwingen printf("ERROR: too many flash sectors\n"); 40881b20cccSMichael Schwingen break; 40981b20cccSMichael Schwingen } 41081b20cccSMichael Schwingen info->start[sect_cnt] = base; 41181b20cccSMichael Schwingen base += (erase_region_size * size_ratio); 41281b20cccSMichael Schwingen sect_cnt++; 41381b20cccSMichael Schwingen } 41481b20cccSMichael Schwingen } 41581b20cccSMichael Schwingen info->sector_count = sect_cnt; 41681b20cccSMichael Schwingen info->size = total_size * size_ratio; 41781b20cccSMichael Schwingen } 41881b20cccSMichael Schwingen 41981b20cccSMichael Schwingen /*----------------------------------------------------------------------- 42081b20cccSMichael Schwingen * match jedec ids against table. If a match is found, fill flash_info entry 42181b20cccSMichael Schwingen */ 42281b20cccSMichael Schwingen int jedec_flash_match(flash_info_t *info, ulong base) 42381b20cccSMichael Schwingen { 42481b20cccSMichael Schwingen int ret = 0; 42581b20cccSMichael Schwingen int i; 42681b20cccSMichael Schwingen ulong mask = 0xFFFF; 42781b20cccSMichael Schwingen if (info->chipwidth == 1) 42881b20cccSMichael Schwingen mask = 0xFF; 42981b20cccSMichael Schwingen 43081b20cccSMichael Schwingen for (i = 0; i < ARRAY_SIZE(jedec_table); i++) { 43181b20cccSMichael Schwingen if ((jedec_table[i].mfr_id & mask) == (info->manufacturer_id & mask) && 43281b20cccSMichael Schwingen (jedec_table[i].dev_id & mask) == (info->device_id & mask)) { 43381b20cccSMichael Schwingen fill_info(info, &jedec_table[i], base); 43481b20cccSMichael Schwingen ret = 1; 43581b20cccSMichael Schwingen break; 43681b20cccSMichael Schwingen } 43781b20cccSMichael Schwingen } 43881b20cccSMichael Schwingen return ret; 43981b20cccSMichael Schwingen } 440