xref: /rk3399_rockchip-uboot/drivers/mtd/jedec_flash.c (revision 3a7b2c21fb08b022e3e624cd071002b4aaed1606)
181b20cccSMichael Schwingen /*
281b20cccSMichael Schwingen  * (C) Copyright 2007
381b20cccSMichael Schwingen  * Michael Schwingen, <michael@schwingen.org>
481b20cccSMichael Schwingen  *
581b20cccSMichael Schwingen  * based in great part on jedec_probe.c from linux kernel:
681b20cccSMichael Schwingen  * (C) 2000 Red Hat. GPL'd.
781b20cccSMichael Schwingen  * Occasionally maintained by Thayne Harbaugh tharbaugh at lnxi dot com
881b20cccSMichael Schwingen  *
981b20cccSMichael Schwingen  * See file CREDITS for list of people who contributed to this
1081b20cccSMichael Schwingen  * project.
1181b20cccSMichael Schwingen  *
1281b20cccSMichael Schwingen  * This program is free software; you can redistribute it and/or
1381b20cccSMichael Schwingen  * modify it under the terms of the GNU General Public License as
1481b20cccSMichael Schwingen  * published by the Free Software Foundation; either version 2 of
1581b20cccSMichael Schwingen  * the License, or (at your option) any later version.
1681b20cccSMichael Schwingen  *
1781b20cccSMichael Schwingen  * This program is distributed in the hope that it will be useful,
1881b20cccSMichael Schwingen  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1981b20cccSMichael Schwingen  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.	 See the
2081b20cccSMichael Schwingen  * GNU General Public License for more details.
2181b20cccSMichael Schwingen  *
2281b20cccSMichael Schwingen  * You should have received a copy of the GNU General Public License
2381b20cccSMichael Schwingen  * along with this program; if not, write to the Free Software
2481b20cccSMichael Schwingen  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
2581b20cccSMichael Schwingen  * MA 02111-1307 USA
2681b20cccSMichael Schwingen  *
2781b20cccSMichael Schwingen  */
2881b20cccSMichael Schwingen 
2981b20cccSMichael Schwingen /* The DEBUG define must be before common to enable debugging */
3081b20cccSMichael Schwingen /*#define DEBUG*/
3181b20cccSMichael Schwingen 
3281b20cccSMichael Schwingen #include <common.h>
3381b20cccSMichael Schwingen #include <asm/processor.h>
3481b20cccSMichael Schwingen #include <asm/io.h>
3581b20cccSMichael Schwingen #include <asm/byteorder.h>
3681b20cccSMichael Schwingen #include <environment.h>
3781b20cccSMichael Schwingen 
3881b20cccSMichael Schwingen #define P_ID_AMD_STD CFI_CMDSET_AMD_LEGACY
3981b20cccSMichael Schwingen 
4081b20cccSMichael Schwingen /* AMD */
410192d7d5SStefan Roese #define AM29DL800BB	0x22CB
4281b20cccSMichael Schwingen #define AM29DL800BT	0x224A
4381b20cccSMichael Schwingen 
4481b20cccSMichael Schwingen #define AM29F800BB	0x2258
4581b20cccSMichael Schwingen #define AM29F800BT	0x22D6
4681b20cccSMichael Schwingen #define AM29LV400BB	0x22BA
4781b20cccSMichael Schwingen #define AM29LV400BT	0x22B9
4881b20cccSMichael Schwingen #define AM29LV800BB	0x225B
4981b20cccSMichael Schwingen #define AM29LV800BT	0x22DA
5081b20cccSMichael Schwingen #define AM29LV160DT	0x22C4
5181b20cccSMichael Schwingen #define AM29LV160DB	0x2249
5281b20cccSMichael Schwingen #define AM29F017D	0x003D
5381b20cccSMichael Schwingen #define AM29F016D	0x00AD
5481b20cccSMichael Schwingen #define AM29F080	0x00D5
5581b20cccSMichael Schwingen #define AM29F040	0x00A4
5681b20cccSMichael Schwingen #define AM29LV040B	0x004F
5781b20cccSMichael Schwingen #define AM29F032B	0x0041
5881b20cccSMichael Schwingen #define AM29F002T	0x00B0
5981b20cccSMichael Schwingen 
6081b20cccSMichael Schwingen /* SST */
6181b20cccSMichael Schwingen #define SST39LF800	0x2781
6281b20cccSMichael Schwingen #define SST39LF160	0x2782
6381b20cccSMichael Schwingen #define SST39VF1601	0x234b
6481b20cccSMichael Schwingen #define SST39LF512	0x00D4
6581b20cccSMichael Schwingen #define SST39LF010	0x00D5
6681b20cccSMichael Schwingen #define SST39LF020	0x00D6
6781b20cccSMichael Schwingen #define SST39LF040	0x00D7
6881b20cccSMichael Schwingen #define SST39SF010A	0x00B5
6981b20cccSMichael Schwingen #define SST39SF020A	0x00B6
7081b20cccSMichael Schwingen 
71*3a7b2c21SNiklaus Giger /* MXIC */
72*3a7b2c21SNiklaus Giger #define MX29LV040	0x004F
73*3a7b2c21SNiklaus Giger 
74*3a7b2c21SNiklaus Giger /* WINBOND */
75*3a7b2c21SNiklaus Giger #define W39L040A	0x00D6
76*3a7b2c21SNiklaus Giger 
77*3a7b2c21SNiklaus Giger /* AMIC */
78*3a7b2c21SNiklaus Giger #define A29L040		0x0092
79*3a7b2c21SNiklaus Giger 
80*3a7b2c21SNiklaus Giger /* EON */
81*3a7b2c21SNiklaus Giger #define EN29LV040A	0x004F
8281b20cccSMichael Schwingen 
8381b20cccSMichael Schwingen /*
8481b20cccSMichael Schwingen  * Unlock address sets for AMD command sets.
8581b20cccSMichael Schwingen  * Intel command sets use the MTD_UADDR_UNNECESSARY.
8681b20cccSMichael Schwingen  * Each identifier, except MTD_UADDR_UNNECESSARY, and
8781b20cccSMichael Schwingen  * MTD_UADDR_NO_SUPPORT must be defined below in unlock_addrs[].
8881b20cccSMichael Schwingen  * MTD_UADDR_NOT_SUPPORTED must be 0 so that structure
8981b20cccSMichael Schwingen  * initialization need not require initializing all of the
9081b20cccSMichael Schwingen  * unlock addresses for all bit widths.
9181b20cccSMichael Schwingen  */
9281b20cccSMichael Schwingen enum uaddr {
9381b20cccSMichael Schwingen 	MTD_UADDR_NOT_SUPPORTED = 0,	/* data width not supported */
9481b20cccSMichael Schwingen 	MTD_UADDR_0x0555_0x02AA,
9581b20cccSMichael Schwingen 	MTD_UADDR_0x0555_0x0AAA,
9681b20cccSMichael Schwingen 	MTD_UADDR_0x5555_0x2AAA,
9781b20cccSMichael Schwingen 	MTD_UADDR_0x0AAA_0x0555,
9881b20cccSMichael Schwingen 	MTD_UADDR_DONT_CARE,		/* Requires an arbitrary address */
9981b20cccSMichael Schwingen 	MTD_UADDR_UNNECESSARY,		/* Does not require any address */
10081b20cccSMichael Schwingen };
10181b20cccSMichael Schwingen 
10281b20cccSMichael Schwingen 
10381b20cccSMichael Schwingen struct unlock_addr {
10481b20cccSMichael Schwingen 	u32 addr1;
10581b20cccSMichael Schwingen 	u32 addr2;
10681b20cccSMichael Schwingen };
10781b20cccSMichael Schwingen 
10881b20cccSMichael Schwingen 
10981b20cccSMichael Schwingen /*
11081b20cccSMichael Schwingen  * I don't like the fact that the first entry in unlock_addrs[]
11181b20cccSMichael Schwingen  * exists, but is for MTD_UADDR_NOT_SUPPORTED - and, therefore,
11281b20cccSMichael Schwingen  * should not be used.  The  problem is that structures with
11381b20cccSMichael Schwingen  * initializers have extra fields initialized to 0.  It is _very_
11481b20cccSMichael Schwingen  * desireable to have the unlock address entries for unsupported
11581b20cccSMichael Schwingen  * data widths automatically initialized - that means that
11681b20cccSMichael Schwingen  * MTD_UADDR_NOT_SUPPORTED must be 0 and the first entry here
11781b20cccSMichael Schwingen  * must go unused.
11881b20cccSMichael Schwingen  */
11981b20cccSMichael Schwingen static const struct unlock_addr  unlock_addrs[] = {
12081b20cccSMichael Schwingen 	[MTD_UADDR_NOT_SUPPORTED] = {
12181b20cccSMichael Schwingen 		.addr1 = 0xffff,
12281b20cccSMichael Schwingen 		.addr2 = 0xffff
12381b20cccSMichael Schwingen 	},
12481b20cccSMichael Schwingen 
12581b20cccSMichael Schwingen 	[MTD_UADDR_0x0555_0x02AA] = {
12681b20cccSMichael Schwingen 		.addr1 = 0x0555,
12781b20cccSMichael Schwingen 		.addr2 = 0x02aa
12881b20cccSMichael Schwingen 	},
12981b20cccSMichael Schwingen 
13081b20cccSMichael Schwingen 	[MTD_UADDR_0x0555_0x0AAA] = {
13181b20cccSMichael Schwingen 		.addr1 = 0x0555,
13281b20cccSMichael Schwingen 		.addr2 = 0x0aaa
13381b20cccSMichael Schwingen 	},
13481b20cccSMichael Schwingen 
13581b20cccSMichael Schwingen 	[MTD_UADDR_0x5555_0x2AAA] = {
13681b20cccSMichael Schwingen 		.addr1 = 0x5555,
13781b20cccSMichael Schwingen 		.addr2 = 0x2aaa
13881b20cccSMichael Schwingen 	},
13981b20cccSMichael Schwingen 
14081b20cccSMichael Schwingen 	[MTD_UADDR_0x0AAA_0x0555] = {
14181b20cccSMichael Schwingen 		.addr1 = 0x0AAA,
14281b20cccSMichael Schwingen 		.addr2 = 0x0555
14381b20cccSMichael Schwingen 	},
14481b20cccSMichael Schwingen 
14581b20cccSMichael Schwingen 	[MTD_UADDR_DONT_CARE] = {
14681b20cccSMichael Schwingen 		.addr1 = 0x0000,      /* Doesn't matter which address */
14781b20cccSMichael Schwingen 		.addr2 = 0x0000       /* is used - must be last entry */
14881b20cccSMichael Schwingen 	},
14981b20cccSMichael Schwingen 
15081b20cccSMichael Schwingen 	[MTD_UADDR_UNNECESSARY] = {
15181b20cccSMichael Schwingen 		.addr1 = 0x0000,
15281b20cccSMichael Schwingen 		.addr2 = 0x0000
15381b20cccSMichael Schwingen 	}
15481b20cccSMichael Schwingen };
15581b20cccSMichael Schwingen 
15681b20cccSMichael Schwingen 
15781b20cccSMichael Schwingen struct amd_flash_info {
15881b20cccSMichael Schwingen 	const __u16 mfr_id;
15981b20cccSMichael Schwingen 	const __u16 dev_id;
16081b20cccSMichael Schwingen 	const char *name;
16181b20cccSMichael Schwingen 	const int DevSize;
16281b20cccSMichael Schwingen 	const int NumEraseRegions;
16381b20cccSMichael Schwingen 	const int CmdSet;
16481b20cccSMichael Schwingen 	const __u8 uaddr[4];		/* unlock addrs for 8, 16, 32, 64 */
16581b20cccSMichael Schwingen 	const ulong regions[6];
16681b20cccSMichael Schwingen };
16781b20cccSMichael Schwingen 
16881b20cccSMichael Schwingen #define ERASEINFO(size,blocks) (size<<8)|(blocks-1)
16981b20cccSMichael Schwingen 
17081b20cccSMichael Schwingen #define SIZE_64KiB  16
17181b20cccSMichael Schwingen #define SIZE_128KiB 17
17281b20cccSMichael Schwingen #define SIZE_256KiB 18
17381b20cccSMichael Schwingen #define SIZE_512KiB 19
17481b20cccSMichael Schwingen #define SIZE_1MiB   20
17581b20cccSMichael Schwingen #define SIZE_2MiB   21
17681b20cccSMichael Schwingen #define SIZE_4MiB   22
17781b20cccSMichael Schwingen #define SIZE_8MiB   23
17881b20cccSMichael Schwingen 
17981b20cccSMichael Schwingen static const struct amd_flash_info jedec_table[] = {
1806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FLASH_LEGACY_256Kx8
18181b20cccSMichael Schwingen 	{
18228745db9SStefan Roese 		.mfr_id		= (u16)SST_MANUFACT,
18381b20cccSMichael Schwingen 		.dev_id		= SST39LF020,
18481b20cccSMichael Schwingen 		.name		= "SST 39LF020",
18581b20cccSMichael Schwingen 		.uaddr		= {
18681b20cccSMichael Schwingen 			[0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
18781b20cccSMichael Schwingen 		},
18881b20cccSMichael Schwingen 		.DevSize	= SIZE_256KiB,
18981b20cccSMichael Schwingen 		.CmdSet		= P_ID_AMD_STD,
19081b20cccSMichael Schwingen 		.NumEraseRegions= 1,
19181b20cccSMichael Schwingen 		.regions	= {
19281b20cccSMichael Schwingen 			ERASEINFO(0x01000,64),
19381b20cccSMichael Schwingen 		}
19481b20cccSMichael Schwingen 	},
19581b20cccSMichael Schwingen #endif
1966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FLASH_LEGACY_512Kx8
19781b20cccSMichael Schwingen 	{
19828745db9SStefan Roese 		.mfr_id		= (u16)AMD_MANUFACT,
19981b20cccSMichael Schwingen 		.dev_id		= AM29LV040B,
20081b20cccSMichael Schwingen 		.name		= "AMD AM29LV040B",
20181b20cccSMichael Schwingen 		.uaddr		= {
20281b20cccSMichael Schwingen 			[0] = MTD_UADDR_0x0555_0x02AA /* x8 */
20381b20cccSMichael Schwingen 		},
20481b20cccSMichael Schwingen 		.DevSize	= SIZE_512KiB,
20581b20cccSMichael Schwingen 		.CmdSet		= P_ID_AMD_STD,
20681b20cccSMichael Schwingen 		.NumEraseRegions= 1,
20781b20cccSMichael Schwingen 		.regions	= {
20881b20cccSMichael Schwingen 			ERASEINFO(0x10000,8),
20981b20cccSMichael Schwingen 		}
21081b20cccSMichael Schwingen 	},
21181b20cccSMichael Schwingen 	{
21228745db9SStefan Roese 		.mfr_id		= (u16)SST_MANUFACT,
21381b20cccSMichael Schwingen 		.dev_id		= SST39LF040,
21481b20cccSMichael Schwingen 		.name		= "SST 39LF040",
21581b20cccSMichael Schwingen 		.uaddr		= {
21681b20cccSMichael Schwingen 			[0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
21781b20cccSMichael Schwingen 		},
21881b20cccSMichael Schwingen 		.DevSize	= SIZE_512KiB,
21981b20cccSMichael Schwingen 		.CmdSet		= P_ID_AMD_STD,
22081b20cccSMichael Schwingen 		.NumEraseRegions= 1,
22181b20cccSMichael Schwingen 		.regions	= {
22281b20cccSMichael Schwingen 			ERASEINFO(0x01000,128),
22381b20cccSMichael Schwingen 		}
22481b20cccSMichael Schwingen 	},
22594f9279fSNiklaus Giger 	{
22628745db9SStefan Roese 		.mfr_id		= (u16)STM_MANUFACT,
22794f9279fSNiklaus Giger 		.dev_id		= STM_ID_M29W040B,
22894f9279fSNiklaus Giger 		.name		= "ST Micro M29W040B",
22994f9279fSNiklaus Giger 		.uaddr		= {
23094f9279fSNiklaus Giger 			[0] = MTD_UADDR_0x0555_0x02AA /* x8 */
23194f9279fSNiklaus Giger 		},
23294f9279fSNiklaus Giger 		.DevSize	= SIZE_512KiB,
23394f9279fSNiklaus Giger 		.CmdSet		= P_ID_AMD_STD,
23494f9279fSNiklaus Giger 		.NumEraseRegions= 1,
23594f9279fSNiklaus Giger 		.regions	= {
23694f9279fSNiklaus Giger 			ERASEINFO(0x10000,8),
23794f9279fSNiklaus Giger 		}
23894f9279fSNiklaus Giger 	},
239*3a7b2c21SNiklaus Giger 	{
240*3a7b2c21SNiklaus Giger 		.mfr_id		= (u16)MX_MANUFACT,
241*3a7b2c21SNiklaus Giger 		.dev_id		= MX29LV040,
242*3a7b2c21SNiklaus Giger 		.name		= "MXIC MX29LV040",
243*3a7b2c21SNiklaus Giger 		.uaddr		= {
244*3a7b2c21SNiklaus Giger 			[0] = MTD_UADDR_0x0555_0x02AA /* x8 */
245*3a7b2c21SNiklaus Giger 		},
246*3a7b2c21SNiklaus Giger 		.DevSize	= SIZE_512KiB,
247*3a7b2c21SNiklaus Giger 		.CmdSet		= P_ID_AMD_STD,
248*3a7b2c21SNiklaus Giger 		.NumEraseRegions= 1,
249*3a7b2c21SNiklaus Giger 		.regions	= {
250*3a7b2c21SNiklaus Giger 			ERASEINFO(0x10000, 8),
251*3a7b2c21SNiklaus Giger 		}
252*3a7b2c21SNiklaus Giger 	},
253*3a7b2c21SNiklaus Giger 	{
254*3a7b2c21SNiklaus Giger 		.mfr_id		= (u16)WINB_MANUFACT,
255*3a7b2c21SNiklaus Giger 		.dev_id		= W39L040A,
256*3a7b2c21SNiklaus Giger 		.name		= "WINBOND W39L040A",
257*3a7b2c21SNiklaus Giger 		.uaddr		= {
258*3a7b2c21SNiklaus Giger 			[0] = MTD_UADDR_0x5555_0x2AAA /* x8 */
259*3a7b2c21SNiklaus Giger 		},
260*3a7b2c21SNiklaus Giger 		.DevSize	= SIZE_512KiB,
261*3a7b2c21SNiklaus Giger 		.CmdSet		= P_ID_AMD_STD,
262*3a7b2c21SNiklaus Giger 		.NumEraseRegions= 1,
263*3a7b2c21SNiklaus Giger 		.regions	= {
264*3a7b2c21SNiklaus Giger 			ERASEINFO(0x10000, 8),
265*3a7b2c21SNiklaus Giger 		}
266*3a7b2c21SNiklaus Giger 	},
267*3a7b2c21SNiklaus Giger 	{
268*3a7b2c21SNiklaus Giger 		.mfr_id		= (u16)AMIC_MANUFACT,
269*3a7b2c21SNiklaus Giger 		.dev_id		= A29L040,
270*3a7b2c21SNiklaus Giger 		.name		= "AMIC A29L040",
271*3a7b2c21SNiklaus Giger 		.uaddr		= {
272*3a7b2c21SNiklaus Giger 			[0] = MTD_UADDR_0x0555_0x02AA /* x8 */
273*3a7b2c21SNiklaus Giger 		},
274*3a7b2c21SNiklaus Giger 		.DevSize	= SIZE_512KiB,
275*3a7b2c21SNiklaus Giger 		.CmdSet		= P_ID_AMD_STD,
276*3a7b2c21SNiklaus Giger 		.NumEraseRegions= 1,
277*3a7b2c21SNiklaus Giger 		.regions	= {
278*3a7b2c21SNiklaus Giger 			ERASEINFO(0x10000, 8),
279*3a7b2c21SNiklaus Giger 		}
280*3a7b2c21SNiklaus Giger 	},
281*3a7b2c21SNiklaus Giger 	{
282*3a7b2c21SNiklaus Giger 		.mfr_id		= (u16)EON_MANUFACT,
283*3a7b2c21SNiklaus Giger 		.dev_id		= EN29LV040A,
284*3a7b2c21SNiklaus Giger 		.name		= "EON EN29LV040A",
285*3a7b2c21SNiklaus Giger 		.uaddr		= {
286*3a7b2c21SNiklaus Giger 			[0] = MTD_UADDR_0x0555_0x02AA /* x8 */
287*3a7b2c21SNiklaus Giger 		},
288*3a7b2c21SNiklaus Giger 		.DevSize	= SIZE_512KiB,
289*3a7b2c21SNiklaus Giger 		.CmdSet		= P_ID_AMD_STD,
290*3a7b2c21SNiklaus Giger 		.NumEraseRegions= 1,
291*3a7b2c21SNiklaus Giger 		.regions	= {
292*3a7b2c21SNiklaus Giger 			ERASEINFO(0x10000, 8),
293*3a7b2c21SNiklaus Giger 		}
294*3a7b2c21SNiklaus Giger 	},
29581b20cccSMichael Schwingen #endif
2966d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FLASH_LEGACY_512Kx16
29790447ecbSTor Krill 	{
29828745db9SStefan Roese 		.mfr_id		= (u16)AMD_MANUFACT,
29990447ecbSTor Krill 		.dev_id		= AM29LV400BB,
30090447ecbSTor Krill 		.name		= "AMD AM29LV400BB",
30190447ecbSTor Krill 		.uaddr		= {
30290447ecbSTor Krill 			[1] = MTD_UADDR_0x0555_0x02AA /* x16 */
30390447ecbSTor Krill 		},
30490447ecbSTor Krill 		.DevSize	= SIZE_512KiB,
30590447ecbSTor Krill 		.CmdSet		= CFI_CMDSET_AMD_LEGACY,
30690447ecbSTor Krill 		.NumEraseRegions= 4,
30790447ecbSTor Krill 		.regions	= {
30890447ecbSTor Krill 			ERASEINFO(0x04000,1),
30990447ecbSTor Krill 			ERASEINFO(0x02000,2),
31090447ecbSTor Krill 			ERASEINFO(0x08000,1),
31190447ecbSTor Krill 			ERASEINFO(0x10000,7),
31290447ecbSTor Krill 		}
31390447ecbSTor Krill 	},
3147949839eSGuennadi Liakhovetski 	{
31528745db9SStefan Roese 		.mfr_id		= (u16)AMD_MANUFACT,
3167949839eSGuennadi Liakhovetski 		.dev_id		= AM29LV800BB,
3177949839eSGuennadi Liakhovetski 		.name		= "AMD AM29LV800BB",
3187949839eSGuennadi Liakhovetski 		.uaddr		= {
3197949839eSGuennadi Liakhovetski 			[1] = MTD_UADDR_0x0555_0x02AA /* x16 */
3207949839eSGuennadi Liakhovetski 		},
3217949839eSGuennadi Liakhovetski 		.DevSize	= SIZE_1MiB,
3227949839eSGuennadi Liakhovetski 		.CmdSet		= CFI_CMDSET_AMD_LEGACY,
3237949839eSGuennadi Liakhovetski 		.NumEraseRegions= 4,
3247949839eSGuennadi Liakhovetski 		.regions	= {
3257949839eSGuennadi Liakhovetski 			ERASEINFO(0x04000, 1),
3267949839eSGuennadi Liakhovetski 			ERASEINFO(0x02000, 2),
3277949839eSGuennadi Liakhovetski 			ERASEINFO(0x08000, 1),
3287949839eSGuennadi Liakhovetski 			ERASEINFO(0x10000, 15),
3297949839eSGuennadi Liakhovetski 		}
3307949839eSGuennadi Liakhovetski 	},
33190447ecbSTor Krill #endif
33281b20cccSMichael Schwingen };
33381b20cccSMichael Schwingen 
33481b20cccSMichael Schwingen static inline void fill_info(flash_info_t *info, const struct amd_flash_info *jedec_entry, ulong base)
33581b20cccSMichael Schwingen {
33681b20cccSMichael Schwingen 	int i,j;
33781b20cccSMichael Schwingen 	int sect_cnt;
33881b20cccSMichael Schwingen 	int size_ratio;
33981b20cccSMichael Schwingen 	int total_size;
34081b20cccSMichael Schwingen 	enum uaddr uaddr_idx;
34181b20cccSMichael Schwingen 
34281b20cccSMichael Schwingen 	size_ratio = info->portwidth / info->chipwidth;
34381b20cccSMichael Schwingen 
34481b20cccSMichael Schwingen 	debug("Found JEDEC Flash: %s\n", jedec_entry->name);
34581b20cccSMichael Schwingen 	info->vendor = jedec_entry->CmdSet;
34681b20cccSMichael Schwingen 	/* Todo: do we need device-specific timeouts? */
34781b20cccSMichael Schwingen 	info->erase_blk_tout = 30000;
34881b20cccSMichael Schwingen 	info->buffer_write_tout = 1000;
34981b20cccSMichael Schwingen 	info->write_tout = 100;
35081b20cccSMichael Schwingen 	info->name = jedec_entry->name;
35181b20cccSMichael Schwingen 
35281b20cccSMichael Schwingen 	/* copy unlock addresses from device table to CFI info struct. This
35381b20cccSMichael Schwingen 	   is just here because the addresses are in the table anyway - if
35481b20cccSMichael Schwingen 	   the flash is not detected due to wrong unlock addresses,
35581b20cccSMichael Schwingen 	   flash_detect_legacy would have to try all of them before we even
35681b20cccSMichael Schwingen 	   get here. */
35781b20cccSMichael Schwingen 	switch(info->chipwidth) {
35881b20cccSMichael Schwingen 	case FLASH_CFI_8BIT:
35981b20cccSMichael Schwingen 		uaddr_idx = jedec_entry->uaddr[0];
36081b20cccSMichael Schwingen 		break;
36181b20cccSMichael Schwingen 	case FLASH_CFI_16BIT:
36281b20cccSMichael Schwingen 		uaddr_idx = jedec_entry->uaddr[1];
36381b20cccSMichael Schwingen 		break;
36481b20cccSMichael Schwingen 	case FLASH_CFI_32BIT:
36581b20cccSMichael Schwingen 		uaddr_idx = jedec_entry->uaddr[2];
36681b20cccSMichael Schwingen 		break;
36781b20cccSMichael Schwingen 	default:
36881b20cccSMichael Schwingen 		uaddr_idx = MTD_UADDR_NOT_SUPPORTED;
36981b20cccSMichael Schwingen 		break;
37081b20cccSMichael Schwingen 	}
37181b20cccSMichael Schwingen 
37281b20cccSMichael Schwingen 	debug("unlock address index %d\n", uaddr_idx);
37381b20cccSMichael Schwingen 	info->addr_unlock1 = unlock_addrs[uaddr_idx].addr1;
37481b20cccSMichael Schwingen 	info->addr_unlock2 = unlock_addrs[uaddr_idx].addr2;
37581b20cccSMichael Schwingen 	debug("unlock addresses are 0x%x/0x%x\n", info->addr_unlock1, info->addr_unlock2);
37681b20cccSMichael Schwingen 
37781b20cccSMichael Schwingen 	sect_cnt = 0;
37881b20cccSMichael Schwingen 	total_size = 0;
37981b20cccSMichael Schwingen 	for (i = 0; i < jedec_entry->NumEraseRegions; i++) {
38081b20cccSMichael Schwingen 		ulong erase_region_size = jedec_entry->regions[i] >> 8;
38181b20cccSMichael Schwingen 		ulong erase_region_count = (jedec_entry->regions[i] & 0xff) + 1;
38281b20cccSMichael Schwingen 
38381b20cccSMichael Schwingen 		total_size += erase_region_size * erase_region_count;
38481b20cccSMichael Schwingen 		debug ("erase_region_count = %d erase_region_size = %d\n",
38581b20cccSMichael Schwingen 		       erase_region_count, erase_region_size);
38681b20cccSMichael Schwingen 		for (j = 0; j < erase_region_count; j++) {
3876d0f6bcfSJean-Christophe PLAGNIOL-VILLARD 			if (sect_cnt >= CONFIG_SYS_MAX_FLASH_SECT) {
38881b20cccSMichael Schwingen 				printf("ERROR: too many flash sectors\n");
38981b20cccSMichael Schwingen 				break;
39081b20cccSMichael Schwingen 			}
39181b20cccSMichael Schwingen 			info->start[sect_cnt] = base;
39281b20cccSMichael Schwingen 			base += (erase_region_size * size_ratio);
39381b20cccSMichael Schwingen 			sect_cnt++;
39481b20cccSMichael Schwingen 		}
39581b20cccSMichael Schwingen 	}
39681b20cccSMichael Schwingen 	info->sector_count = sect_cnt;
39781b20cccSMichael Schwingen 	info->size = total_size * size_ratio;
39881b20cccSMichael Schwingen }
39981b20cccSMichael Schwingen 
40081b20cccSMichael Schwingen /*-----------------------------------------------------------------------
40181b20cccSMichael Schwingen  * match jedec ids against table. If a match is found, fill flash_info entry
40281b20cccSMichael Schwingen  */
40381b20cccSMichael Schwingen int jedec_flash_match(flash_info_t *info, ulong base)
40481b20cccSMichael Schwingen {
40581b20cccSMichael Schwingen 	int ret = 0;
40681b20cccSMichael Schwingen 	int i;
40781b20cccSMichael Schwingen 	ulong mask = 0xFFFF;
40881b20cccSMichael Schwingen 	if (info->chipwidth == 1)
40981b20cccSMichael Schwingen 		mask = 0xFF;
41081b20cccSMichael Schwingen 
41181b20cccSMichael Schwingen 	for (i = 0; i < ARRAY_SIZE(jedec_table); i++) {
41281b20cccSMichael Schwingen 		if ((jedec_table[i].mfr_id & mask) == (info->manufacturer_id & mask) &&
41381b20cccSMichael Schwingen 		    (jedec_table[i].dev_id & mask) == (info->device_id & mask)) {
41481b20cccSMichael Schwingen 			fill_info(info, &jedec_table[i], base);
41581b20cccSMichael Schwingen 			ret = 1;
41681b20cccSMichael Schwingen 			break;
41781b20cccSMichael Schwingen 		}
41881b20cccSMichael Schwingen 	}
41981b20cccSMichael Schwingen 	return ret;
42081b20cccSMichael Schwingen }
421