159829cc1SJean-Christophe PLAGNIOL-VILLARD /* 259829cc1SJean-Christophe PLAGNIOL-VILLARD * (C) Copyright 2002-2004 359829cc1SJean-Christophe PLAGNIOL-VILLARD * Brad Kemp, Seranoa Networks, Brad.Kemp@seranoa.com 459829cc1SJean-Christophe PLAGNIOL-VILLARD * 559829cc1SJean-Christophe PLAGNIOL-VILLARD * Copyright (C) 2003 Arabella Software Ltd. 659829cc1SJean-Christophe PLAGNIOL-VILLARD * Yuli Barcohen <yuli@arabellasw.com> 759829cc1SJean-Christophe PLAGNIOL-VILLARD * 859829cc1SJean-Christophe PLAGNIOL-VILLARD * Copyright (C) 2004 959829cc1SJean-Christophe PLAGNIOL-VILLARD * Ed Okerson 1059829cc1SJean-Christophe PLAGNIOL-VILLARD * 1159829cc1SJean-Christophe PLAGNIOL-VILLARD * Copyright (C) 2006 1259829cc1SJean-Christophe PLAGNIOL-VILLARD * Tolunay Orkun <listmember@orkun.us> 1359829cc1SJean-Christophe PLAGNIOL-VILLARD * 1459829cc1SJean-Christophe PLAGNIOL-VILLARD * See file CREDITS for list of people who contributed to this 1559829cc1SJean-Christophe PLAGNIOL-VILLARD * project. 1659829cc1SJean-Christophe PLAGNIOL-VILLARD * 1759829cc1SJean-Christophe PLAGNIOL-VILLARD * This program is free software; you can redistribute it and/or 1859829cc1SJean-Christophe PLAGNIOL-VILLARD * modify it under the terms of the GNU General Public License as 1959829cc1SJean-Christophe PLAGNIOL-VILLARD * published by the Free Software Foundation; either version 2 of 2059829cc1SJean-Christophe PLAGNIOL-VILLARD * the License, or (at your option) any later version. 2159829cc1SJean-Christophe PLAGNIOL-VILLARD * 2259829cc1SJean-Christophe PLAGNIOL-VILLARD * This program is distributed in the hope that it will be useful, 2359829cc1SJean-Christophe PLAGNIOL-VILLARD * but WITHOUT ANY WARRANTY; without even the implied warranty of 2459829cc1SJean-Christophe PLAGNIOL-VILLARD * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 2559829cc1SJean-Christophe PLAGNIOL-VILLARD * GNU General Public License for more details. 2659829cc1SJean-Christophe PLAGNIOL-VILLARD * 2759829cc1SJean-Christophe PLAGNIOL-VILLARD * You should have received a copy of the GNU General Public License 2859829cc1SJean-Christophe PLAGNIOL-VILLARD * along with this program; if not, write to the Free Software 2959829cc1SJean-Christophe PLAGNIOL-VILLARD * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 3059829cc1SJean-Christophe PLAGNIOL-VILLARD * MA 02111-1307 USA 3159829cc1SJean-Christophe PLAGNIOL-VILLARD * 3259829cc1SJean-Christophe PLAGNIOL-VILLARD */ 3359829cc1SJean-Christophe PLAGNIOL-VILLARD 3459829cc1SJean-Christophe PLAGNIOL-VILLARD /* The DEBUG define must be before common to enable debugging */ 3559829cc1SJean-Christophe PLAGNIOL-VILLARD /* #define DEBUG */ 3659829cc1SJean-Christophe PLAGNIOL-VILLARD 3759829cc1SJean-Christophe PLAGNIOL-VILLARD #include <common.h> 3859829cc1SJean-Christophe PLAGNIOL-VILLARD #include <asm/processor.h> 3959829cc1SJean-Christophe PLAGNIOL-VILLARD #include <asm/io.h> 4059829cc1SJean-Christophe PLAGNIOL-VILLARD #include <asm/byteorder.h> 4159829cc1SJean-Christophe PLAGNIOL-VILLARD #include <environment.h> 4259829cc1SJean-Christophe PLAGNIOL-VILLARD 4359829cc1SJean-Christophe PLAGNIOL-VILLARD /* 447e5b9b47SHaavard Skinnemoen * This file implements a Common Flash Interface (CFI) driver for 457e5b9b47SHaavard Skinnemoen * U-Boot. 467e5b9b47SHaavard Skinnemoen * 477e5b9b47SHaavard Skinnemoen * The width of the port and the width of the chips are determined at 487e5b9b47SHaavard Skinnemoen * initialization. These widths are used to calculate the address for 497e5b9b47SHaavard Skinnemoen * access CFI data structures. 5059829cc1SJean-Christophe PLAGNIOL-VILLARD * 5159829cc1SJean-Christophe PLAGNIOL-VILLARD * References 5259829cc1SJean-Christophe PLAGNIOL-VILLARD * JEDEC Standard JESD68 - Common Flash Interface (CFI) 5359829cc1SJean-Christophe PLAGNIOL-VILLARD * JEDEC Standard JEP137-A Common Flash Interface (CFI) ID Codes 5459829cc1SJean-Christophe PLAGNIOL-VILLARD * Intel Application Note 646 Common Flash Interface (CFI) and Command Sets 5559829cc1SJean-Christophe PLAGNIOL-VILLARD * Intel 290667-008 3 Volt Intel StrataFlash Memory datasheet 5659829cc1SJean-Christophe PLAGNIOL-VILLARD * AMD CFI Specification, Release 2.0 December 1, 2001 5759829cc1SJean-Christophe PLAGNIOL-VILLARD * AMD/Spansion Application Note: Migration from Single-byte to Three-byte 5859829cc1SJean-Christophe PLAGNIOL-VILLARD * Device IDs, Publication Number 25538 Revision A, November 8, 2001 5959829cc1SJean-Christophe PLAGNIOL-VILLARD * 606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * Define CONFIG_SYS_WRITE_SWAPPED_DATA, if you have to swap the Bytes between 6159829cc1SJean-Christophe PLAGNIOL-VILLARD * reading and writing ... (yes there is such a Hardware). 6259829cc1SJean-Christophe PLAGNIOL-VILLARD */ 6359829cc1SJean-Christophe PLAGNIOL-VILLARD 646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_FLASH_BANKS_LIST 656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_BANKS_LIST { CONFIG_SYS_FLASH_BASE } 6659829cc1SJean-Christophe PLAGNIOL-VILLARD #endif 6759829cc1SJean-Christophe PLAGNIOL-VILLARD 6859829cc1SJean-Christophe PLAGNIOL-VILLARD #define FLASH_CMD_CFI 0x98 6959829cc1SJean-Christophe PLAGNIOL-VILLARD #define FLASH_CMD_READ_ID 0x90 7059829cc1SJean-Christophe PLAGNIOL-VILLARD #define FLASH_CMD_RESET 0xff 7159829cc1SJean-Christophe PLAGNIOL-VILLARD #define FLASH_CMD_BLOCK_ERASE 0x20 7259829cc1SJean-Christophe PLAGNIOL-VILLARD #define FLASH_CMD_ERASE_CONFIRM 0xD0 7359829cc1SJean-Christophe PLAGNIOL-VILLARD #define FLASH_CMD_WRITE 0x40 7459829cc1SJean-Christophe PLAGNIOL-VILLARD #define FLASH_CMD_PROTECT 0x60 7559829cc1SJean-Christophe PLAGNIOL-VILLARD #define FLASH_CMD_PROTECT_SET 0x01 7659829cc1SJean-Christophe PLAGNIOL-VILLARD #define FLASH_CMD_PROTECT_CLEAR 0xD0 7759829cc1SJean-Christophe PLAGNIOL-VILLARD #define FLASH_CMD_CLEAR_STATUS 0x50 789c048b52SVasiliy Leoenenko #define FLASH_CMD_READ_STATUS 0x70 7959829cc1SJean-Christophe PLAGNIOL-VILLARD #define FLASH_CMD_WRITE_TO_BUFFER 0xE8 809c048b52SVasiliy Leoenenko #define FLASH_CMD_WRITE_BUFFER_PROG 0xE9 8159829cc1SJean-Christophe PLAGNIOL-VILLARD #define FLASH_CMD_WRITE_BUFFER_CONFIRM 0xD0 8259829cc1SJean-Christophe PLAGNIOL-VILLARD 8359829cc1SJean-Christophe PLAGNIOL-VILLARD #define FLASH_STATUS_DONE 0x80 8459829cc1SJean-Christophe PLAGNIOL-VILLARD #define FLASH_STATUS_ESS 0x40 8559829cc1SJean-Christophe PLAGNIOL-VILLARD #define FLASH_STATUS_ECLBS 0x20 8659829cc1SJean-Christophe PLAGNIOL-VILLARD #define FLASH_STATUS_PSLBS 0x10 8759829cc1SJean-Christophe PLAGNIOL-VILLARD #define FLASH_STATUS_VPENS 0x08 8859829cc1SJean-Christophe PLAGNIOL-VILLARD #define FLASH_STATUS_PSS 0x04 8959829cc1SJean-Christophe PLAGNIOL-VILLARD #define FLASH_STATUS_DPS 0x02 9059829cc1SJean-Christophe PLAGNIOL-VILLARD #define FLASH_STATUS_R 0x01 9159829cc1SJean-Christophe PLAGNIOL-VILLARD #define FLASH_STATUS_PROTECT 0x01 9259829cc1SJean-Christophe PLAGNIOL-VILLARD 9359829cc1SJean-Christophe PLAGNIOL-VILLARD #define AMD_CMD_RESET 0xF0 9459829cc1SJean-Christophe PLAGNIOL-VILLARD #define AMD_CMD_WRITE 0xA0 9559829cc1SJean-Christophe PLAGNIOL-VILLARD #define AMD_CMD_ERASE_START 0x80 9659829cc1SJean-Christophe PLAGNIOL-VILLARD #define AMD_CMD_ERASE_SECTOR 0x30 9759829cc1SJean-Christophe PLAGNIOL-VILLARD #define AMD_CMD_UNLOCK_START 0xAA 9859829cc1SJean-Christophe PLAGNIOL-VILLARD #define AMD_CMD_UNLOCK_ACK 0x55 9959829cc1SJean-Christophe PLAGNIOL-VILLARD #define AMD_CMD_WRITE_TO_BUFFER 0x25 10059829cc1SJean-Christophe PLAGNIOL-VILLARD #define AMD_CMD_WRITE_BUFFER_CONFIRM 0x29 10159829cc1SJean-Christophe PLAGNIOL-VILLARD 10259829cc1SJean-Christophe PLAGNIOL-VILLARD #define AMD_STATUS_TOGGLE 0x40 10359829cc1SJean-Christophe PLAGNIOL-VILLARD #define AMD_STATUS_ERROR 0x20 10459829cc1SJean-Christophe PLAGNIOL-VILLARD 105bc9019e1SRafael Campos #define ATM_CMD_UNLOCK_SECT 0x70 106bc9019e1SRafael Campos #define ATM_CMD_SOFTLOCK_START 0x80 107bc9019e1SRafael Campos #define ATM_CMD_LOCK_SECT 0x40 108bc9019e1SRafael Campos 10959829cc1SJean-Christophe PLAGNIOL-VILLARD #define FLASH_OFFSET_MANUFACTURER_ID 0x00 11059829cc1SJean-Christophe PLAGNIOL-VILLARD #define FLASH_OFFSET_DEVICE_ID 0x01 11159829cc1SJean-Christophe PLAGNIOL-VILLARD #define FLASH_OFFSET_DEVICE_ID2 0x0E 11259829cc1SJean-Christophe PLAGNIOL-VILLARD #define FLASH_OFFSET_DEVICE_ID3 0x0F 11359829cc1SJean-Christophe PLAGNIOL-VILLARD #define FLASH_OFFSET_CFI 0x55 11459829cc1SJean-Christophe PLAGNIOL-VILLARD #define FLASH_OFFSET_CFI_ALT 0x555 11559829cc1SJean-Christophe PLAGNIOL-VILLARD #define FLASH_OFFSET_CFI_RESP 0x10 11659829cc1SJean-Christophe PLAGNIOL-VILLARD #define FLASH_OFFSET_PRIMARY_VENDOR 0x13 1177e5b9b47SHaavard Skinnemoen /* extended query table primary address */ 1187e5b9b47SHaavard Skinnemoen #define FLASH_OFFSET_EXT_QUERY_T_P_ADDR 0x15 11959829cc1SJean-Christophe PLAGNIOL-VILLARD #define FLASH_OFFSET_WTOUT 0x1F 12059829cc1SJean-Christophe PLAGNIOL-VILLARD #define FLASH_OFFSET_WBTOUT 0x20 12159829cc1SJean-Christophe PLAGNIOL-VILLARD #define FLASH_OFFSET_ETOUT 0x21 12259829cc1SJean-Christophe PLAGNIOL-VILLARD #define FLASH_OFFSET_CETOUT 0x22 12359829cc1SJean-Christophe PLAGNIOL-VILLARD #define FLASH_OFFSET_WMAX_TOUT 0x23 12459829cc1SJean-Christophe PLAGNIOL-VILLARD #define FLASH_OFFSET_WBMAX_TOUT 0x24 12559829cc1SJean-Christophe PLAGNIOL-VILLARD #define FLASH_OFFSET_EMAX_TOUT 0x25 12659829cc1SJean-Christophe PLAGNIOL-VILLARD #define FLASH_OFFSET_CEMAX_TOUT 0x26 12759829cc1SJean-Christophe PLAGNIOL-VILLARD #define FLASH_OFFSET_SIZE 0x27 12859829cc1SJean-Christophe PLAGNIOL-VILLARD #define FLASH_OFFSET_INTERFACE 0x28 12959829cc1SJean-Christophe PLAGNIOL-VILLARD #define FLASH_OFFSET_BUFFER_SIZE 0x2A 13059829cc1SJean-Christophe PLAGNIOL-VILLARD #define FLASH_OFFSET_NUM_ERASE_REGIONS 0x2C 13159829cc1SJean-Christophe PLAGNIOL-VILLARD #define FLASH_OFFSET_ERASE_REGIONS 0x2D 13259829cc1SJean-Christophe PLAGNIOL-VILLARD #define FLASH_OFFSET_PROTECT 0x02 13359829cc1SJean-Christophe PLAGNIOL-VILLARD #define FLASH_OFFSET_USER_PROTECTION 0x85 13459829cc1SJean-Christophe PLAGNIOL-VILLARD #define FLASH_OFFSET_INTEL_PROTECTION 0x81 13559829cc1SJean-Christophe PLAGNIOL-VILLARD 13659829cc1SJean-Christophe PLAGNIOL-VILLARD #define CFI_CMDSET_NONE 0 13759829cc1SJean-Christophe PLAGNIOL-VILLARD #define CFI_CMDSET_INTEL_EXTENDED 1 13859829cc1SJean-Christophe PLAGNIOL-VILLARD #define CFI_CMDSET_AMD_STANDARD 2 13959829cc1SJean-Christophe PLAGNIOL-VILLARD #define CFI_CMDSET_INTEL_STANDARD 3 14059829cc1SJean-Christophe PLAGNIOL-VILLARD #define CFI_CMDSET_AMD_EXTENDED 4 14159829cc1SJean-Christophe PLAGNIOL-VILLARD #define CFI_CMDSET_MITSU_STANDARD 256 14259829cc1SJean-Christophe PLAGNIOL-VILLARD #define CFI_CMDSET_MITSU_EXTENDED 257 14359829cc1SJean-Christophe PLAGNIOL-VILLARD #define CFI_CMDSET_SST 258 1449c048b52SVasiliy Leoenenko #define CFI_CMDSET_INTEL_PROG_REGIONS 512 14559829cc1SJean-Christophe PLAGNIOL-VILLARD 1466d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FLASH_CFI_AMD_RESET /* needed for STM_ID_29W320DB on UC100 */ 14759829cc1SJean-Christophe PLAGNIOL-VILLARD # undef FLASH_CMD_RESET 14859829cc1SJean-Christophe PLAGNIOL-VILLARD # define FLASH_CMD_RESET AMD_CMD_RESET /* use AMD-Reset instead */ 14959829cc1SJean-Christophe PLAGNIOL-VILLARD #endif 15059829cc1SJean-Christophe PLAGNIOL-VILLARD 15159829cc1SJean-Christophe PLAGNIOL-VILLARD typedef union { 15259829cc1SJean-Christophe PLAGNIOL-VILLARD unsigned char c; 15359829cc1SJean-Christophe PLAGNIOL-VILLARD unsigned short w; 15459829cc1SJean-Christophe PLAGNIOL-VILLARD unsigned long l; 15559829cc1SJean-Christophe PLAGNIOL-VILLARD unsigned long long ll; 15659829cc1SJean-Christophe PLAGNIOL-VILLARD } cfiword_t; 15759829cc1SJean-Christophe PLAGNIOL-VILLARD 15859829cc1SJean-Christophe PLAGNIOL-VILLARD #define NUM_ERASE_REGIONS 4 /* max. number of erase regions */ 15959829cc1SJean-Christophe PLAGNIOL-VILLARD 16059829cc1SJean-Christophe PLAGNIOL-VILLARD static uint flash_offset_cfi[2] = { FLASH_OFFSET_CFI, FLASH_OFFSET_CFI_ALT }; 161*6ea808efSPiotr Ziecik static uint flash_verbose = 1; 16259829cc1SJean-Christophe PLAGNIOL-VILLARD 1636d0f6bcfSJean-Christophe PLAGNIOL-VILLARD /* use CONFIG_SYS_MAX_FLASH_BANKS_DETECT if defined */ 1646d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_MAX_FLASH_BANKS_DETECT 1656d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CFI_MAX_FLASH_BANKS CONFIG_SYS_MAX_FLASH_BANKS_DETECT 16659829cc1SJean-Christophe PLAGNIOL-VILLARD #else 1676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD # define CFI_MAX_FLASH_BANKS CONFIG_SYS_MAX_FLASH_BANKS 16859829cc1SJean-Christophe PLAGNIOL-VILLARD #endif 16959829cc1SJean-Christophe PLAGNIOL-VILLARD 1702a112b23SWolfgang Denk flash_info_t flash_info[CFI_MAX_FLASH_BANKS]; /* FLASH chips info */ 1712a112b23SWolfgang Denk 17259829cc1SJean-Christophe PLAGNIOL-VILLARD /* 17359829cc1SJean-Christophe PLAGNIOL-VILLARD * Check if chip width is defined. If not, start detecting with 8bit. 17459829cc1SJean-Christophe PLAGNIOL-VILLARD */ 1756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_FLASH_CFI_WIDTH 1766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define CONFIG_SYS_FLASH_CFI_WIDTH FLASH_CFI_8BIT 17759829cc1SJean-Christophe PLAGNIOL-VILLARD #endif 17859829cc1SJean-Christophe PLAGNIOL-VILLARD 179e23741f4SHaavard Skinnemoen /* CFI standard query structure */ 180e23741f4SHaavard Skinnemoen struct cfi_qry { 181e23741f4SHaavard Skinnemoen u8 qry[3]; 182e23741f4SHaavard Skinnemoen u16 p_id; 183e23741f4SHaavard Skinnemoen u16 p_adr; 184e23741f4SHaavard Skinnemoen u16 a_id; 185e23741f4SHaavard Skinnemoen u16 a_adr; 186e23741f4SHaavard Skinnemoen u8 vcc_min; 187e23741f4SHaavard Skinnemoen u8 vcc_max; 188e23741f4SHaavard Skinnemoen u8 vpp_min; 189e23741f4SHaavard Skinnemoen u8 vpp_max; 190e23741f4SHaavard Skinnemoen u8 word_write_timeout_typ; 191e23741f4SHaavard Skinnemoen u8 buf_write_timeout_typ; 192e23741f4SHaavard Skinnemoen u8 block_erase_timeout_typ; 193e23741f4SHaavard Skinnemoen u8 chip_erase_timeout_typ; 194e23741f4SHaavard Skinnemoen u8 word_write_timeout_max; 195e23741f4SHaavard Skinnemoen u8 buf_write_timeout_max; 196e23741f4SHaavard Skinnemoen u8 block_erase_timeout_max; 197e23741f4SHaavard Skinnemoen u8 chip_erase_timeout_max; 198e23741f4SHaavard Skinnemoen u8 dev_size; 199e23741f4SHaavard Skinnemoen u16 interface_desc; 200e23741f4SHaavard Skinnemoen u16 max_buf_write_size; 201e23741f4SHaavard Skinnemoen u8 num_erase_regions; 202e23741f4SHaavard Skinnemoen u32 erase_region_info[NUM_ERASE_REGIONS]; 203e23741f4SHaavard Skinnemoen } __attribute__((packed)); 204e23741f4SHaavard Skinnemoen 205e23741f4SHaavard Skinnemoen struct cfi_pri_hdr { 206e23741f4SHaavard Skinnemoen u8 pri[3]; 207e23741f4SHaavard Skinnemoen u8 major_version; 208e23741f4SHaavard Skinnemoen u8 minor_version; 209e23741f4SHaavard Skinnemoen } __attribute__((packed)); 210e23741f4SHaavard Skinnemoen 21145aa5a7fSStefan Roese static void __flash_write8(u8 value, void *addr) 212cdbaefb5SHaavard Skinnemoen { 213cdbaefb5SHaavard Skinnemoen __raw_writeb(value, addr); 214cdbaefb5SHaavard Skinnemoen } 215cdbaefb5SHaavard Skinnemoen 21645aa5a7fSStefan Roese static void __flash_write16(u16 value, void *addr) 217cdbaefb5SHaavard Skinnemoen { 218cdbaefb5SHaavard Skinnemoen __raw_writew(value, addr); 219cdbaefb5SHaavard Skinnemoen } 220cdbaefb5SHaavard Skinnemoen 22145aa5a7fSStefan Roese static void __flash_write32(u32 value, void *addr) 222cdbaefb5SHaavard Skinnemoen { 223cdbaefb5SHaavard Skinnemoen __raw_writel(value, addr); 224cdbaefb5SHaavard Skinnemoen } 225cdbaefb5SHaavard Skinnemoen 22645aa5a7fSStefan Roese static void __flash_write64(u64 value, void *addr) 227cdbaefb5SHaavard Skinnemoen { 228cdbaefb5SHaavard Skinnemoen /* No architectures currently implement __raw_writeq() */ 229cdbaefb5SHaavard Skinnemoen *(volatile u64 *)addr = value; 230cdbaefb5SHaavard Skinnemoen } 231cdbaefb5SHaavard Skinnemoen 23245aa5a7fSStefan Roese static u8 __flash_read8(void *addr) 233cdbaefb5SHaavard Skinnemoen { 234cdbaefb5SHaavard Skinnemoen return __raw_readb(addr); 235cdbaefb5SHaavard Skinnemoen } 236cdbaefb5SHaavard Skinnemoen 23745aa5a7fSStefan Roese static u16 __flash_read16(void *addr) 238cdbaefb5SHaavard Skinnemoen { 239cdbaefb5SHaavard Skinnemoen return __raw_readw(addr); 240cdbaefb5SHaavard Skinnemoen } 241cdbaefb5SHaavard Skinnemoen 24245aa5a7fSStefan Roese static u32 __flash_read32(void *addr) 243cdbaefb5SHaavard Skinnemoen { 244cdbaefb5SHaavard Skinnemoen return __raw_readl(addr); 245cdbaefb5SHaavard Skinnemoen } 246cdbaefb5SHaavard Skinnemoen 24797bf85d7SDaniel Hellstrom static u64 __flash_read64(void *addr) 248cdbaefb5SHaavard Skinnemoen { 249cdbaefb5SHaavard Skinnemoen /* No architectures currently implement __raw_readq() */ 250cdbaefb5SHaavard Skinnemoen return *(volatile u64 *)addr; 251cdbaefb5SHaavard Skinnemoen } 252cdbaefb5SHaavard Skinnemoen 25345aa5a7fSStefan Roese #ifdef CONFIG_CFI_FLASH_USE_WEAK_ACCESSORS 25445aa5a7fSStefan Roese void flash_write8(u8 value, void *addr)__attribute__((weak, alias("__flash_write8"))); 25545aa5a7fSStefan Roese void flash_write16(u16 value, void *addr)__attribute__((weak, alias("__flash_write16"))); 25645aa5a7fSStefan Roese void flash_write32(u32 value, void *addr)__attribute__((weak, alias("__flash_write32"))); 25745aa5a7fSStefan Roese void flash_write64(u64 value, void *addr)__attribute__((weak, alias("__flash_write64"))); 25845aa5a7fSStefan Roese u8 flash_read8(void *addr)__attribute__((weak, alias("__flash_read8"))); 25945aa5a7fSStefan Roese u16 flash_read16(void *addr)__attribute__((weak, alias("__flash_read16"))); 26045aa5a7fSStefan Roese u32 flash_read32(void *addr)__attribute__((weak, alias("__flash_read32"))); 26197bf85d7SDaniel Hellstrom u64 flash_read64(void *addr)__attribute__((weak, alias("__flash_read64"))); 26245aa5a7fSStefan Roese #else 26345aa5a7fSStefan Roese #define flash_write8 __flash_write8 26445aa5a7fSStefan Roese #define flash_write16 __flash_write16 26545aa5a7fSStefan Roese #define flash_write32 __flash_write32 26645aa5a7fSStefan Roese #define flash_write64 __flash_write64 26745aa5a7fSStefan Roese #define flash_read8 __flash_read8 26845aa5a7fSStefan Roese #define flash_read16 __flash_read16 26945aa5a7fSStefan Roese #define flash_read32 __flash_read32 27045aa5a7fSStefan Roese #define flash_read64 __flash_read64 27145aa5a7fSStefan Roese #endif 27297bf85d7SDaniel Hellstrom 273be60a902SHaavard Skinnemoen /*----------------------------------------------------------------------- 274be60a902SHaavard Skinnemoen */ 2756d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_ENV_IS_IN_FLASH) || defined(CONFIG_ENV_ADDR_REDUND) || (CONFIG_SYS_MONITOR_BASE >= CONFIG_SYS_FLASH_BASE) 276be60a902SHaavard Skinnemoen static flash_info_t *flash_get_info(ulong base) 277be60a902SHaavard Skinnemoen { 278be60a902SHaavard Skinnemoen int i; 279be60a902SHaavard Skinnemoen flash_info_t * info = 0; 280be60a902SHaavard Skinnemoen 2816d0f6bcfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < CONFIG_SYS_MAX_FLASH_BANKS; i++) { 282be60a902SHaavard Skinnemoen info = & flash_info[i]; 283be60a902SHaavard Skinnemoen if (info->size && info->start[0] <= base && 284be60a902SHaavard Skinnemoen base <= info->start[0] + info->size - 1) 285be60a902SHaavard Skinnemoen break; 286be60a902SHaavard Skinnemoen } 287be60a902SHaavard Skinnemoen 2886d0f6bcfSJean-Christophe PLAGNIOL-VILLARD return i == CONFIG_SYS_MAX_FLASH_BANKS ? 0 : info; 289be60a902SHaavard Skinnemoen } 29059829cc1SJean-Christophe PLAGNIOL-VILLARD #endif 29159829cc1SJean-Christophe PLAGNIOL-VILLARD 29212d30aa7SHaavard Skinnemoen unsigned long flash_sector_size(flash_info_t *info, flash_sect_t sect) 29312d30aa7SHaavard Skinnemoen { 29412d30aa7SHaavard Skinnemoen if (sect != (info->sector_count - 1)) 29512d30aa7SHaavard Skinnemoen return info->start[sect + 1] - info->start[sect]; 29612d30aa7SHaavard Skinnemoen else 29712d30aa7SHaavard Skinnemoen return info->start[0] + info->size - info->start[sect]; 29812d30aa7SHaavard Skinnemoen } 29912d30aa7SHaavard Skinnemoen 30059829cc1SJean-Christophe PLAGNIOL-VILLARD /*----------------------------------------------------------------------- 30159829cc1SJean-Christophe PLAGNIOL-VILLARD * create an address based on the offset and the port width 30259829cc1SJean-Christophe PLAGNIOL-VILLARD */ 30312d30aa7SHaavard Skinnemoen static inline void * 30412d30aa7SHaavard Skinnemoen flash_map (flash_info_t * info, flash_sect_t sect, uint offset) 30559829cc1SJean-Christophe PLAGNIOL-VILLARD { 30612d30aa7SHaavard Skinnemoen unsigned int byte_offset = offset * info->portwidth; 30712d30aa7SHaavard Skinnemoen 30812d30aa7SHaavard Skinnemoen return map_physmem(info->start[sect] + byte_offset, 30912d30aa7SHaavard Skinnemoen flash_sector_size(info, sect) - byte_offset, 31012d30aa7SHaavard Skinnemoen MAP_NOCACHE); 31112d30aa7SHaavard Skinnemoen } 31212d30aa7SHaavard Skinnemoen 31312d30aa7SHaavard Skinnemoen static inline void flash_unmap(flash_info_t *info, flash_sect_t sect, 31412d30aa7SHaavard Skinnemoen unsigned int offset, void *addr) 31512d30aa7SHaavard Skinnemoen { 31612d30aa7SHaavard Skinnemoen unsigned int byte_offset = offset * info->portwidth; 31712d30aa7SHaavard Skinnemoen 31812d30aa7SHaavard Skinnemoen unmap_physmem(addr, flash_sector_size(info, sect) - byte_offset); 31959829cc1SJean-Christophe PLAGNIOL-VILLARD } 32059829cc1SJean-Christophe PLAGNIOL-VILLARD 321be60a902SHaavard Skinnemoen /*----------------------------------------------------------------------- 322be60a902SHaavard Skinnemoen * make a proper sized command based on the port and chip widths 323be60a902SHaavard Skinnemoen */ 3247288f972SSebastian Siewior static void flash_make_cmd(flash_info_t *info, u32 cmd, void *cmdbuf) 325be60a902SHaavard Skinnemoen { 326be60a902SHaavard Skinnemoen int i; 32793c56f21SVasiliy Leoenenko int cword_offset; 32893c56f21SVasiliy Leoenenko int cp_offset; 3296d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(__LITTLE_ENDIAN) || defined(CONFIG_SYS_WRITE_SWAPPED_DATA) 330340ccb26SSebastian Siewior u32 cmd_le = cpu_to_le32(cmd); 331340ccb26SSebastian Siewior #endif 33293c56f21SVasiliy Leoenenko uchar val; 333be60a902SHaavard Skinnemoen uchar *cp = (uchar *) cmdbuf; 334be60a902SHaavard Skinnemoen 33593c56f21SVasiliy Leoenenko for (i = info->portwidth; i > 0; i--){ 33693c56f21SVasiliy Leoenenko cword_offset = (info->portwidth-i)%info->chipwidth; 3376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(__LITTLE_ENDIAN) || defined(CONFIG_SYS_WRITE_SWAPPED_DATA) 33893c56f21SVasiliy Leoenenko cp_offset = info->portwidth - i; 339340ccb26SSebastian Siewior val = *((uchar*)&cmd_le + cword_offset); 340be60a902SHaavard Skinnemoen #else 34193c56f21SVasiliy Leoenenko cp_offset = i - 1; 3427288f972SSebastian Siewior val = *((uchar*)&cmd + sizeof(u32) - cword_offset - 1); 343be60a902SHaavard Skinnemoen #endif 3447288f972SSebastian Siewior cp[cp_offset] = (cword_offset >= sizeof(u32)) ? 0x00 : val; 34593c56f21SVasiliy Leoenenko } 346be60a902SHaavard Skinnemoen } 347be60a902SHaavard Skinnemoen 34859829cc1SJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG 34959829cc1SJean-Christophe PLAGNIOL-VILLARD /*----------------------------------------------------------------------- 35059829cc1SJean-Christophe PLAGNIOL-VILLARD * Debug support 35159829cc1SJean-Christophe PLAGNIOL-VILLARD */ 3523055793bSHaavard Skinnemoen static void print_longlong (char *str, unsigned long long data) 35359829cc1SJean-Christophe PLAGNIOL-VILLARD { 35459829cc1SJean-Christophe PLAGNIOL-VILLARD int i; 35559829cc1SJean-Christophe PLAGNIOL-VILLARD char *cp; 35659829cc1SJean-Christophe PLAGNIOL-VILLARD 35759829cc1SJean-Christophe PLAGNIOL-VILLARD cp = (unsigned char *) &data; 35859829cc1SJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < 8; i++) 35959829cc1SJean-Christophe PLAGNIOL-VILLARD sprintf (&str[i * 2], "%2.2x", *cp++); 36059829cc1SJean-Christophe PLAGNIOL-VILLARD } 361be60a902SHaavard Skinnemoen 362e23741f4SHaavard Skinnemoen static void flash_printqry (struct cfi_qry *qry) 36359829cc1SJean-Christophe PLAGNIOL-VILLARD { 364e23741f4SHaavard Skinnemoen u8 *p = (u8 *)qry; 36559829cc1SJean-Christophe PLAGNIOL-VILLARD int x, y; 36659829cc1SJean-Christophe PLAGNIOL-VILLARD 367e23741f4SHaavard Skinnemoen for (x = 0; x < sizeof(struct cfi_qry); x += 16) { 368e23741f4SHaavard Skinnemoen debug("%02x : ", x); 369e23741f4SHaavard Skinnemoen for (y = 0; y < 16; y++) 370e23741f4SHaavard Skinnemoen debug("%2.2x ", p[x + y]); 37159829cc1SJean-Christophe PLAGNIOL-VILLARD debug(" "); 37259829cc1SJean-Christophe PLAGNIOL-VILLARD for (y = 0; y < 16; y++) { 373e23741f4SHaavard Skinnemoen unsigned char c = p[x + y]; 374e23741f4SHaavard Skinnemoen if (c >= 0x20 && c <= 0x7e) 375cdbaefb5SHaavard Skinnemoen debug("%c", c); 376e23741f4SHaavard Skinnemoen else 37759829cc1SJean-Christophe PLAGNIOL-VILLARD debug("."); 37859829cc1SJean-Christophe PLAGNIOL-VILLARD } 37959829cc1SJean-Christophe PLAGNIOL-VILLARD debug("\n"); 38059829cc1SJean-Christophe PLAGNIOL-VILLARD } 38159829cc1SJean-Christophe PLAGNIOL-VILLARD } 38259829cc1SJean-Christophe PLAGNIOL-VILLARD #endif 38359829cc1SJean-Christophe PLAGNIOL-VILLARD 38459829cc1SJean-Christophe PLAGNIOL-VILLARD 38559829cc1SJean-Christophe PLAGNIOL-VILLARD /*----------------------------------------------------------------------- 38659829cc1SJean-Christophe PLAGNIOL-VILLARD * read a character at a port width address 38759829cc1SJean-Christophe PLAGNIOL-VILLARD */ 3883055793bSHaavard Skinnemoen static inline uchar flash_read_uchar (flash_info_t * info, uint offset) 38959829cc1SJean-Christophe PLAGNIOL-VILLARD { 39059829cc1SJean-Christophe PLAGNIOL-VILLARD uchar *cp; 39112d30aa7SHaavard Skinnemoen uchar retval; 39259829cc1SJean-Christophe PLAGNIOL-VILLARD 39312d30aa7SHaavard Skinnemoen cp = flash_map (info, 0, offset); 3946d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(__LITTLE_ENDIAN) || defined(CONFIG_SYS_WRITE_SWAPPED_DATA) 39512d30aa7SHaavard Skinnemoen retval = flash_read8(cp); 39659829cc1SJean-Christophe PLAGNIOL-VILLARD #else 39712d30aa7SHaavard Skinnemoen retval = flash_read8(cp + info->portwidth - 1); 39859829cc1SJean-Christophe PLAGNIOL-VILLARD #endif 39912d30aa7SHaavard Skinnemoen flash_unmap (info, 0, offset, cp); 40012d30aa7SHaavard Skinnemoen return retval; 40159829cc1SJean-Christophe PLAGNIOL-VILLARD } 40259829cc1SJean-Christophe PLAGNIOL-VILLARD 40359829cc1SJean-Christophe PLAGNIOL-VILLARD /*----------------------------------------------------------------------- 40490447ecbSTor Krill * read a word at a port width address, assume 16bit bus 40590447ecbSTor Krill */ 40690447ecbSTor Krill static inline ushort flash_read_word (flash_info_t * info, uint offset) 40790447ecbSTor Krill { 40890447ecbSTor Krill ushort *addr, retval; 40990447ecbSTor Krill 41090447ecbSTor Krill addr = flash_map (info, 0, offset); 41190447ecbSTor Krill retval = flash_read16 (addr); 41290447ecbSTor Krill flash_unmap (info, 0, offset, addr); 41390447ecbSTor Krill return retval; 41490447ecbSTor Krill } 41590447ecbSTor Krill 41690447ecbSTor Krill 41790447ecbSTor Krill /*----------------------------------------------------------------------- 41859829cc1SJean-Christophe PLAGNIOL-VILLARD * read a long word by picking the least significant byte of each maximum 41959829cc1SJean-Christophe PLAGNIOL-VILLARD * port size word. Swap for ppc format. 42059829cc1SJean-Christophe PLAGNIOL-VILLARD */ 4213055793bSHaavard Skinnemoen static ulong flash_read_long (flash_info_t * info, flash_sect_t sect, 4223055793bSHaavard Skinnemoen uint offset) 42359829cc1SJean-Christophe PLAGNIOL-VILLARD { 42459829cc1SJean-Christophe PLAGNIOL-VILLARD uchar *addr; 42559829cc1SJean-Christophe PLAGNIOL-VILLARD ulong retval; 42659829cc1SJean-Christophe PLAGNIOL-VILLARD 42759829cc1SJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG 42859829cc1SJean-Christophe PLAGNIOL-VILLARD int x; 42959829cc1SJean-Christophe PLAGNIOL-VILLARD #endif 43012d30aa7SHaavard Skinnemoen addr = flash_map (info, sect, offset); 43159829cc1SJean-Christophe PLAGNIOL-VILLARD 43259829cc1SJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG 43359829cc1SJean-Christophe PLAGNIOL-VILLARD debug ("long addr is at %p info->portwidth = %d\n", addr, 43459829cc1SJean-Christophe PLAGNIOL-VILLARD info->portwidth); 43559829cc1SJean-Christophe PLAGNIOL-VILLARD for (x = 0; x < 4 * info->portwidth; x++) { 43612d30aa7SHaavard Skinnemoen debug ("addr[%x] = 0x%x\n", x, flash_read8(addr + x)); 43759829cc1SJean-Christophe PLAGNIOL-VILLARD } 43859829cc1SJean-Christophe PLAGNIOL-VILLARD #endif 4396d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(__LITTLE_ENDIAN) || defined(CONFIG_SYS_WRITE_SWAPPED_DATA) 44012d30aa7SHaavard Skinnemoen retval = ((flash_read8(addr) << 16) | 44112d30aa7SHaavard Skinnemoen (flash_read8(addr + info->portwidth) << 24) | 44212d30aa7SHaavard Skinnemoen (flash_read8(addr + 2 * info->portwidth)) | 44312d30aa7SHaavard Skinnemoen (flash_read8(addr + 3 * info->portwidth) << 8)); 44459829cc1SJean-Christophe PLAGNIOL-VILLARD #else 44512d30aa7SHaavard Skinnemoen retval = ((flash_read8(addr + 2 * info->portwidth - 1) << 24) | 44612d30aa7SHaavard Skinnemoen (flash_read8(addr + info->portwidth - 1) << 16) | 44712d30aa7SHaavard Skinnemoen (flash_read8(addr + 4 * info->portwidth - 1) << 8) | 44812d30aa7SHaavard Skinnemoen (flash_read8(addr + 3 * info->portwidth - 1))); 44959829cc1SJean-Christophe PLAGNIOL-VILLARD #endif 45012d30aa7SHaavard Skinnemoen flash_unmap(info, sect, offset, addr); 45112d30aa7SHaavard Skinnemoen 45259829cc1SJean-Christophe PLAGNIOL-VILLARD return retval; 45359829cc1SJean-Christophe PLAGNIOL-VILLARD } 45459829cc1SJean-Christophe PLAGNIOL-VILLARD 455be60a902SHaavard Skinnemoen /* 456be60a902SHaavard Skinnemoen * Write a proper sized command to the correct address 45781b20cccSMichael Schwingen */ 458be60a902SHaavard Skinnemoen static void flash_write_cmd (flash_info_t * info, flash_sect_t sect, 4597288f972SSebastian Siewior uint offset, u32 cmd) 46081b20cccSMichael Schwingen { 4617e5b9b47SHaavard Skinnemoen 462cdbaefb5SHaavard Skinnemoen void *addr; 463be60a902SHaavard Skinnemoen cfiword_t cword; 46481b20cccSMichael Schwingen 46512d30aa7SHaavard Skinnemoen addr = flash_map (info, sect, offset); 466be60a902SHaavard Skinnemoen flash_make_cmd (info, cmd, &cword); 467be60a902SHaavard Skinnemoen switch (info->portwidth) { 468be60a902SHaavard Skinnemoen case FLASH_CFI_8BIT: 469cdbaefb5SHaavard Skinnemoen debug ("fwc addr %p cmd %x %x 8bit x %d bit\n", addr, cmd, 470be60a902SHaavard Skinnemoen cword.c, info->chipwidth << CFI_FLASH_SHIFT_WIDTH); 471cdbaefb5SHaavard Skinnemoen flash_write8(cword.c, addr); 472be60a902SHaavard Skinnemoen break; 473be60a902SHaavard Skinnemoen case FLASH_CFI_16BIT: 474cdbaefb5SHaavard Skinnemoen debug ("fwc addr %p cmd %x %4.4x 16bit x %d bit\n", addr, 475be60a902SHaavard Skinnemoen cmd, cword.w, 476be60a902SHaavard Skinnemoen info->chipwidth << CFI_FLASH_SHIFT_WIDTH); 477cdbaefb5SHaavard Skinnemoen flash_write16(cword.w, addr); 478be60a902SHaavard Skinnemoen break; 479be60a902SHaavard Skinnemoen case FLASH_CFI_32BIT: 480cdbaefb5SHaavard Skinnemoen debug ("fwc addr %p cmd %x %8.8lx 32bit x %d bit\n", addr, 481be60a902SHaavard Skinnemoen cmd, cword.l, 482be60a902SHaavard Skinnemoen info->chipwidth << CFI_FLASH_SHIFT_WIDTH); 483cdbaefb5SHaavard Skinnemoen flash_write32(cword.l, addr); 484be60a902SHaavard Skinnemoen break; 485be60a902SHaavard Skinnemoen case FLASH_CFI_64BIT: 486be60a902SHaavard Skinnemoen #ifdef DEBUG 487be60a902SHaavard Skinnemoen { 488be60a902SHaavard Skinnemoen char str[20]; 489be60a902SHaavard Skinnemoen 490be60a902SHaavard Skinnemoen print_longlong (str, cword.ll); 491be60a902SHaavard Skinnemoen 492be60a902SHaavard Skinnemoen debug ("fwrite addr %p cmd %x %s 64 bit x %d bit\n", 493cdbaefb5SHaavard Skinnemoen addr, cmd, str, 494be60a902SHaavard Skinnemoen info->chipwidth << CFI_FLASH_SHIFT_WIDTH); 49581b20cccSMichael Schwingen } 496be60a902SHaavard Skinnemoen #endif 497cdbaefb5SHaavard Skinnemoen flash_write64(cword.ll, addr); 49881b20cccSMichael Schwingen break; 49981b20cccSMichael Schwingen } 500be60a902SHaavard Skinnemoen 501be60a902SHaavard Skinnemoen /* Ensure all the instructions are fully finished */ 502be60a902SHaavard Skinnemoen sync(); 50312d30aa7SHaavard Skinnemoen 50412d30aa7SHaavard Skinnemoen flash_unmap(info, sect, offset, addr); 50581b20cccSMichael Schwingen } 5067e5b9b47SHaavard Skinnemoen 507be60a902SHaavard Skinnemoen static void flash_unlock_seq (flash_info_t * info, flash_sect_t sect) 508be60a902SHaavard Skinnemoen { 509be60a902SHaavard Skinnemoen flash_write_cmd (info, sect, info->addr_unlock1, AMD_CMD_UNLOCK_START); 510be60a902SHaavard Skinnemoen flash_write_cmd (info, sect, info->addr_unlock2, AMD_CMD_UNLOCK_ACK); 511be60a902SHaavard Skinnemoen } 512be60a902SHaavard Skinnemoen 513be60a902SHaavard Skinnemoen /*----------------------------------------------------------------------- 514be60a902SHaavard Skinnemoen */ 515be60a902SHaavard Skinnemoen static int flash_isequal (flash_info_t * info, flash_sect_t sect, 516be60a902SHaavard Skinnemoen uint offset, uchar cmd) 517be60a902SHaavard Skinnemoen { 518cdbaefb5SHaavard Skinnemoen void *addr; 519be60a902SHaavard Skinnemoen cfiword_t cword; 520be60a902SHaavard Skinnemoen int retval; 521be60a902SHaavard Skinnemoen 52212d30aa7SHaavard Skinnemoen addr = flash_map (info, sect, offset); 523be60a902SHaavard Skinnemoen flash_make_cmd (info, cmd, &cword); 524be60a902SHaavard Skinnemoen 525cdbaefb5SHaavard Skinnemoen debug ("is= cmd %x(%c) addr %p ", cmd, cmd, addr); 526be60a902SHaavard Skinnemoen switch (info->portwidth) { 527be60a902SHaavard Skinnemoen case FLASH_CFI_8BIT: 528cdbaefb5SHaavard Skinnemoen debug ("is= %x %x\n", flash_read8(addr), cword.c); 529cdbaefb5SHaavard Skinnemoen retval = (flash_read8(addr) == cword.c); 530be60a902SHaavard Skinnemoen break; 531be60a902SHaavard Skinnemoen case FLASH_CFI_16BIT: 532cdbaefb5SHaavard Skinnemoen debug ("is= %4.4x %4.4x\n", flash_read16(addr), cword.w); 533cdbaefb5SHaavard Skinnemoen retval = (flash_read16(addr) == cword.w); 534be60a902SHaavard Skinnemoen break; 535be60a902SHaavard Skinnemoen case FLASH_CFI_32BIT: 53652514699SAndrew Klossner debug ("is= %8.8x %8.8lx\n", flash_read32(addr), cword.l); 537cdbaefb5SHaavard Skinnemoen retval = (flash_read32(addr) == cword.l); 538be60a902SHaavard Skinnemoen break; 539be60a902SHaavard Skinnemoen case FLASH_CFI_64BIT: 540be60a902SHaavard Skinnemoen #ifdef DEBUG 541be60a902SHaavard Skinnemoen { 542be60a902SHaavard Skinnemoen char str1[20]; 543be60a902SHaavard Skinnemoen char str2[20]; 544be60a902SHaavard Skinnemoen 545cdbaefb5SHaavard Skinnemoen print_longlong (str1, flash_read64(addr)); 546be60a902SHaavard Skinnemoen print_longlong (str2, cword.ll); 547be60a902SHaavard Skinnemoen debug ("is= %s %s\n", str1, str2); 548be60a902SHaavard Skinnemoen } 549be60a902SHaavard Skinnemoen #endif 550cdbaefb5SHaavard Skinnemoen retval = (flash_read64(addr) == cword.ll); 551be60a902SHaavard Skinnemoen break; 552be60a902SHaavard Skinnemoen default: 553be60a902SHaavard Skinnemoen retval = 0; 554be60a902SHaavard Skinnemoen break; 555be60a902SHaavard Skinnemoen } 55612d30aa7SHaavard Skinnemoen flash_unmap(info, sect, offset, addr); 55712d30aa7SHaavard Skinnemoen 558be60a902SHaavard Skinnemoen return retval; 559be60a902SHaavard Skinnemoen } 560be60a902SHaavard Skinnemoen 561be60a902SHaavard Skinnemoen /*----------------------------------------------------------------------- 562be60a902SHaavard Skinnemoen */ 563be60a902SHaavard Skinnemoen static int flash_isset (flash_info_t * info, flash_sect_t sect, 564be60a902SHaavard Skinnemoen uint offset, uchar cmd) 565be60a902SHaavard Skinnemoen { 566cdbaefb5SHaavard Skinnemoen void *addr; 567be60a902SHaavard Skinnemoen cfiword_t cword; 568be60a902SHaavard Skinnemoen int retval; 569be60a902SHaavard Skinnemoen 57012d30aa7SHaavard Skinnemoen addr = flash_map (info, sect, offset); 571be60a902SHaavard Skinnemoen flash_make_cmd (info, cmd, &cword); 572be60a902SHaavard Skinnemoen switch (info->portwidth) { 573be60a902SHaavard Skinnemoen case FLASH_CFI_8BIT: 574cdbaefb5SHaavard Skinnemoen retval = ((flash_read8(addr) & cword.c) == cword.c); 575be60a902SHaavard Skinnemoen break; 576be60a902SHaavard Skinnemoen case FLASH_CFI_16BIT: 577cdbaefb5SHaavard Skinnemoen retval = ((flash_read16(addr) & cword.w) == cword.w); 578be60a902SHaavard Skinnemoen break; 579be60a902SHaavard Skinnemoen case FLASH_CFI_32BIT: 58047cc23cbSStefan Roese retval = ((flash_read32(addr) & cword.l) == cword.l); 581be60a902SHaavard Skinnemoen break; 582be60a902SHaavard Skinnemoen case FLASH_CFI_64BIT: 583cdbaefb5SHaavard Skinnemoen retval = ((flash_read64(addr) & cword.ll) == cword.ll); 584be60a902SHaavard Skinnemoen break; 585be60a902SHaavard Skinnemoen default: 586be60a902SHaavard Skinnemoen retval = 0; 587be60a902SHaavard Skinnemoen break; 588be60a902SHaavard Skinnemoen } 58912d30aa7SHaavard Skinnemoen flash_unmap(info, sect, offset, addr); 59012d30aa7SHaavard Skinnemoen 591be60a902SHaavard Skinnemoen return retval; 592be60a902SHaavard Skinnemoen } 593be60a902SHaavard Skinnemoen 594be60a902SHaavard Skinnemoen /*----------------------------------------------------------------------- 595be60a902SHaavard Skinnemoen */ 596be60a902SHaavard Skinnemoen static int flash_toggle (flash_info_t * info, flash_sect_t sect, 597be60a902SHaavard Skinnemoen uint offset, uchar cmd) 598be60a902SHaavard Skinnemoen { 599cdbaefb5SHaavard Skinnemoen void *addr; 600be60a902SHaavard Skinnemoen cfiword_t cword; 601be60a902SHaavard Skinnemoen int retval; 602be60a902SHaavard Skinnemoen 60312d30aa7SHaavard Skinnemoen addr = flash_map (info, sect, offset); 604be60a902SHaavard Skinnemoen flash_make_cmd (info, cmd, &cword); 605be60a902SHaavard Skinnemoen switch (info->portwidth) { 606be60a902SHaavard Skinnemoen case FLASH_CFI_8BIT: 607fb8c061eSStefan Roese retval = flash_read8(addr) != flash_read8(addr); 608be60a902SHaavard Skinnemoen break; 609be60a902SHaavard Skinnemoen case FLASH_CFI_16BIT: 610fb8c061eSStefan Roese retval = flash_read16(addr) != flash_read16(addr); 611be60a902SHaavard Skinnemoen break; 612be60a902SHaavard Skinnemoen case FLASH_CFI_32BIT: 613fb8c061eSStefan Roese retval = flash_read32(addr) != flash_read32(addr); 614be60a902SHaavard Skinnemoen break; 615be60a902SHaavard Skinnemoen case FLASH_CFI_64BIT: 6169abda6baSWolfgang Denk retval = ( (flash_read32( addr ) != flash_read32( addr )) || 6179abda6baSWolfgang Denk (flash_read32(addr+4) != flash_read32(addr+4)) ); 618be60a902SHaavard Skinnemoen break; 619be60a902SHaavard Skinnemoen default: 620be60a902SHaavard Skinnemoen retval = 0; 621be60a902SHaavard Skinnemoen break; 622be60a902SHaavard Skinnemoen } 62312d30aa7SHaavard Skinnemoen flash_unmap(info, sect, offset, addr); 62412d30aa7SHaavard Skinnemoen 625be60a902SHaavard Skinnemoen return retval; 626be60a902SHaavard Skinnemoen } 627be60a902SHaavard Skinnemoen 628be60a902SHaavard Skinnemoen /* 629be60a902SHaavard Skinnemoen * flash_is_busy - check to see if the flash is busy 630be60a902SHaavard Skinnemoen * 631be60a902SHaavard Skinnemoen * This routine checks the status of the chip and returns true if the 632be60a902SHaavard Skinnemoen * chip is busy. 633be60a902SHaavard Skinnemoen */ 634be60a902SHaavard Skinnemoen static int flash_is_busy (flash_info_t * info, flash_sect_t sect) 635be60a902SHaavard Skinnemoen { 636be60a902SHaavard Skinnemoen int retval; 637be60a902SHaavard Skinnemoen 63881b20cccSMichael Schwingen switch (info->vendor) { 6399c048b52SVasiliy Leoenenko case CFI_CMDSET_INTEL_PROG_REGIONS: 64081b20cccSMichael Schwingen case CFI_CMDSET_INTEL_STANDARD: 64181b20cccSMichael Schwingen case CFI_CMDSET_INTEL_EXTENDED: 642be60a902SHaavard Skinnemoen retval = !flash_isset (info, sect, 0, FLASH_STATUS_DONE); 64381b20cccSMichael Schwingen break; 64481b20cccSMichael Schwingen case CFI_CMDSET_AMD_STANDARD: 64581b20cccSMichael Schwingen case CFI_CMDSET_AMD_EXTENDED: 646be60a902SHaavard Skinnemoen #ifdef CONFIG_FLASH_CFI_LEGACY 64781b20cccSMichael Schwingen case CFI_CMDSET_AMD_LEGACY: 648be60a902SHaavard Skinnemoen #endif 649be60a902SHaavard Skinnemoen retval = flash_toggle (info, sect, 0, AMD_STATUS_TOGGLE); 650be60a902SHaavard Skinnemoen break; 651be60a902SHaavard Skinnemoen default: 652be60a902SHaavard Skinnemoen retval = 0; 653be60a902SHaavard Skinnemoen } 654be60a902SHaavard Skinnemoen debug ("flash_is_busy: %d\n", retval); 655be60a902SHaavard Skinnemoen return retval; 656be60a902SHaavard Skinnemoen } 657be60a902SHaavard Skinnemoen 658be60a902SHaavard Skinnemoen /*----------------------------------------------------------------------- 659be60a902SHaavard Skinnemoen * wait for XSR.7 to be set. Time out with an error if it does not. 660be60a902SHaavard Skinnemoen * This routine does not set the flash to read-array mode. 661be60a902SHaavard Skinnemoen */ 662be60a902SHaavard Skinnemoen static int flash_status_check (flash_info_t * info, flash_sect_t sector, 663be60a902SHaavard Skinnemoen ulong tout, char *prompt) 664be60a902SHaavard Skinnemoen { 665be60a902SHaavard Skinnemoen ulong start; 666be60a902SHaavard Skinnemoen 6676d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if CONFIG_SYS_HZ != 1000 6686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD tout *= CONFIG_SYS_HZ/1000; 669be60a902SHaavard Skinnemoen #endif 670be60a902SHaavard Skinnemoen 671be60a902SHaavard Skinnemoen /* Wait for command completion */ 672be60a902SHaavard Skinnemoen start = get_timer (0); 673be60a902SHaavard Skinnemoen while (flash_is_busy (info, sector)) { 674be60a902SHaavard Skinnemoen if (get_timer (start) > tout) { 675be60a902SHaavard Skinnemoen printf ("Flash %s timeout at address %lx data %lx\n", 676be60a902SHaavard Skinnemoen prompt, info->start[sector], 677be60a902SHaavard Skinnemoen flash_read_long (info, sector, 0)); 678be60a902SHaavard Skinnemoen flash_write_cmd (info, sector, 0, info->cmd_reset); 679be60a902SHaavard Skinnemoen return ERR_TIMOUT; 680be60a902SHaavard Skinnemoen } 681be60a902SHaavard Skinnemoen udelay (1); /* also triggers watchdog */ 682be60a902SHaavard Skinnemoen } 683be60a902SHaavard Skinnemoen return ERR_OK; 684be60a902SHaavard Skinnemoen } 685be60a902SHaavard Skinnemoen 686be60a902SHaavard Skinnemoen /*----------------------------------------------------------------------- 687be60a902SHaavard Skinnemoen * Wait for XSR.7 to be set, if it times out print an error, otherwise 688be60a902SHaavard Skinnemoen * do a full status check. 689be60a902SHaavard Skinnemoen * 690be60a902SHaavard Skinnemoen * This routine sets the flash to read-array mode. 691be60a902SHaavard Skinnemoen */ 692be60a902SHaavard Skinnemoen static int flash_full_status_check (flash_info_t * info, flash_sect_t sector, 693be60a902SHaavard Skinnemoen ulong tout, char *prompt) 694be60a902SHaavard Skinnemoen { 695be60a902SHaavard Skinnemoen int retcode; 696be60a902SHaavard Skinnemoen 697be60a902SHaavard Skinnemoen retcode = flash_status_check (info, sector, tout, prompt); 698be60a902SHaavard Skinnemoen switch (info->vendor) { 6999c048b52SVasiliy Leoenenko case CFI_CMDSET_INTEL_PROG_REGIONS: 700be60a902SHaavard Skinnemoen case CFI_CMDSET_INTEL_EXTENDED: 701be60a902SHaavard Skinnemoen case CFI_CMDSET_INTEL_STANDARD: 7020d01f66dSEd Swarthout if ((retcode != ERR_OK) 703be60a902SHaavard Skinnemoen && !flash_isequal (info, sector, 0, FLASH_STATUS_DONE)) { 704be60a902SHaavard Skinnemoen retcode = ERR_INVAL; 705be60a902SHaavard Skinnemoen printf ("Flash %s error at address %lx\n", prompt, 706be60a902SHaavard Skinnemoen info->start[sector]); 707be60a902SHaavard Skinnemoen if (flash_isset (info, sector, 0, FLASH_STATUS_ECLBS | 708be60a902SHaavard Skinnemoen FLASH_STATUS_PSLBS)) { 709be60a902SHaavard Skinnemoen puts ("Command Sequence Error.\n"); 710be60a902SHaavard Skinnemoen } else if (flash_isset (info, sector, 0, 711be60a902SHaavard Skinnemoen FLASH_STATUS_ECLBS)) { 712be60a902SHaavard Skinnemoen puts ("Block Erase Error.\n"); 713be60a902SHaavard Skinnemoen retcode = ERR_NOT_ERASED; 714be60a902SHaavard Skinnemoen } else if (flash_isset (info, sector, 0, 715be60a902SHaavard Skinnemoen FLASH_STATUS_PSLBS)) { 716be60a902SHaavard Skinnemoen puts ("Locking Error\n"); 717be60a902SHaavard Skinnemoen } 718be60a902SHaavard Skinnemoen if (flash_isset (info, sector, 0, FLASH_STATUS_DPS)) { 719be60a902SHaavard Skinnemoen puts ("Block locked.\n"); 720be60a902SHaavard Skinnemoen retcode = ERR_PROTECTED; 721be60a902SHaavard Skinnemoen } 722be60a902SHaavard Skinnemoen if (flash_isset (info, sector, 0, FLASH_STATUS_VPENS)) 723be60a902SHaavard Skinnemoen puts ("Vpp Low Error.\n"); 724be60a902SHaavard Skinnemoen } 725be60a902SHaavard Skinnemoen flash_write_cmd (info, sector, 0, info->cmd_reset); 726be60a902SHaavard Skinnemoen break; 727be60a902SHaavard Skinnemoen default: 72881b20cccSMichael Schwingen break; 72981b20cccSMichael Schwingen } 730be60a902SHaavard Skinnemoen return retcode; 73181b20cccSMichael Schwingen } 732be60a902SHaavard Skinnemoen 733be60a902SHaavard Skinnemoen /*----------------------------------------------------------------------- 734be60a902SHaavard Skinnemoen */ 735be60a902SHaavard Skinnemoen static void flash_add_byte (flash_info_t * info, cfiword_t * cword, uchar c) 736be60a902SHaavard Skinnemoen { 7376d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(__LITTLE_ENDIAN) && !defined(CONFIG_SYS_WRITE_SWAPPED_DATA) 738be60a902SHaavard Skinnemoen unsigned short w; 739be60a902SHaavard Skinnemoen unsigned int l; 740be60a902SHaavard Skinnemoen unsigned long long ll; 741be60a902SHaavard Skinnemoen #endif 742be60a902SHaavard Skinnemoen 743be60a902SHaavard Skinnemoen switch (info->portwidth) { 744be60a902SHaavard Skinnemoen case FLASH_CFI_8BIT: 745be60a902SHaavard Skinnemoen cword->c = c; 746be60a902SHaavard Skinnemoen break; 747be60a902SHaavard Skinnemoen case FLASH_CFI_16BIT: 7486d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(__LITTLE_ENDIAN) && !defined(CONFIG_SYS_WRITE_SWAPPED_DATA) 749be60a902SHaavard Skinnemoen w = c; 750be60a902SHaavard Skinnemoen w <<= 8; 751be60a902SHaavard Skinnemoen cword->w = (cword->w >> 8) | w; 75281b20cccSMichael Schwingen #else 753be60a902SHaavard Skinnemoen cword->w = (cword->w << 8) | c; 754be60a902SHaavard Skinnemoen #endif 755be60a902SHaavard Skinnemoen break; 756be60a902SHaavard Skinnemoen case FLASH_CFI_32BIT: 7576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(__LITTLE_ENDIAN) && !defined(CONFIG_SYS_WRITE_SWAPPED_DATA) 758be60a902SHaavard Skinnemoen l = c; 759be60a902SHaavard Skinnemoen l <<= 24; 760be60a902SHaavard Skinnemoen cword->l = (cword->l >> 8) | l; 761be60a902SHaavard Skinnemoen #else 762be60a902SHaavard Skinnemoen cword->l = (cword->l << 8) | c; 763be60a902SHaavard Skinnemoen #endif 764be60a902SHaavard Skinnemoen break; 765be60a902SHaavard Skinnemoen case FLASH_CFI_64BIT: 7666d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(__LITTLE_ENDIAN) && !defined(CONFIG_SYS_WRITE_SWAPPED_DATA) 767be60a902SHaavard Skinnemoen ll = c; 768be60a902SHaavard Skinnemoen ll <<= 56; 769be60a902SHaavard Skinnemoen cword->ll = (cword->ll >> 8) | ll; 770be60a902SHaavard Skinnemoen #else 771be60a902SHaavard Skinnemoen cword->ll = (cword->ll << 8) | c; 772be60a902SHaavard Skinnemoen #endif 773be60a902SHaavard Skinnemoen break; 774be60a902SHaavard Skinnemoen } 775be60a902SHaavard Skinnemoen } 776be60a902SHaavard Skinnemoen 777be60a902SHaavard Skinnemoen /* loop through the sectors from the highest address when the passed 778be60a902SHaavard Skinnemoen * address is greater or equal to the sector address we have a match 779be60a902SHaavard Skinnemoen */ 780be60a902SHaavard Skinnemoen static flash_sect_t find_sector (flash_info_t * info, ulong addr) 78181b20cccSMichael Schwingen { 782be60a902SHaavard Skinnemoen flash_sect_t sector; 783be60a902SHaavard Skinnemoen 784be60a902SHaavard Skinnemoen for (sector = info->sector_count - 1; sector >= 0; sector--) { 785be60a902SHaavard Skinnemoen if (addr >= info->start[sector]) 786be60a902SHaavard Skinnemoen break; 78781b20cccSMichael Schwingen } 788be60a902SHaavard Skinnemoen return sector; 78959829cc1SJean-Christophe PLAGNIOL-VILLARD } 79059829cc1SJean-Christophe PLAGNIOL-VILLARD 79159829cc1SJean-Christophe PLAGNIOL-VILLARD /*----------------------------------------------------------------------- 79259829cc1SJean-Christophe PLAGNIOL-VILLARD */ 793be60a902SHaavard Skinnemoen static int flash_write_cfiword (flash_info_t * info, ulong dest, 794be60a902SHaavard Skinnemoen cfiword_t cword) 79559829cc1SJean-Christophe PLAGNIOL-VILLARD { 796cdbaefb5SHaavard Skinnemoen void *dstaddr; 797be60a902SHaavard Skinnemoen int flag; 7980d01f66dSEd Swarthout flash_sect_t sect; 79959829cc1SJean-Christophe PLAGNIOL-VILLARD 80012d30aa7SHaavard Skinnemoen dstaddr = map_physmem(dest, info->portwidth, MAP_NOCACHE); 801be60a902SHaavard Skinnemoen 802be60a902SHaavard Skinnemoen /* Check if Flash is (sufficiently) erased */ 803be60a902SHaavard Skinnemoen switch (info->portwidth) { 804be60a902SHaavard Skinnemoen case FLASH_CFI_8BIT: 805cdbaefb5SHaavard Skinnemoen flag = ((flash_read8(dstaddr) & cword.c) == cword.c); 806be60a902SHaavard Skinnemoen break; 807be60a902SHaavard Skinnemoen case FLASH_CFI_16BIT: 808cdbaefb5SHaavard Skinnemoen flag = ((flash_read16(dstaddr) & cword.w) == cword.w); 809be60a902SHaavard Skinnemoen break; 810be60a902SHaavard Skinnemoen case FLASH_CFI_32BIT: 811cdbaefb5SHaavard Skinnemoen flag = ((flash_read32(dstaddr) & cword.l) == cword.l); 812be60a902SHaavard Skinnemoen break; 813be60a902SHaavard Skinnemoen case FLASH_CFI_64BIT: 814cdbaefb5SHaavard Skinnemoen flag = ((flash_read64(dstaddr) & cword.ll) == cword.ll); 815be60a902SHaavard Skinnemoen break; 816be60a902SHaavard Skinnemoen default: 81712d30aa7SHaavard Skinnemoen flag = 0; 81812d30aa7SHaavard Skinnemoen break; 81912d30aa7SHaavard Skinnemoen } 82012d30aa7SHaavard Skinnemoen if (!flag) { 82112d30aa7SHaavard Skinnemoen unmap_physmem(dstaddr, info->portwidth); 8220dc80e27SStefan Roese return ERR_NOT_ERASED; 823be60a902SHaavard Skinnemoen } 824be60a902SHaavard Skinnemoen 825be60a902SHaavard Skinnemoen /* Disable interrupts which might cause a timeout here */ 826be60a902SHaavard Skinnemoen flag = disable_interrupts (); 827be60a902SHaavard Skinnemoen 828be60a902SHaavard Skinnemoen switch (info->vendor) { 8299c048b52SVasiliy Leoenenko case CFI_CMDSET_INTEL_PROG_REGIONS: 830be60a902SHaavard Skinnemoen case CFI_CMDSET_INTEL_EXTENDED: 831be60a902SHaavard Skinnemoen case CFI_CMDSET_INTEL_STANDARD: 832be60a902SHaavard Skinnemoen flash_write_cmd (info, 0, 0, FLASH_CMD_CLEAR_STATUS); 833be60a902SHaavard Skinnemoen flash_write_cmd (info, 0, 0, FLASH_CMD_WRITE); 834be60a902SHaavard Skinnemoen break; 835be60a902SHaavard Skinnemoen case CFI_CMDSET_AMD_EXTENDED: 836be60a902SHaavard Skinnemoen case CFI_CMDSET_AMD_STANDARD: 837be60a902SHaavard Skinnemoen #ifdef CONFIG_FLASH_CFI_LEGACY 838be60a902SHaavard Skinnemoen case CFI_CMDSET_AMD_LEGACY: 839be60a902SHaavard Skinnemoen #endif 8400d01f66dSEd Swarthout sect = find_sector(info, dest); 8410d01f66dSEd Swarthout flash_unlock_seq (info, sect); 8420d01f66dSEd Swarthout flash_write_cmd (info, sect, info->addr_unlock1, AMD_CMD_WRITE); 84359829cc1SJean-Christophe PLAGNIOL-VILLARD break; 84459829cc1SJean-Christophe PLAGNIOL-VILLARD } 84559829cc1SJean-Christophe PLAGNIOL-VILLARD 846be60a902SHaavard Skinnemoen switch (info->portwidth) { 847be60a902SHaavard Skinnemoen case FLASH_CFI_8BIT: 848cdbaefb5SHaavard Skinnemoen flash_write8(cword.c, dstaddr); 849be60a902SHaavard Skinnemoen break; 850be60a902SHaavard Skinnemoen case FLASH_CFI_16BIT: 851cdbaefb5SHaavard Skinnemoen flash_write16(cword.w, dstaddr); 852be60a902SHaavard Skinnemoen break; 853be60a902SHaavard Skinnemoen case FLASH_CFI_32BIT: 854cdbaefb5SHaavard Skinnemoen flash_write32(cword.l, dstaddr); 855be60a902SHaavard Skinnemoen break; 856be60a902SHaavard Skinnemoen case FLASH_CFI_64BIT: 857cdbaefb5SHaavard Skinnemoen flash_write64(cword.ll, dstaddr); 858be60a902SHaavard Skinnemoen break; 85959829cc1SJean-Christophe PLAGNIOL-VILLARD } 860be60a902SHaavard Skinnemoen 861be60a902SHaavard Skinnemoen /* re-enable interrupts if necessary */ 862be60a902SHaavard Skinnemoen if (flag) 863be60a902SHaavard Skinnemoen enable_interrupts (); 864be60a902SHaavard Skinnemoen 86512d30aa7SHaavard Skinnemoen unmap_physmem(dstaddr, info->portwidth); 86612d30aa7SHaavard Skinnemoen 867be60a902SHaavard Skinnemoen return flash_full_status_check (info, find_sector (info, dest), 868be60a902SHaavard Skinnemoen info->write_tout, "write"); 869be60a902SHaavard Skinnemoen } 870be60a902SHaavard Skinnemoen 8716d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FLASH_USE_BUFFER_WRITE 872be60a902SHaavard Skinnemoen 873be60a902SHaavard Skinnemoen static int flash_write_cfibuffer (flash_info_t * info, ulong dest, uchar * cp, 874be60a902SHaavard Skinnemoen int len) 875be60a902SHaavard Skinnemoen { 876be60a902SHaavard Skinnemoen flash_sect_t sector; 877be60a902SHaavard Skinnemoen int cnt; 878be60a902SHaavard Skinnemoen int retcode; 879cdbaefb5SHaavard Skinnemoen void *src = cp; 88012d30aa7SHaavard Skinnemoen void *dst = map_physmem(dest, len, MAP_NOCACHE); 8810dc80e27SStefan Roese void *dst2 = dst; 8820dc80e27SStefan Roese int flag = 0; 88396ef831fSGuennadi Liakhovetski uint offset = 0; 88496ef831fSGuennadi Liakhovetski unsigned int shift; 8859c048b52SVasiliy Leoenenko uchar write_cmd; 886cdbaefb5SHaavard Skinnemoen 8870dc80e27SStefan Roese switch (info->portwidth) { 8880dc80e27SStefan Roese case FLASH_CFI_8BIT: 88996ef831fSGuennadi Liakhovetski shift = 0; 8900dc80e27SStefan Roese break; 8910dc80e27SStefan Roese case FLASH_CFI_16BIT: 89296ef831fSGuennadi Liakhovetski shift = 1; 8930dc80e27SStefan Roese break; 8940dc80e27SStefan Roese case FLASH_CFI_32BIT: 89596ef831fSGuennadi Liakhovetski shift = 2; 8960dc80e27SStefan Roese break; 8970dc80e27SStefan Roese case FLASH_CFI_64BIT: 89896ef831fSGuennadi Liakhovetski shift = 3; 8990dc80e27SStefan Roese break; 9000dc80e27SStefan Roese default: 9010dc80e27SStefan Roese retcode = ERR_INVAL; 9020dc80e27SStefan Roese goto out_unmap; 9030dc80e27SStefan Roese } 9040dc80e27SStefan Roese 90596ef831fSGuennadi Liakhovetski cnt = len >> shift; 90696ef831fSGuennadi Liakhovetski 9070dc80e27SStefan Roese while ((cnt-- > 0) && (flag == 0)) { 9080dc80e27SStefan Roese switch (info->portwidth) { 9090dc80e27SStefan Roese case FLASH_CFI_8BIT: 9100dc80e27SStefan Roese flag = ((flash_read8(dst2) & flash_read8(src)) == 9110dc80e27SStefan Roese flash_read8(src)); 9120dc80e27SStefan Roese src += 1, dst2 += 1; 9130dc80e27SStefan Roese break; 9140dc80e27SStefan Roese case FLASH_CFI_16BIT: 9150dc80e27SStefan Roese flag = ((flash_read16(dst2) & flash_read16(src)) == 9160dc80e27SStefan Roese flash_read16(src)); 9170dc80e27SStefan Roese src += 2, dst2 += 2; 9180dc80e27SStefan Roese break; 9190dc80e27SStefan Roese case FLASH_CFI_32BIT: 9200dc80e27SStefan Roese flag = ((flash_read32(dst2) & flash_read32(src)) == 9210dc80e27SStefan Roese flash_read32(src)); 9220dc80e27SStefan Roese src += 4, dst2 += 4; 9230dc80e27SStefan Roese break; 9240dc80e27SStefan Roese case FLASH_CFI_64BIT: 9250dc80e27SStefan Roese flag = ((flash_read64(dst2) & flash_read64(src)) == 9260dc80e27SStefan Roese flash_read64(src)); 9270dc80e27SStefan Roese src += 8, dst2 += 8; 9280dc80e27SStefan Roese break; 9290dc80e27SStefan Roese } 9300dc80e27SStefan Roese } 9310dc80e27SStefan Roese if (!flag) { 9320dc80e27SStefan Roese retcode = ERR_NOT_ERASED; 9330dc80e27SStefan Roese goto out_unmap; 9340dc80e27SStefan Roese } 9350dc80e27SStefan Roese 9360dc80e27SStefan Roese src = cp; 937cdbaefb5SHaavard Skinnemoen sector = find_sector (info, dest); 938be60a902SHaavard Skinnemoen 939be60a902SHaavard Skinnemoen switch (info->vendor) { 9409c048b52SVasiliy Leoenenko case CFI_CMDSET_INTEL_PROG_REGIONS: 941be60a902SHaavard Skinnemoen case CFI_CMDSET_INTEL_STANDARD: 942be60a902SHaavard Skinnemoen case CFI_CMDSET_INTEL_EXTENDED: 9439c048b52SVasiliy Leoenenko write_cmd = (info->vendor == CFI_CMDSET_INTEL_PROG_REGIONS) ? 9449c048b52SVasiliy Leoenenko FLASH_CMD_WRITE_BUFFER_PROG : FLASH_CMD_WRITE_TO_BUFFER; 945be60a902SHaavard Skinnemoen flash_write_cmd (info, sector, 0, FLASH_CMD_CLEAR_STATUS); 9469c048b52SVasiliy Leoenenko flash_write_cmd (info, sector, 0, FLASH_CMD_READ_STATUS); 9479c048b52SVasiliy Leoenenko flash_write_cmd (info, sector, 0, write_cmd); 948be60a902SHaavard Skinnemoen retcode = flash_status_check (info, sector, 949be60a902SHaavard Skinnemoen info->buffer_write_tout, 950be60a902SHaavard Skinnemoen "write to buffer"); 951be60a902SHaavard Skinnemoen if (retcode == ERR_OK) { 952be60a902SHaavard Skinnemoen /* reduce the number of loops by the width of 953be60a902SHaavard Skinnemoen * the port */ 95496ef831fSGuennadi Liakhovetski cnt = len >> shift; 95593c56f21SVasiliy Leoenenko flash_write_cmd (info, sector, 0, cnt - 1); 956be60a902SHaavard Skinnemoen while (cnt-- > 0) { 957be60a902SHaavard Skinnemoen switch (info->portwidth) { 958be60a902SHaavard Skinnemoen case FLASH_CFI_8BIT: 959cdbaefb5SHaavard Skinnemoen flash_write8(flash_read8(src), dst); 960cdbaefb5SHaavard Skinnemoen src += 1, dst += 1; 961be60a902SHaavard Skinnemoen break; 962be60a902SHaavard Skinnemoen case FLASH_CFI_16BIT: 963cdbaefb5SHaavard Skinnemoen flash_write16(flash_read16(src), dst); 964cdbaefb5SHaavard Skinnemoen src += 2, dst += 2; 965be60a902SHaavard Skinnemoen break; 966be60a902SHaavard Skinnemoen case FLASH_CFI_32BIT: 967cdbaefb5SHaavard Skinnemoen flash_write32(flash_read32(src), dst); 968cdbaefb5SHaavard Skinnemoen src += 4, dst += 4; 969be60a902SHaavard Skinnemoen break; 970be60a902SHaavard Skinnemoen case FLASH_CFI_64BIT: 971cdbaefb5SHaavard Skinnemoen flash_write64(flash_read64(src), dst); 972cdbaefb5SHaavard Skinnemoen src += 8, dst += 8; 973be60a902SHaavard Skinnemoen break; 974be60a902SHaavard Skinnemoen default: 97512d30aa7SHaavard Skinnemoen retcode = ERR_INVAL; 97612d30aa7SHaavard Skinnemoen goto out_unmap; 977be60a902SHaavard Skinnemoen } 978be60a902SHaavard Skinnemoen } 979be60a902SHaavard Skinnemoen flash_write_cmd (info, sector, 0, 980be60a902SHaavard Skinnemoen FLASH_CMD_WRITE_BUFFER_CONFIRM); 981be60a902SHaavard Skinnemoen retcode = flash_full_status_check ( 982be60a902SHaavard Skinnemoen info, sector, info->buffer_write_tout, 983be60a902SHaavard Skinnemoen "buffer write"); 984be60a902SHaavard Skinnemoen } 98512d30aa7SHaavard Skinnemoen 98612d30aa7SHaavard Skinnemoen break; 987be60a902SHaavard Skinnemoen 988be60a902SHaavard Skinnemoen case CFI_CMDSET_AMD_STANDARD: 989be60a902SHaavard Skinnemoen case CFI_CMDSET_AMD_EXTENDED: 990be60a902SHaavard Skinnemoen flash_unlock_seq(info,0); 99196ef831fSGuennadi Liakhovetski 99296ef831fSGuennadi Liakhovetski #ifdef CONFIG_FLASH_SPANSION_S29WS_N 99396ef831fSGuennadi Liakhovetski offset = ((unsigned long)dst - info->start[sector]) >> shift; 99496ef831fSGuennadi Liakhovetski #endif 99596ef831fSGuennadi Liakhovetski flash_write_cmd(info, sector, offset, AMD_CMD_WRITE_TO_BUFFER); 99696ef831fSGuennadi Liakhovetski cnt = len >> shift; 99796ef831fSGuennadi Liakhovetski flash_write_cmd(info, sector, offset, (uchar)cnt - 1); 998be60a902SHaavard Skinnemoen 999be60a902SHaavard Skinnemoen switch (info->portwidth) { 1000be60a902SHaavard Skinnemoen case FLASH_CFI_8BIT: 1001cdbaefb5SHaavard Skinnemoen while (cnt-- > 0) { 1002cdbaefb5SHaavard Skinnemoen flash_write8(flash_read8(src), dst); 1003cdbaefb5SHaavard Skinnemoen src += 1, dst += 1; 1004cdbaefb5SHaavard Skinnemoen } 1005be60a902SHaavard Skinnemoen break; 1006be60a902SHaavard Skinnemoen case FLASH_CFI_16BIT: 1007cdbaefb5SHaavard Skinnemoen while (cnt-- > 0) { 1008cdbaefb5SHaavard Skinnemoen flash_write16(flash_read16(src), dst); 1009cdbaefb5SHaavard Skinnemoen src += 2, dst += 2; 1010cdbaefb5SHaavard Skinnemoen } 1011be60a902SHaavard Skinnemoen break; 1012be60a902SHaavard Skinnemoen case FLASH_CFI_32BIT: 1013cdbaefb5SHaavard Skinnemoen while (cnt-- > 0) { 1014cdbaefb5SHaavard Skinnemoen flash_write32(flash_read32(src), dst); 1015cdbaefb5SHaavard Skinnemoen src += 4, dst += 4; 1016cdbaefb5SHaavard Skinnemoen } 1017be60a902SHaavard Skinnemoen break; 1018be60a902SHaavard Skinnemoen case FLASH_CFI_64BIT: 1019cdbaefb5SHaavard Skinnemoen while (cnt-- > 0) { 1020cdbaefb5SHaavard Skinnemoen flash_write64(flash_read64(src), dst); 1021cdbaefb5SHaavard Skinnemoen src += 8, dst += 8; 1022cdbaefb5SHaavard Skinnemoen } 1023be60a902SHaavard Skinnemoen break; 1024be60a902SHaavard Skinnemoen default: 102512d30aa7SHaavard Skinnemoen retcode = ERR_INVAL; 102612d30aa7SHaavard Skinnemoen goto out_unmap; 1027be60a902SHaavard Skinnemoen } 1028be60a902SHaavard Skinnemoen 1029be60a902SHaavard Skinnemoen flash_write_cmd (info, sector, 0, AMD_CMD_WRITE_BUFFER_CONFIRM); 1030be60a902SHaavard Skinnemoen retcode = flash_full_status_check (info, sector, 1031be60a902SHaavard Skinnemoen info->buffer_write_tout, 1032be60a902SHaavard Skinnemoen "buffer write"); 103312d30aa7SHaavard Skinnemoen break; 1034be60a902SHaavard Skinnemoen 1035be60a902SHaavard Skinnemoen default: 1036be60a902SHaavard Skinnemoen debug ("Unknown Command Set\n"); 103712d30aa7SHaavard Skinnemoen retcode = ERR_INVAL; 103812d30aa7SHaavard Skinnemoen break; 1039be60a902SHaavard Skinnemoen } 104012d30aa7SHaavard Skinnemoen 104112d30aa7SHaavard Skinnemoen out_unmap: 104212d30aa7SHaavard Skinnemoen unmap_physmem(dst, len); 104312d30aa7SHaavard Skinnemoen return retcode; 1044be60a902SHaavard Skinnemoen } 10456d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #endif /* CONFIG_SYS_FLASH_USE_BUFFER_WRITE */ 1046be60a902SHaavard Skinnemoen 104759829cc1SJean-Christophe PLAGNIOL-VILLARD 104859829cc1SJean-Christophe PLAGNIOL-VILLARD /*----------------------------------------------------------------------- 104959829cc1SJean-Christophe PLAGNIOL-VILLARD */ 105059829cc1SJean-Christophe PLAGNIOL-VILLARD int flash_erase (flash_info_t * info, int s_first, int s_last) 105159829cc1SJean-Christophe PLAGNIOL-VILLARD { 105259829cc1SJean-Christophe PLAGNIOL-VILLARD int rcode = 0; 105359829cc1SJean-Christophe PLAGNIOL-VILLARD int prot; 105459829cc1SJean-Christophe PLAGNIOL-VILLARD flash_sect_t sect; 105559829cc1SJean-Christophe PLAGNIOL-VILLARD 105659829cc1SJean-Christophe PLAGNIOL-VILLARD if (info->flash_id != FLASH_MAN_CFI) { 105759829cc1SJean-Christophe PLAGNIOL-VILLARD puts ("Can't erase unknown flash type - aborted\n"); 105859829cc1SJean-Christophe PLAGNIOL-VILLARD return 1; 105959829cc1SJean-Christophe PLAGNIOL-VILLARD } 106059829cc1SJean-Christophe PLAGNIOL-VILLARD if ((s_first < 0) || (s_first > s_last)) { 106159829cc1SJean-Christophe PLAGNIOL-VILLARD puts ("- no sectors to erase\n"); 106259829cc1SJean-Christophe PLAGNIOL-VILLARD return 1; 106359829cc1SJean-Christophe PLAGNIOL-VILLARD } 106459829cc1SJean-Christophe PLAGNIOL-VILLARD 106559829cc1SJean-Christophe PLAGNIOL-VILLARD prot = 0; 106659829cc1SJean-Christophe PLAGNIOL-VILLARD for (sect = s_first; sect <= s_last; ++sect) { 106759829cc1SJean-Christophe PLAGNIOL-VILLARD if (info->protect[sect]) { 106859829cc1SJean-Christophe PLAGNIOL-VILLARD prot++; 106959829cc1SJean-Christophe PLAGNIOL-VILLARD } 107059829cc1SJean-Christophe PLAGNIOL-VILLARD } 107159829cc1SJean-Christophe PLAGNIOL-VILLARD if (prot) { 10727e5b9b47SHaavard Skinnemoen printf ("- Warning: %d protected sectors will not be erased!\n", 10737e5b9b47SHaavard Skinnemoen prot); 1074*6ea808efSPiotr Ziecik } else if (flash_verbose) { 107559829cc1SJean-Christophe PLAGNIOL-VILLARD putc ('\n'); 107659829cc1SJean-Christophe PLAGNIOL-VILLARD } 107759829cc1SJean-Christophe PLAGNIOL-VILLARD 107859829cc1SJean-Christophe PLAGNIOL-VILLARD 107959829cc1SJean-Christophe PLAGNIOL-VILLARD for (sect = s_first; sect <= s_last; sect++) { 108059829cc1SJean-Christophe PLAGNIOL-VILLARD if (info->protect[sect] == 0) { /* not protected */ 108159829cc1SJean-Christophe PLAGNIOL-VILLARD switch (info->vendor) { 10829c048b52SVasiliy Leoenenko case CFI_CMDSET_INTEL_PROG_REGIONS: 108359829cc1SJean-Christophe PLAGNIOL-VILLARD case CFI_CMDSET_INTEL_STANDARD: 108459829cc1SJean-Christophe PLAGNIOL-VILLARD case CFI_CMDSET_INTEL_EXTENDED: 10857e5b9b47SHaavard Skinnemoen flash_write_cmd (info, sect, 0, 10867e5b9b47SHaavard Skinnemoen FLASH_CMD_CLEAR_STATUS); 10877e5b9b47SHaavard Skinnemoen flash_write_cmd (info, sect, 0, 10887e5b9b47SHaavard Skinnemoen FLASH_CMD_BLOCK_ERASE); 10897e5b9b47SHaavard Skinnemoen flash_write_cmd (info, sect, 0, 10907e5b9b47SHaavard Skinnemoen FLASH_CMD_ERASE_CONFIRM); 109159829cc1SJean-Christophe PLAGNIOL-VILLARD break; 109259829cc1SJean-Christophe PLAGNIOL-VILLARD case CFI_CMDSET_AMD_STANDARD: 109359829cc1SJean-Christophe PLAGNIOL-VILLARD case CFI_CMDSET_AMD_EXTENDED: 109459829cc1SJean-Christophe PLAGNIOL-VILLARD flash_unlock_seq (info, sect); 10957e5b9b47SHaavard Skinnemoen flash_write_cmd (info, sect, 10967e5b9b47SHaavard Skinnemoen info->addr_unlock1, 10977e5b9b47SHaavard Skinnemoen AMD_CMD_ERASE_START); 109859829cc1SJean-Christophe PLAGNIOL-VILLARD flash_unlock_seq (info, sect); 10997e5b9b47SHaavard Skinnemoen flash_write_cmd (info, sect, 0, 11007e5b9b47SHaavard Skinnemoen AMD_CMD_ERASE_SECTOR); 110159829cc1SJean-Christophe PLAGNIOL-VILLARD break; 110281b20cccSMichael Schwingen #ifdef CONFIG_FLASH_CFI_LEGACY 110381b20cccSMichael Schwingen case CFI_CMDSET_AMD_LEGACY: 110481b20cccSMichael Schwingen flash_unlock_seq (info, 0); 11057e5b9b47SHaavard Skinnemoen flash_write_cmd (info, 0, info->addr_unlock1, 11067e5b9b47SHaavard Skinnemoen AMD_CMD_ERASE_START); 110781b20cccSMichael Schwingen flash_unlock_seq (info, 0); 11087e5b9b47SHaavard Skinnemoen flash_write_cmd (info, sect, 0, 11097e5b9b47SHaavard Skinnemoen AMD_CMD_ERASE_SECTOR); 111081b20cccSMichael Schwingen break; 111181b20cccSMichael Schwingen #endif 111259829cc1SJean-Christophe PLAGNIOL-VILLARD default: 111359829cc1SJean-Christophe PLAGNIOL-VILLARD debug ("Unkown flash vendor %d\n", 111459829cc1SJean-Christophe PLAGNIOL-VILLARD info->vendor); 111559829cc1SJean-Christophe PLAGNIOL-VILLARD break; 111659829cc1SJean-Christophe PLAGNIOL-VILLARD } 111759829cc1SJean-Christophe PLAGNIOL-VILLARD 111859829cc1SJean-Christophe PLAGNIOL-VILLARD if (flash_full_status_check 111959829cc1SJean-Christophe PLAGNIOL-VILLARD (info, sect, info->erase_blk_tout, "erase")) { 112059829cc1SJean-Christophe PLAGNIOL-VILLARD rcode = 1; 1121*6ea808efSPiotr Ziecik } else if (flash_verbose) 112259829cc1SJean-Christophe PLAGNIOL-VILLARD putc ('.'); 112359829cc1SJean-Christophe PLAGNIOL-VILLARD } 112459829cc1SJean-Christophe PLAGNIOL-VILLARD } 1125*6ea808efSPiotr Ziecik 1126*6ea808efSPiotr Ziecik if (flash_verbose) 112759829cc1SJean-Christophe PLAGNIOL-VILLARD puts (" done\n"); 1128*6ea808efSPiotr Ziecik 112959829cc1SJean-Christophe PLAGNIOL-VILLARD return rcode; 113059829cc1SJean-Christophe PLAGNIOL-VILLARD } 113159829cc1SJean-Christophe PLAGNIOL-VILLARD 113259829cc1SJean-Christophe PLAGNIOL-VILLARD /*----------------------------------------------------------------------- 113359829cc1SJean-Christophe PLAGNIOL-VILLARD */ 113459829cc1SJean-Christophe PLAGNIOL-VILLARD void flash_print_info (flash_info_t * info) 113559829cc1SJean-Christophe PLAGNIOL-VILLARD { 113659829cc1SJean-Christophe PLAGNIOL-VILLARD int i; 113759829cc1SJean-Christophe PLAGNIOL-VILLARD 113859829cc1SJean-Christophe PLAGNIOL-VILLARD if (info->flash_id != FLASH_MAN_CFI) { 113959829cc1SJean-Christophe PLAGNIOL-VILLARD puts ("missing or unknown FLASH type\n"); 114059829cc1SJean-Christophe PLAGNIOL-VILLARD return; 114159829cc1SJean-Christophe PLAGNIOL-VILLARD } 114259829cc1SJean-Christophe PLAGNIOL-VILLARD 114381b20cccSMichael Schwingen printf ("%s FLASH (%d x %d)", 114481b20cccSMichael Schwingen info->name, 114559829cc1SJean-Christophe PLAGNIOL-VILLARD (info->portwidth << 3), (info->chipwidth << 3)); 114681b20cccSMichael Schwingen if (info->size < 1024*1024) 114781b20cccSMichael Schwingen printf (" Size: %ld kB in %d Sectors\n", 114881b20cccSMichael Schwingen info->size >> 10, info->sector_count); 114981b20cccSMichael Schwingen else 115059829cc1SJean-Christophe PLAGNIOL-VILLARD printf (" Size: %ld MB in %d Sectors\n", 115159829cc1SJean-Christophe PLAGNIOL-VILLARD info->size >> 20, info->sector_count); 115259829cc1SJean-Christophe PLAGNIOL-VILLARD printf (" "); 115359829cc1SJean-Christophe PLAGNIOL-VILLARD switch (info->vendor) { 11549c048b52SVasiliy Leoenenko case CFI_CMDSET_INTEL_PROG_REGIONS: 11559c048b52SVasiliy Leoenenko printf ("Intel Prog Regions"); 11569c048b52SVasiliy Leoenenko break; 115759829cc1SJean-Christophe PLAGNIOL-VILLARD case CFI_CMDSET_INTEL_STANDARD: 115859829cc1SJean-Christophe PLAGNIOL-VILLARD printf ("Intel Standard"); 115959829cc1SJean-Christophe PLAGNIOL-VILLARD break; 116059829cc1SJean-Christophe PLAGNIOL-VILLARD case CFI_CMDSET_INTEL_EXTENDED: 116159829cc1SJean-Christophe PLAGNIOL-VILLARD printf ("Intel Extended"); 116259829cc1SJean-Christophe PLAGNIOL-VILLARD break; 116359829cc1SJean-Christophe PLAGNIOL-VILLARD case CFI_CMDSET_AMD_STANDARD: 116459829cc1SJean-Christophe PLAGNIOL-VILLARD printf ("AMD Standard"); 116559829cc1SJean-Christophe PLAGNIOL-VILLARD break; 116659829cc1SJean-Christophe PLAGNIOL-VILLARD case CFI_CMDSET_AMD_EXTENDED: 116759829cc1SJean-Christophe PLAGNIOL-VILLARD printf ("AMD Extended"); 116859829cc1SJean-Christophe PLAGNIOL-VILLARD break; 116981b20cccSMichael Schwingen #ifdef CONFIG_FLASH_CFI_LEGACY 117081b20cccSMichael Schwingen case CFI_CMDSET_AMD_LEGACY: 117181b20cccSMichael Schwingen printf ("AMD Legacy"); 117281b20cccSMichael Schwingen break; 117381b20cccSMichael Schwingen #endif 117459829cc1SJean-Christophe PLAGNIOL-VILLARD default: 117559829cc1SJean-Christophe PLAGNIOL-VILLARD printf ("Unknown (%d)", info->vendor); 117659829cc1SJean-Christophe PLAGNIOL-VILLARD break; 117759829cc1SJean-Christophe PLAGNIOL-VILLARD } 117859829cc1SJean-Christophe PLAGNIOL-VILLARD printf (" command set, Manufacturer ID: 0x%02X, Device ID: 0x%02X", 117959829cc1SJean-Christophe PLAGNIOL-VILLARD info->manufacturer_id, info->device_id); 118059829cc1SJean-Christophe PLAGNIOL-VILLARD if (info->device_id == 0x7E) { 118159829cc1SJean-Christophe PLAGNIOL-VILLARD printf("%04X", info->device_id2); 118259829cc1SJean-Christophe PLAGNIOL-VILLARD } 118359829cc1SJean-Christophe PLAGNIOL-VILLARD printf ("\n Erase timeout: %ld ms, write timeout: %ld ms\n", 118459829cc1SJean-Christophe PLAGNIOL-VILLARD info->erase_blk_tout, 118559829cc1SJean-Christophe PLAGNIOL-VILLARD info->write_tout); 118659829cc1SJean-Christophe PLAGNIOL-VILLARD if (info->buffer_size > 1) { 11877e5b9b47SHaavard Skinnemoen printf (" Buffer write timeout: %ld ms, " 11887e5b9b47SHaavard Skinnemoen "buffer size: %d bytes\n", 118959829cc1SJean-Christophe PLAGNIOL-VILLARD info->buffer_write_tout, 119059829cc1SJean-Christophe PLAGNIOL-VILLARD info->buffer_size); 119159829cc1SJean-Christophe PLAGNIOL-VILLARD } 119259829cc1SJean-Christophe PLAGNIOL-VILLARD 119359829cc1SJean-Christophe PLAGNIOL-VILLARD puts ("\n Sector Start Addresses:"); 119459829cc1SJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < info->sector_count; ++i) { 119559829cc1SJean-Christophe PLAGNIOL-VILLARD if ((i % 5) == 0) 119659829cc1SJean-Christophe PLAGNIOL-VILLARD printf ("\n"); 11976d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FLASH_EMPTY_INFO 119859829cc1SJean-Christophe PLAGNIOL-VILLARD int k; 119959829cc1SJean-Christophe PLAGNIOL-VILLARD int size; 120059829cc1SJean-Christophe PLAGNIOL-VILLARD int erased; 120159829cc1SJean-Christophe PLAGNIOL-VILLARD volatile unsigned long *flash; 120259829cc1SJean-Christophe PLAGNIOL-VILLARD 120359829cc1SJean-Christophe PLAGNIOL-VILLARD /* 120459829cc1SJean-Christophe PLAGNIOL-VILLARD * Check if whole sector is erased 120559829cc1SJean-Christophe PLAGNIOL-VILLARD */ 120612d30aa7SHaavard Skinnemoen size = flash_sector_size(info, i); 120759829cc1SJean-Christophe PLAGNIOL-VILLARD erased = 1; 120859829cc1SJean-Christophe PLAGNIOL-VILLARD flash = (volatile unsigned long *) info->start[i]; 120959829cc1SJean-Christophe PLAGNIOL-VILLARD size = size >> 2; /* divide by 4 for longword access */ 121059829cc1SJean-Christophe PLAGNIOL-VILLARD for (k = 0; k < size; k++) { 121159829cc1SJean-Christophe PLAGNIOL-VILLARD if (*flash++ != 0xffffffff) { 121259829cc1SJean-Christophe PLAGNIOL-VILLARD erased = 0; 121359829cc1SJean-Christophe PLAGNIOL-VILLARD break; 121459829cc1SJean-Christophe PLAGNIOL-VILLARD } 121559829cc1SJean-Christophe PLAGNIOL-VILLARD } 121659829cc1SJean-Christophe PLAGNIOL-VILLARD 121759829cc1SJean-Christophe PLAGNIOL-VILLARD /* print empty and read-only info */ 121859829cc1SJean-Christophe PLAGNIOL-VILLARD printf (" %08lX %c %s ", 121959829cc1SJean-Christophe PLAGNIOL-VILLARD info->start[i], 122059829cc1SJean-Christophe PLAGNIOL-VILLARD erased ? 'E' : ' ', 122159829cc1SJean-Christophe PLAGNIOL-VILLARD info->protect[i] ? "RO" : " "); 12226d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #else /* ! CONFIG_SYS_FLASH_EMPTY_INFO */ 122359829cc1SJean-Christophe PLAGNIOL-VILLARD printf (" %08lX %s ", 122459829cc1SJean-Christophe PLAGNIOL-VILLARD info->start[i], 122559829cc1SJean-Christophe PLAGNIOL-VILLARD info->protect[i] ? "RO" : " "); 122659829cc1SJean-Christophe PLAGNIOL-VILLARD #endif 122759829cc1SJean-Christophe PLAGNIOL-VILLARD } 122859829cc1SJean-Christophe PLAGNIOL-VILLARD putc ('\n'); 122959829cc1SJean-Christophe PLAGNIOL-VILLARD return; 123059829cc1SJean-Christophe PLAGNIOL-VILLARD } 123159829cc1SJean-Christophe PLAGNIOL-VILLARD 123259829cc1SJean-Christophe PLAGNIOL-VILLARD /*----------------------------------------------------------------------- 12339a042e9cSJerry Van Baren * This is used in a few places in write_buf() to show programming 12349a042e9cSJerry Van Baren * progress. Making it a function is nasty because it needs to do side 12359a042e9cSJerry Van Baren * effect updates to digit and dots. Repeated code is nasty too, so 12369a042e9cSJerry Van Baren * we define it once here. 12379a042e9cSJerry Van Baren */ 1238f0105727SStefan Roese #ifdef CONFIG_FLASH_SHOW_PROGRESS 1239f0105727SStefan Roese #define FLASH_SHOW_PROGRESS(scale, dots, digit, dots_sub) \ 1240*6ea808efSPiotr Ziecik if (flash_verbose) { \ 1241f0105727SStefan Roese dots -= dots_sub; \ 12429a042e9cSJerry Van Baren if ((scale > 0) && (dots <= 0)) { \ 12439a042e9cSJerry Van Baren if ((digit % 5) == 0) \ 12449a042e9cSJerry Van Baren printf ("%d", digit / 5); \ 12459a042e9cSJerry Van Baren else \ 12469a042e9cSJerry Van Baren putc ('.'); \ 12479a042e9cSJerry Van Baren digit--; \ 12489a042e9cSJerry Van Baren dots += scale; \ 1249*6ea808efSPiotr Ziecik } \ 12509a042e9cSJerry Van Baren } 1251f0105727SStefan Roese #else 1252f0105727SStefan Roese #define FLASH_SHOW_PROGRESS(scale, dots, digit, dots_sub) 1253f0105727SStefan Roese #endif 12549a042e9cSJerry Van Baren 12559a042e9cSJerry Van Baren /*----------------------------------------------------------------------- 125659829cc1SJean-Christophe PLAGNIOL-VILLARD * Copy memory to flash, returns: 125759829cc1SJean-Christophe PLAGNIOL-VILLARD * 0 - OK 125859829cc1SJean-Christophe PLAGNIOL-VILLARD * 1 - write timeout 125959829cc1SJean-Christophe PLAGNIOL-VILLARD * 2 - Flash not erased 126059829cc1SJean-Christophe PLAGNIOL-VILLARD */ 126159829cc1SJean-Christophe PLAGNIOL-VILLARD int write_buff (flash_info_t * info, uchar * src, ulong addr, ulong cnt) 126259829cc1SJean-Christophe PLAGNIOL-VILLARD { 126359829cc1SJean-Christophe PLAGNIOL-VILLARD ulong wp; 126412d30aa7SHaavard Skinnemoen uchar *p; 126559829cc1SJean-Christophe PLAGNIOL-VILLARD int aln; 126659829cc1SJean-Christophe PLAGNIOL-VILLARD cfiword_t cword; 126759829cc1SJean-Christophe PLAGNIOL-VILLARD int i, rc; 12686d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FLASH_USE_BUFFER_WRITE 126959829cc1SJean-Christophe PLAGNIOL-VILLARD int buffered_size; 127059829cc1SJean-Christophe PLAGNIOL-VILLARD #endif 12719a042e9cSJerry Van Baren #ifdef CONFIG_FLASH_SHOW_PROGRESS 12729a042e9cSJerry Van Baren int digit = CONFIG_FLASH_SHOW_PROGRESS; 12739a042e9cSJerry Van Baren int scale = 0; 12749a042e9cSJerry Van Baren int dots = 0; 12759a042e9cSJerry Van Baren 12769a042e9cSJerry Van Baren /* 12779a042e9cSJerry Van Baren * Suppress if there are fewer than CONFIG_FLASH_SHOW_PROGRESS writes. 12789a042e9cSJerry Van Baren */ 12799a042e9cSJerry Van Baren if (cnt >= CONFIG_FLASH_SHOW_PROGRESS) { 12809a042e9cSJerry Van Baren scale = (int)((cnt + CONFIG_FLASH_SHOW_PROGRESS - 1) / 12819a042e9cSJerry Van Baren CONFIG_FLASH_SHOW_PROGRESS); 12829a042e9cSJerry Van Baren } 12839a042e9cSJerry Van Baren #endif 12849a042e9cSJerry Van Baren 128559829cc1SJean-Christophe PLAGNIOL-VILLARD /* get lower aligned address */ 128659829cc1SJean-Christophe PLAGNIOL-VILLARD wp = (addr & ~(info->portwidth - 1)); 128759829cc1SJean-Christophe PLAGNIOL-VILLARD 128859829cc1SJean-Christophe PLAGNIOL-VILLARD /* handle unaligned start */ 128959829cc1SJean-Christophe PLAGNIOL-VILLARD if ((aln = addr - wp) != 0) { 129059829cc1SJean-Christophe PLAGNIOL-VILLARD cword.l = 0; 129112d30aa7SHaavard Skinnemoen p = map_physmem(wp, info->portwidth, MAP_NOCACHE); 129212d30aa7SHaavard Skinnemoen for (i = 0; i < aln; ++i) 129312d30aa7SHaavard Skinnemoen flash_add_byte (info, &cword, flash_read8(p + i)); 129459829cc1SJean-Christophe PLAGNIOL-VILLARD 129559829cc1SJean-Christophe PLAGNIOL-VILLARD for (; (i < info->portwidth) && (cnt > 0); i++) { 129659829cc1SJean-Christophe PLAGNIOL-VILLARD flash_add_byte (info, &cword, *src++); 129759829cc1SJean-Christophe PLAGNIOL-VILLARD cnt--; 129859829cc1SJean-Christophe PLAGNIOL-VILLARD } 129912d30aa7SHaavard Skinnemoen for (; (cnt == 0) && (i < info->portwidth); ++i) 130012d30aa7SHaavard Skinnemoen flash_add_byte (info, &cword, flash_read8(p + i)); 130112d30aa7SHaavard Skinnemoen 130212d30aa7SHaavard Skinnemoen rc = flash_write_cfiword (info, wp, cword); 130312d30aa7SHaavard Skinnemoen unmap_physmem(p, info->portwidth); 130412d30aa7SHaavard Skinnemoen if (rc != 0) 130559829cc1SJean-Christophe PLAGNIOL-VILLARD return rc; 130612d30aa7SHaavard Skinnemoen 130712d30aa7SHaavard Skinnemoen wp += i; 1308f0105727SStefan Roese FLASH_SHOW_PROGRESS(scale, dots, digit, i); 130959829cc1SJean-Christophe PLAGNIOL-VILLARD } 131059829cc1SJean-Christophe PLAGNIOL-VILLARD 131159829cc1SJean-Christophe PLAGNIOL-VILLARD /* handle the aligned part */ 13126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FLASH_USE_BUFFER_WRITE 131359829cc1SJean-Christophe PLAGNIOL-VILLARD buffered_size = (info->portwidth / info->chipwidth); 131459829cc1SJean-Christophe PLAGNIOL-VILLARD buffered_size *= info->buffer_size; 131559829cc1SJean-Christophe PLAGNIOL-VILLARD while (cnt >= info->portwidth) { 131659829cc1SJean-Christophe PLAGNIOL-VILLARD /* prohibit buffer write when buffer_size is 1 */ 131759829cc1SJean-Christophe PLAGNIOL-VILLARD if (info->buffer_size == 1) { 131859829cc1SJean-Christophe PLAGNIOL-VILLARD cword.l = 0; 131959829cc1SJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < info->portwidth; i++) 132059829cc1SJean-Christophe PLAGNIOL-VILLARD flash_add_byte (info, &cword, *src++); 132159829cc1SJean-Christophe PLAGNIOL-VILLARD if ((rc = flash_write_cfiword (info, wp, cword)) != 0) 132259829cc1SJean-Christophe PLAGNIOL-VILLARD return rc; 132359829cc1SJean-Christophe PLAGNIOL-VILLARD wp += info->portwidth; 132459829cc1SJean-Christophe PLAGNIOL-VILLARD cnt -= info->portwidth; 132559829cc1SJean-Christophe PLAGNIOL-VILLARD continue; 132659829cc1SJean-Christophe PLAGNIOL-VILLARD } 132759829cc1SJean-Christophe PLAGNIOL-VILLARD 132859829cc1SJean-Christophe PLAGNIOL-VILLARD /* write buffer until next buffered_size aligned boundary */ 132959829cc1SJean-Christophe PLAGNIOL-VILLARD i = buffered_size - (wp % buffered_size); 133059829cc1SJean-Christophe PLAGNIOL-VILLARD if (i > cnt) 133159829cc1SJean-Christophe PLAGNIOL-VILLARD i = cnt; 133259829cc1SJean-Christophe PLAGNIOL-VILLARD if ((rc = flash_write_cfibuffer (info, wp, src, i)) != ERR_OK) 133359829cc1SJean-Christophe PLAGNIOL-VILLARD return rc; 133459829cc1SJean-Christophe PLAGNIOL-VILLARD i -= i & (info->portwidth - 1); 133559829cc1SJean-Christophe PLAGNIOL-VILLARD wp += i; 133659829cc1SJean-Christophe PLAGNIOL-VILLARD src += i; 133759829cc1SJean-Christophe PLAGNIOL-VILLARD cnt -= i; 1338f0105727SStefan Roese FLASH_SHOW_PROGRESS(scale, dots, digit, i); 133959829cc1SJean-Christophe PLAGNIOL-VILLARD } 134059829cc1SJean-Christophe PLAGNIOL-VILLARD #else 134159829cc1SJean-Christophe PLAGNIOL-VILLARD while (cnt >= info->portwidth) { 134259829cc1SJean-Christophe PLAGNIOL-VILLARD cword.l = 0; 134359829cc1SJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < info->portwidth; i++) { 134459829cc1SJean-Christophe PLAGNIOL-VILLARD flash_add_byte (info, &cword, *src++); 134559829cc1SJean-Christophe PLAGNIOL-VILLARD } 134659829cc1SJean-Christophe PLAGNIOL-VILLARD if ((rc = flash_write_cfiword (info, wp, cword)) != 0) 134759829cc1SJean-Christophe PLAGNIOL-VILLARD return rc; 134859829cc1SJean-Christophe PLAGNIOL-VILLARD wp += info->portwidth; 134959829cc1SJean-Christophe PLAGNIOL-VILLARD cnt -= info->portwidth; 1350f0105727SStefan Roese FLASH_SHOW_PROGRESS(scale, dots, digit, info->portwidth); 135159829cc1SJean-Christophe PLAGNIOL-VILLARD } 13526d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #endif /* CONFIG_SYS_FLASH_USE_BUFFER_WRITE */ 13539a042e9cSJerry Van Baren 135459829cc1SJean-Christophe PLAGNIOL-VILLARD if (cnt == 0) { 135559829cc1SJean-Christophe PLAGNIOL-VILLARD return (0); 135659829cc1SJean-Christophe PLAGNIOL-VILLARD } 135759829cc1SJean-Christophe PLAGNIOL-VILLARD 135859829cc1SJean-Christophe PLAGNIOL-VILLARD /* 135959829cc1SJean-Christophe PLAGNIOL-VILLARD * handle unaligned tail bytes 136059829cc1SJean-Christophe PLAGNIOL-VILLARD */ 136159829cc1SJean-Christophe PLAGNIOL-VILLARD cword.l = 0; 136212d30aa7SHaavard Skinnemoen p = map_physmem(wp, info->portwidth, MAP_NOCACHE); 136312d30aa7SHaavard Skinnemoen for (i = 0; (i < info->portwidth) && (cnt > 0); ++i) { 136459829cc1SJean-Christophe PLAGNIOL-VILLARD flash_add_byte (info, &cword, *src++); 136559829cc1SJean-Christophe PLAGNIOL-VILLARD --cnt; 136659829cc1SJean-Christophe PLAGNIOL-VILLARD } 136712d30aa7SHaavard Skinnemoen for (; i < info->portwidth; ++i) 136812d30aa7SHaavard Skinnemoen flash_add_byte (info, &cword, flash_read8(p + i)); 136912d30aa7SHaavard Skinnemoen unmap_physmem(p, info->portwidth); 137059829cc1SJean-Christophe PLAGNIOL-VILLARD 137159829cc1SJean-Christophe PLAGNIOL-VILLARD return flash_write_cfiword (info, wp, cword); 137259829cc1SJean-Christophe PLAGNIOL-VILLARD } 137359829cc1SJean-Christophe PLAGNIOL-VILLARD 137459829cc1SJean-Christophe PLAGNIOL-VILLARD /*----------------------------------------------------------------------- 137559829cc1SJean-Christophe PLAGNIOL-VILLARD */ 13766d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FLASH_PROTECTION 137759829cc1SJean-Christophe PLAGNIOL-VILLARD 137859829cc1SJean-Christophe PLAGNIOL-VILLARD int flash_real_protect (flash_info_t * info, long sector, int prot) 137959829cc1SJean-Christophe PLAGNIOL-VILLARD { 138059829cc1SJean-Christophe PLAGNIOL-VILLARD int retcode = 0; 138159829cc1SJean-Christophe PLAGNIOL-VILLARD 1382bc9019e1SRafael Campos switch (info->vendor) { 1383bc9019e1SRafael Campos case CFI_CMDSET_INTEL_PROG_REGIONS: 1384bc9019e1SRafael Campos case CFI_CMDSET_INTEL_STANDARD: 13859e8e63ccSNick Spence case CFI_CMDSET_INTEL_EXTENDED: 1386bc9019e1SRafael Campos flash_write_cmd (info, sector, 0, 1387bc9019e1SRafael Campos FLASH_CMD_CLEAR_STATUS); 138859829cc1SJean-Christophe PLAGNIOL-VILLARD flash_write_cmd (info, sector, 0, FLASH_CMD_PROTECT); 138959829cc1SJean-Christophe PLAGNIOL-VILLARD if (prot) 1390bc9019e1SRafael Campos flash_write_cmd (info, sector, 0, 1391bc9019e1SRafael Campos FLASH_CMD_PROTECT_SET); 139259829cc1SJean-Christophe PLAGNIOL-VILLARD else 1393bc9019e1SRafael Campos flash_write_cmd (info, sector, 0, 1394bc9019e1SRafael Campos FLASH_CMD_PROTECT_CLEAR); 1395bc9019e1SRafael Campos break; 1396bc9019e1SRafael Campos case CFI_CMDSET_AMD_EXTENDED: 1397bc9019e1SRafael Campos case CFI_CMDSET_AMD_STANDARD: 1398bc9019e1SRafael Campos /* U-Boot only checks the first byte */ 1399bc9019e1SRafael Campos if (info->manufacturer_id == (uchar)ATM_MANUFACT) { 1400bc9019e1SRafael Campos if (prot) { 1401bc9019e1SRafael Campos flash_unlock_seq (info, 0); 1402bc9019e1SRafael Campos flash_write_cmd (info, 0, 1403bc9019e1SRafael Campos info->addr_unlock1, 1404bc9019e1SRafael Campos ATM_CMD_SOFTLOCK_START); 1405bc9019e1SRafael Campos flash_unlock_seq (info, 0); 1406bc9019e1SRafael Campos flash_write_cmd (info, sector, 0, 1407bc9019e1SRafael Campos ATM_CMD_LOCK_SECT); 1408bc9019e1SRafael Campos } else { 1409bc9019e1SRafael Campos flash_write_cmd (info, 0, 1410bc9019e1SRafael Campos info->addr_unlock1, 1411bc9019e1SRafael Campos AMD_CMD_UNLOCK_START); 1412bc9019e1SRafael Campos if (info->device_id == ATM_ID_BV6416) 1413bc9019e1SRafael Campos flash_write_cmd (info, sector, 1414bc9019e1SRafael Campos 0, ATM_CMD_UNLOCK_SECT); 1415bc9019e1SRafael Campos } 1416bc9019e1SRafael Campos } 1417bc9019e1SRafael Campos break; 14184e00acdeSTsiChung Liew #ifdef CONFIG_FLASH_CFI_LEGACY 14194e00acdeSTsiChung Liew case CFI_CMDSET_AMD_LEGACY: 14204e00acdeSTsiChung Liew flash_write_cmd (info, sector, 0, FLASH_CMD_CLEAR_STATUS); 14214e00acdeSTsiChung Liew flash_write_cmd (info, sector, 0, FLASH_CMD_PROTECT); 14224e00acdeSTsiChung Liew if (prot) 14234e00acdeSTsiChung Liew flash_write_cmd (info, sector, 0, FLASH_CMD_PROTECT_SET); 14244e00acdeSTsiChung Liew else 14254e00acdeSTsiChung Liew flash_write_cmd (info, sector, 0, FLASH_CMD_PROTECT_CLEAR); 14264e00acdeSTsiChung Liew #endif 1427bc9019e1SRafael Campos }; 142859829cc1SJean-Christophe PLAGNIOL-VILLARD 142959829cc1SJean-Christophe PLAGNIOL-VILLARD if ((retcode = 143059829cc1SJean-Christophe PLAGNIOL-VILLARD flash_full_status_check (info, sector, info->erase_blk_tout, 143159829cc1SJean-Christophe PLAGNIOL-VILLARD prot ? "protect" : "unprotect")) == 0) { 143259829cc1SJean-Christophe PLAGNIOL-VILLARD 143359829cc1SJean-Christophe PLAGNIOL-VILLARD info->protect[sector] = prot; 143459829cc1SJean-Christophe PLAGNIOL-VILLARD 143559829cc1SJean-Christophe PLAGNIOL-VILLARD /* 143659829cc1SJean-Christophe PLAGNIOL-VILLARD * On some of Intel's flash chips (marked via legacy_unlock) 143759829cc1SJean-Christophe PLAGNIOL-VILLARD * unprotect unprotects all locking. 143859829cc1SJean-Christophe PLAGNIOL-VILLARD */ 143959829cc1SJean-Christophe PLAGNIOL-VILLARD if ((prot == 0) && (info->legacy_unlock)) { 144059829cc1SJean-Christophe PLAGNIOL-VILLARD flash_sect_t i; 144159829cc1SJean-Christophe PLAGNIOL-VILLARD 144259829cc1SJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < info->sector_count; i++) { 144359829cc1SJean-Christophe PLAGNIOL-VILLARD if (info->protect[i]) 144459829cc1SJean-Christophe PLAGNIOL-VILLARD flash_real_protect (info, i, 1); 144559829cc1SJean-Christophe PLAGNIOL-VILLARD } 144659829cc1SJean-Christophe PLAGNIOL-VILLARD } 144759829cc1SJean-Christophe PLAGNIOL-VILLARD } 144859829cc1SJean-Christophe PLAGNIOL-VILLARD return retcode; 144959829cc1SJean-Christophe PLAGNIOL-VILLARD } 145059829cc1SJean-Christophe PLAGNIOL-VILLARD 145159829cc1SJean-Christophe PLAGNIOL-VILLARD /*----------------------------------------------------------------------- 145259829cc1SJean-Christophe PLAGNIOL-VILLARD * flash_read_user_serial - read the OneTimeProgramming cells 145359829cc1SJean-Christophe PLAGNIOL-VILLARD */ 145459829cc1SJean-Christophe PLAGNIOL-VILLARD void flash_read_user_serial (flash_info_t * info, void *buffer, int offset, 145559829cc1SJean-Christophe PLAGNIOL-VILLARD int len) 145659829cc1SJean-Christophe PLAGNIOL-VILLARD { 145759829cc1SJean-Christophe PLAGNIOL-VILLARD uchar *src; 145859829cc1SJean-Christophe PLAGNIOL-VILLARD uchar *dst; 145959829cc1SJean-Christophe PLAGNIOL-VILLARD 146059829cc1SJean-Christophe PLAGNIOL-VILLARD dst = buffer; 146112d30aa7SHaavard Skinnemoen src = flash_map (info, 0, FLASH_OFFSET_USER_PROTECTION); 146259829cc1SJean-Christophe PLAGNIOL-VILLARD flash_write_cmd (info, 0, 0, FLASH_CMD_READ_ID); 146359829cc1SJean-Christophe PLAGNIOL-VILLARD memcpy (dst, src + offset, len); 146459829cc1SJean-Christophe PLAGNIOL-VILLARD flash_write_cmd (info, 0, 0, info->cmd_reset); 146512d30aa7SHaavard Skinnemoen flash_unmap(info, 0, FLASH_OFFSET_USER_PROTECTION, src); 146659829cc1SJean-Christophe PLAGNIOL-VILLARD } 146759829cc1SJean-Christophe PLAGNIOL-VILLARD 146859829cc1SJean-Christophe PLAGNIOL-VILLARD /* 146959829cc1SJean-Christophe PLAGNIOL-VILLARD * flash_read_factory_serial - read the device Id from the protection area 147059829cc1SJean-Christophe PLAGNIOL-VILLARD */ 147159829cc1SJean-Christophe PLAGNIOL-VILLARD void flash_read_factory_serial (flash_info_t * info, void *buffer, int offset, 147259829cc1SJean-Christophe PLAGNIOL-VILLARD int len) 147359829cc1SJean-Christophe PLAGNIOL-VILLARD { 147459829cc1SJean-Christophe PLAGNIOL-VILLARD uchar *src; 147559829cc1SJean-Christophe PLAGNIOL-VILLARD 147612d30aa7SHaavard Skinnemoen src = flash_map (info, 0, FLASH_OFFSET_INTEL_PROTECTION); 147759829cc1SJean-Christophe PLAGNIOL-VILLARD flash_write_cmd (info, 0, 0, FLASH_CMD_READ_ID); 147859829cc1SJean-Christophe PLAGNIOL-VILLARD memcpy (buffer, src + offset, len); 147959829cc1SJean-Christophe PLAGNIOL-VILLARD flash_write_cmd (info, 0, 0, info->cmd_reset); 148012d30aa7SHaavard Skinnemoen flash_unmap(info, 0, FLASH_OFFSET_INTEL_PROTECTION, src); 148159829cc1SJean-Christophe PLAGNIOL-VILLARD } 148259829cc1SJean-Christophe PLAGNIOL-VILLARD 14836d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #endif /* CONFIG_SYS_FLASH_PROTECTION */ 148459829cc1SJean-Christophe PLAGNIOL-VILLARD 14850ddf06ddSHaavard Skinnemoen /*----------------------------------------------------------------------- 14860ddf06ddSHaavard Skinnemoen * Reverse the order of the erase regions in the CFI QRY structure. 14870ddf06ddSHaavard Skinnemoen * This is needed for chips that are either a) correctly detected as 14880ddf06ddSHaavard Skinnemoen * top-boot, or b) buggy. 14890ddf06ddSHaavard Skinnemoen */ 14900ddf06ddSHaavard Skinnemoen static void cfi_reverse_geometry(struct cfi_qry *qry) 14910ddf06ddSHaavard Skinnemoen { 14920ddf06ddSHaavard Skinnemoen unsigned int i, j; 14930ddf06ddSHaavard Skinnemoen u32 tmp; 14940ddf06ddSHaavard Skinnemoen 14950ddf06ddSHaavard Skinnemoen for (i = 0, j = qry->num_erase_regions - 1; i < j; i++, j--) { 14960ddf06ddSHaavard Skinnemoen tmp = qry->erase_region_info[i]; 14970ddf06ddSHaavard Skinnemoen qry->erase_region_info[i] = qry->erase_region_info[j]; 14980ddf06ddSHaavard Skinnemoen qry->erase_region_info[j] = tmp; 14990ddf06ddSHaavard Skinnemoen } 15000ddf06ddSHaavard Skinnemoen } 150159829cc1SJean-Christophe PLAGNIOL-VILLARD 150259829cc1SJean-Christophe PLAGNIOL-VILLARD /*----------------------------------------------------------------------- 150359829cc1SJean-Christophe PLAGNIOL-VILLARD * read jedec ids from device and set corresponding fields in info struct 150459829cc1SJean-Christophe PLAGNIOL-VILLARD * 150559829cc1SJean-Christophe PLAGNIOL-VILLARD * Note: assume cfi->vendor, cfi->portwidth and cfi->chipwidth are correct 150659829cc1SJean-Christophe PLAGNIOL-VILLARD * 150759829cc1SJean-Christophe PLAGNIOL-VILLARD */ 15080ddf06ddSHaavard Skinnemoen static void cmdset_intel_read_jedec_ids(flash_info_t *info) 150959829cc1SJean-Christophe PLAGNIOL-VILLARD { 151059829cc1SJean-Christophe PLAGNIOL-VILLARD flash_write_cmd(info, 0, 0, FLASH_CMD_RESET); 151159829cc1SJean-Christophe PLAGNIOL-VILLARD flash_write_cmd(info, 0, 0, FLASH_CMD_READ_ID); 151259829cc1SJean-Christophe PLAGNIOL-VILLARD udelay(1000); /* some flash are slow to respond */ 151359829cc1SJean-Christophe PLAGNIOL-VILLARD info->manufacturer_id = flash_read_uchar (info, 151459829cc1SJean-Christophe PLAGNIOL-VILLARD FLASH_OFFSET_MANUFACTURER_ID); 151559829cc1SJean-Christophe PLAGNIOL-VILLARD info->device_id = flash_read_uchar (info, 151659829cc1SJean-Christophe PLAGNIOL-VILLARD FLASH_OFFSET_DEVICE_ID); 151759829cc1SJean-Christophe PLAGNIOL-VILLARD flash_write_cmd(info, 0, 0, FLASH_CMD_RESET); 15180ddf06ddSHaavard Skinnemoen } 15190ddf06ddSHaavard Skinnemoen 15200ddf06ddSHaavard Skinnemoen static int cmdset_intel_init(flash_info_t *info, struct cfi_qry *qry) 15210ddf06ddSHaavard Skinnemoen { 15220ddf06ddSHaavard Skinnemoen info->cmd_reset = FLASH_CMD_RESET; 15230ddf06ddSHaavard Skinnemoen 15240ddf06ddSHaavard Skinnemoen cmdset_intel_read_jedec_ids(info); 15250ddf06ddSHaavard Skinnemoen flash_write_cmd(info, 0, info->cfi_offset, FLASH_CMD_CFI); 15260ddf06ddSHaavard Skinnemoen 15276d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FLASH_PROTECTION 15280ddf06ddSHaavard Skinnemoen /* read legacy lock/unlock bit from intel flash */ 15290ddf06ddSHaavard Skinnemoen if (info->ext_addr) { 15300ddf06ddSHaavard Skinnemoen info->legacy_unlock = flash_read_uchar (info, 15310ddf06ddSHaavard Skinnemoen info->ext_addr + 5) & 0x08; 15320ddf06ddSHaavard Skinnemoen } 15330ddf06ddSHaavard Skinnemoen #endif 15340ddf06ddSHaavard Skinnemoen 15350ddf06ddSHaavard Skinnemoen return 0; 15360ddf06ddSHaavard Skinnemoen } 15370ddf06ddSHaavard Skinnemoen 15380ddf06ddSHaavard Skinnemoen static void cmdset_amd_read_jedec_ids(flash_info_t *info) 15390ddf06ddSHaavard Skinnemoen { 154059829cc1SJean-Christophe PLAGNIOL-VILLARD flash_write_cmd(info, 0, 0, AMD_CMD_RESET); 154159829cc1SJean-Christophe PLAGNIOL-VILLARD flash_unlock_seq(info, 0); 154281b20cccSMichael Schwingen flash_write_cmd(info, 0, info->addr_unlock1, FLASH_CMD_READ_ID); 154359829cc1SJean-Christophe PLAGNIOL-VILLARD udelay(1000); /* some flash are slow to respond */ 154490447ecbSTor Krill 154559829cc1SJean-Christophe PLAGNIOL-VILLARD info->manufacturer_id = flash_read_uchar (info, 154659829cc1SJean-Christophe PLAGNIOL-VILLARD FLASH_OFFSET_MANUFACTURER_ID); 154790447ecbSTor Krill 154890447ecbSTor Krill switch (info->chipwidth){ 154990447ecbSTor Krill case FLASH_CFI_8BIT: 155059829cc1SJean-Christophe PLAGNIOL-VILLARD info->device_id = flash_read_uchar (info, 155159829cc1SJean-Christophe PLAGNIOL-VILLARD FLASH_OFFSET_DEVICE_ID); 155259829cc1SJean-Christophe PLAGNIOL-VILLARD if (info->device_id == 0x7E) { 155359829cc1SJean-Christophe PLAGNIOL-VILLARD /* AMD 3-byte (expanded) device ids */ 155459829cc1SJean-Christophe PLAGNIOL-VILLARD info->device_id2 = flash_read_uchar (info, 155559829cc1SJean-Christophe PLAGNIOL-VILLARD FLASH_OFFSET_DEVICE_ID2); 155659829cc1SJean-Christophe PLAGNIOL-VILLARD info->device_id2 <<= 8; 155759829cc1SJean-Christophe PLAGNIOL-VILLARD info->device_id2 |= flash_read_uchar (info, 155859829cc1SJean-Christophe PLAGNIOL-VILLARD FLASH_OFFSET_DEVICE_ID3); 155959829cc1SJean-Christophe PLAGNIOL-VILLARD } 156090447ecbSTor Krill break; 156190447ecbSTor Krill case FLASH_CFI_16BIT: 156290447ecbSTor Krill info->device_id = flash_read_word (info, 156390447ecbSTor Krill FLASH_OFFSET_DEVICE_ID); 156490447ecbSTor Krill break; 156590447ecbSTor Krill default: 156690447ecbSTor Krill break; 156790447ecbSTor Krill } 156859829cc1SJean-Christophe PLAGNIOL-VILLARD flash_write_cmd(info, 0, 0, AMD_CMD_RESET); 15690ddf06ddSHaavard Skinnemoen } 15700ddf06ddSHaavard Skinnemoen 15710ddf06ddSHaavard Skinnemoen static int cmdset_amd_init(flash_info_t *info, struct cfi_qry *qry) 15720ddf06ddSHaavard Skinnemoen { 15730ddf06ddSHaavard Skinnemoen info->cmd_reset = AMD_CMD_RESET; 15740ddf06ddSHaavard Skinnemoen 15750ddf06ddSHaavard Skinnemoen cmdset_amd_read_jedec_ids(info); 15760ddf06ddSHaavard Skinnemoen flash_write_cmd(info, 0, info->cfi_offset, FLASH_CMD_CFI); 15770ddf06ddSHaavard Skinnemoen 15780ddf06ddSHaavard Skinnemoen return 0; 15790ddf06ddSHaavard Skinnemoen } 15800ddf06ddSHaavard Skinnemoen 15810ddf06ddSHaavard Skinnemoen #ifdef CONFIG_FLASH_CFI_LEGACY 15820ddf06ddSHaavard Skinnemoen static void flash_read_jedec_ids (flash_info_t * info) 15830ddf06ddSHaavard Skinnemoen { 15840ddf06ddSHaavard Skinnemoen info->manufacturer_id = 0; 15850ddf06ddSHaavard Skinnemoen info->device_id = 0; 15860ddf06ddSHaavard Skinnemoen info->device_id2 = 0; 15870ddf06ddSHaavard Skinnemoen 15880ddf06ddSHaavard Skinnemoen switch (info->vendor) { 15899c048b52SVasiliy Leoenenko case CFI_CMDSET_INTEL_PROG_REGIONS: 15900ddf06ddSHaavard Skinnemoen case CFI_CMDSET_INTEL_STANDARD: 15910ddf06ddSHaavard Skinnemoen case CFI_CMDSET_INTEL_EXTENDED: 15928225d1e3SMichael Schwingen cmdset_intel_read_jedec_ids(info); 15930ddf06ddSHaavard Skinnemoen break; 15940ddf06ddSHaavard Skinnemoen case CFI_CMDSET_AMD_STANDARD: 15950ddf06ddSHaavard Skinnemoen case CFI_CMDSET_AMD_EXTENDED: 15968225d1e3SMichael Schwingen cmdset_amd_read_jedec_ids(info); 159759829cc1SJean-Christophe PLAGNIOL-VILLARD break; 159859829cc1SJean-Christophe PLAGNIOL-VILLARD default: 159959829cc1SJean-Christophe PLAGNIOL-VILLARD break; 160059829cc1SJean-Christophe PLAGNIOL-VILLARD } 160159829cc1SJean-Christophe PLAGNIOL-VILLARD } 160259829cc1SJean-Christophe PLAGNIOL-VILLARD 1603be60a902SHaavard Skinnemoen /*----------------------------------------------------------------------- 1604be60a902SHaavard Skinnemoen * Call board code to request info about non-CFI flash. 1605be60a902SHaavard Skinnemoen * board_flash_get_legacy needs to fill in at least: 1606be60a902SHaavard Skinnemoen * info->portwidth, info->chipwidth and info->interface for Jedec probing. 1607be60a902SHaavard Skinnemoen */ 1608be60a902SHaavard Skinnemoen static int flash_detect_legacy(ulong base, int banknum) 1609be60a902SHaavard Skinnemoen { 1610be60a902SHaavard Skinnemoen flash_info_t *info = &flash_info[banknum]; 1611be60a902SHaavard Skinnemoen 1612be60a902SHaavard Skinnemoen if (board_flash_get_legacy(base, banknum, info)) { 1613be60a902SHaavard Skinnemoen /* board code may have filled info completely. If not, we 1614be60a902SHaavard Skinnemoen use JEDEC ID probing. */ 1615be60a902SHaavard Skinnemoen if (!info->vendor) { 1616be60a902SHaavard Skinnemoen int modes[] = { 1617be60a902SHaavard Skinnemoen CFI_CMDSET_AMD_STANDARD, 1618be60a902SHaavard Skinnemoen CFI_CMDSET_INTEL_STANDARD 1619be60a902SHaavard Skinnemoen }; 1620be60a902SHaavard Skinnemoen int i; 1621be60a902SHaavard Skinnemoen 1622be60a902SHaavard Skinnemoen for (i = 0; i < sizeof(modes) / sizeof(modes[0]); i++) { 1623be60a902SHaavard Skinnemoen info->vendor = modes[i]; 1624be60a902SHaavard Skinnemoen info->start[0] = base; 1625be60a902SHaavard Skinnemoen if (info->portwidth == FLASH_CFI_8BIT 1626be60a902SHaavard Skinnemoen && info->interface == FLASH_CFI_X8X16) { 1627be60a902SHaavard Skinnemoen info->addr_unlock1 = 0x2AAA; 1628be60a902SHaavard Skinnemoen info->addr_unlock2 = 0x5555; 1629be60a902SHaavard Skinnemoen } else { 1630be60a902SHaavard Skinnemoen info->addr_unlock1 = 0x5555; 1631be60a902SHaavard Skinnemoen info->addr_unlock2 = 0x2AAA; 1632be60a902SHaavard Skinnemoen } 1633be60a902SHaavard Skinnemoen flash_read_jedec_ids(info); 1634be60a902SHaavard Skinnemoen debug("JEDEC PROBE: ID %x %x %x\n", 1635be60a902SHaavard Skinnemoen info->manufacturer_id, 1636be60a902SHaavard Skinnemoen info->device_id, 1637be60a902SHaavard Skinnemoen info->device_id2); 1638be60a902SHaavard Skinnemoen if (jedec_flash_match(info, base)) 1639be60a902SHaavard Skinnemoen break; 1640be60a902SHaavard Skinnemoen } 1641be60a902SHaavard Skinnemoen } 1642be60a902SHaavard Skinnemoen 1643be60a902SHaavard Skinnemoen switch(info->vendor) { 16449c048b52SVasiliy Leoenenko case CFI_CMDSET_INTEL_PROG_REGIONS: 1645be60a902SHaavard Skinnemoen case CFI_CMDSET_INTEL_STANDARD: 1646be60a902SHaavard Skinnemoen case CFI_CMDSET_INTEL_EXTENDED: 1647be60a902SHaavard Skinnemoen info->cmd_reset = FLASH_CMD_RESET; 1648be60a902SHaavard Skinnemoen break; 1649be60a902SHaavard Skinnemoen case CFI_CMDSET_AMD_STANDARD: 1650be60a902SHaavard Skinnemoen case CFI_CMDSET_AMD_EXTENDED: 1651be60a902SHaavard Skinnemoen case CFI_CMDSET_AMD_LEGACY: 1652be60a902SHaavard Skinnemoen info->cmd_reset = AMD_CMD_RESET; 1653be60a902SHaavard Skinnemoen break; 1654be60a902SHaavard Skinnemoen } 1655be60a902SHaavard Skinnemoen info->flash_id = FLASH_MAN_CFI; 1656be60a902SHaavard Skinnemoen return 1; 1657be60a902SHaavard Skinnemoen } 1658be60a902SHaavard Skinnemoen return 0; /* use CFI */ 1659be60a902SHaavard Skinnemoen } 1660be60a902SHaavard Skinnemoen #else 1661be60a902SHaavard Skinnemoen static inline int flash_detect_legacy(ulong base, int banknum) 1662be60a902SHaavard Skinnemoen { 1663be60a902SHaavard Skinnemoen return 0; /* use CFI */ 1664be60a902SHaavard Skinnemoen } 1665be60a902SHaavard Skinnemoen #endif 1666be60a902SHaavard Skinnemoen 166759829cc1SJean-Christophe PLAGNIOL-VILLARD /*----------------------------------------------------------------------- 166859829cc1SJean-Christophe PLAGNIOL-VILLARD * detect if flash is compatible with the Common Flash Interface (CFI) 166959829cc1SJean-Christophe PLAGNIOL-VILLARD * http://www.jedec.org/download/search/jesd68.pdf 167059829cc1SJean-Christophe PLAGNIOL-VILLARD */ 1671e23741f4SHaavard Skinnemoen static void flash_read_cfi (flash_info_t *info, void *buf, 1672e23741f4SHaavard Skinnemoen unsigned int start, size_t len) 1673e23741f4SHaavard Skinnemoen { 1674e23741f4SHaavard Skinnemoen u8 *p = buf; 1675e23741f4SHaavard Skinnemoen unsigned int i; 1676e23741f4SHaavard Skinnemoen 1677e23741f4SHaavard Skinnemoen for (i = 0; i < len; i++) 1678e23741f4SHaavard Skinnemoen p[i] = flash_read_uchar(info, start + i); 1679e23741f4SHaavard Skinnemoen } 1680e23741f4SHaavard Skinnemoen 1681e23741f4SHaavard Skinnemoen static int __flash_detect_cfi (flash_info_t * info, struct cfi_qry *qry) 168259829cc1SJean-Christophe PLAGNIOL-VILLARD { 168359829cc1SJean-Christophe PLAGNIOL-VILLARD int cfi_offset; 168459829cc1SJean-Christophe PLAGNIOL-VILLARD 16851ba639daSMichael Schwingen /* We do not yet know what kind of commandset to use, so we issue 16861ba639daSMichael Schwingen the reset command in both Intel and AMD variants, in the hope 16871ba639daSMichael Schwingen that AMD flash roms ignore the Intel command. */ 16881ba639daSMichael Schwingen flash_write_cmd (info, 0, 0, AMD_CMD_RESET); 16891ba639daSMichael Schwingen flash_write_cmd (info, 0, 0, FLASH_CMD_RESET); 16901ba639daSMichael Schwingen 16917e5b9b47SHaavard Skinnemoen for (cfi_offset=0; 16927e5b9b47SHaavard Skinnemoen cfi_offset < sizeof(flash_offset_cfi) / sizeof(uint); 16937e5b9b47SHaavard Skinnemoen cfi_offset++) { 16947e5b9b47SHaavard Skinnemoen flash_write_cmd (info, 0, flash_offset_cfi[cfi_offset], 16957e5b9b47SHaavard Skinnemoen FLASH_CMD_CFI); 169659829cc1SJean-Christophe PLAGNIOL-VILLARD if (flash_isequal (info, 0, FLASH_OFFSET_CFI_RESP, 'Q') 169759829cc1SJean-Christophe PLAGNIOL-VILLARD && flash_isequal (info, 0, FLASH_OFFSET_CFI_RESP + 1, 'R') 169859829cc1SJean-Christophe PLAGNIOL-VILLARD && flash_isequal (info, 0, FLASH_OFFSET_CFI_RESP + 2, 'Y')) { 1699e23741f4SHaavard Skinnemoen flash_read_cfi(info, qry, FLASH_OFFSET_CFI_RESP, 1700e23741f4SHaavard Skinnemoen sizeof(struct cfi_qry)); 1701e23741f4SHaavard Skinnemoen info->interface = le16_to_cpu(qry->interface_desc); 1702e23741f4SHaavard Skinnemoen 170359829cc1SJean-Christophe PLAGNIOL-VILLARD info->cfi_offset = flash_offset_cfi[cfi_offset]; 170459829cc1SJean-Christophe PLAGNIOL-VILLARD debug ("device interface is %d\n", 170559829cc1SJean-Christophe PLAGNIOL-VILLARD info->interface); 170659829cc1SJean-Christophe PLAGNIOL-VILLARD debug ("found port %d chip %d ", 170759829cc1SJean-Christophe PLAGNIOL-VILLARD info->portwidth, info->chipwidth); 170859829cc1SJean-Christophe PLAGNIOL-VILLARD debug ("port %d bits chip %d bits\n", 170959829cc1SJean-Christophe PLAGNIOL-VILLARD info->portwidth << CFI_FLASH_SHIFT_WIDTH, 171059829cc1SJean-Christophe PLAGNIOL-VILLARD info->chipwidth << CFI_FLASH_SHIFT_WIDTH); 171142026c9cSBartlomiej Sieka 171242026c9cSBartlomiej Sieka /* calculate command offsets as in the Linux driver */ 171342026c9cSBartlomiej Sieka info->addr_unlock1 = 0x555; 171442026c9cSBartlomiej Sieka info->addr_unlock2 = 0x2aa; 171542026c9cSBartlomiej Sieka 171642026c9cSBartlomiej Sieka /* 171742026c9cSBartlomiej Sieka * modify the unlock address if we are 171842026c9cSBartlomiej Sieka * in compatibility mode 171942026c9cSBartlomiej Sieka */ 172042026c9cSBartlomiej Sieka if ( /* x8/x16 in x8 mode */ 172142026c9cSBartlomiej Sieka ((info->chipwidth == FLASH_CFI_BY8) && 172242026c9cSBartlomiej Sieka (info->interface == FLASH_CFI_X8X16)) || 172342026c9cSBartlomiej Sieka /* x16/x32 in x16 mode */ 172442026c9cSBartlomiej Sieka ((info->chipwidth == FLASH_CFI_BY16) && 172542026c9cSBartlomiej Sieka (info->interface == FLASH_CFI_X16X32))) 172642026c9cSBartlomiej Sieka { 172742026c9cSBartlomiej Sieka info->addr_unlock1 = 0xaaa; 172842026c9cSBartlomiej Sieka info->addr_unlock2 = 0x555; 172942026c9cSBartlomiej Sieka } 173042026c9cSBartlomiej Sieka 173181b20cccSMichael Schwingen info->name = "CFI conformant"; 173259829cc1SJean-Christophe PLAGNIOL-VILLARD return 1; 173359829cc1SJean-Christophe PLAGNIOL-VILLARD } 173459829cc1SJean-Christophe PLAGNIOL-VILLARD } 17357e5b9b47SHaavard Skinnemoen 17367e5b9b47SHaavard Skinnemoen return 0; 173759829cc1SJean-Christophe PLAGNIOL-VILLARD } 17387e5b9b47SHaavard Skinnemoen 1739e23741f4SHaavard Skinnemoen static int flash_detect_cfi (flash_info_t * info, struct cfi_qry *qry) 17407e5b9b47SHaavard Skinnemoen { 17417e5b9b47SHaavard Skinnemoen debug ("flash detect cfi\n"); 17427e5b9b47SHaavard Skinnemoen 17436d0f6bcfSJean-Christophe PLAGNIOL-VILLARD for (info->portwidth = CONFIG_SYS_FLASH_CFI_WIDTH; 17447e5b9b47SHaavard Skinnemoen info->portwidth <= FLASH_CFI_64BIT; info->portwidth <<= 1) { 17457e5b9b47SHaavard Skinnemoen for (info->chipwidth = FLASH_CFI_BY8; 17467e5b9b47SHaavard Skinnemoen info->chipwidth <= info->portwidth; 17477e5b9b47SHaavard Skinnemoen info->chipwidth <<= 1) 1748e23741f4SHaavard Skinnemoen if (__flash_detect_cfi(info, qry)) 17497e5b9b47SHaavard Skinnemoen return 1; 175059829cc1SJean-Christophe PLAGNIOL-VILLARD } 175159829cc1SJean-Christophe PLAGNIOL-VILLARD debug ("not found\n"); 175259829cc1SJean-Christophe PLAGNIOL-VILLARD return 0; 175359829cc1SJean-Christophe PLAGNIOL-VILLARD } 175459829cc1SJean-Christophe PLAGNIOL-VILLARD 175559829cc1SJean-Christophe PLAGNIOL-VILLARD /* 1756467bcee1SHaavard Skinnemoen * Manufacturer-specific quirks. Add workarounds for geometry 1757467bcee1SHaavard Skinnemoen * reversal, etc. here. 1758467bcee1SHaavard Skinnemoen */ 1759467bcee1SHaavard Skinnemoen static void flash_fixup_amd(flash_info_t *info, struct cfi_qry *qry) 1760467bcee1SHaavard Skinnemoen { 1761467bcee1SHaavard Skinnemoen /* check if flash geometry needs reversal */ 1762467bcee1SHaavard Skinnemoen if (qry->num_erase_regions > 1) { 1763467bcee1SHaavard Skinnemoen /* reverse geometry if top boot part */ 1764467bcee1SHaavard Skinnemoen if (info->cfi_version < 0x3131) { 1765467bcee1SHaavard Skinnemoen /* CFI < 1.1, try to guess from device id */ 1766467bcee1SHaavard Skinnemoen if ((info->device_id & 0x80) != 0) 1767467bcee1SHaavard Skinnemoen cfi_reverse_geometry(qry); 1768467bcee1SHaavard Skinnemoen } else if (flash_read_uchar(info, info->ext_addr + 0xf) == 3) { 1769467bcee1SHaavard Skinnemoen /* CFI >= 1.1, deduct from top/bottom flag */ 1770467bcee1SHaavard Skinnemoen /* note: ext_addr is valid since cfi_version > 0 */ 1771467bcee1SHaavard Skinnemoen cfi_reverse_geometry(qry); 1772467bcee1SHaavard Skinnemoen } 1773467bcee1SHaavard Skinnemoen } 1774467bcee1SHaavard Skinnemoen } 1775467bcee1SHaavard Skinnemoen 1776467bcee1SHaavard Skinnemoen static void flash_fixup_atmel(flash_info_t *info, struct cfi_qry *qry) 1777467bcee1SHaavard Skinnemoen { 1778467bcee1SHaavard Skinnemoen int reverse_geometry = 0; 1779467bcee1SHaavard Skinnemoen 1780467bcee1SHaavard Skinnemoen /* Check the "top boot" bit in the PRI */ 1781467bcee1SHaavard Skinnemoen if (info->ext_addr && !(flash_read_uchar(info, info->ext_addr + 6) & 1)) 1782467bcee1SHaavard Skinnemoen reverse_geometry = 1; 1783467bcee1SHaavard Skinnemoen 1784467bcee1SHaavard Skinnemoen /* AT49BV6416(T) list the erase regions in the wrong order. 1785467bcee1SHaavard Skinnemoen * However, the device ID is identical with the non-broken 1786467bcee1SHaavard Skinnemoen * AT49BV642D since u-boot only reads the low byte (they 1787467bcee1SHaavard Skinnemoen * differ in the high byte.) So leave out this fixup for now. 1788467bcee1SHaavard Skinnemoen */ 1789467bcee1SHaavard Skinnemoen #if 0 1790467bcee1SHaavard Skinnemoen if (info->device_id == 0xd6 || info->device_id == 0xd2) 1791467bcee1SHaavard Skinnemoen reverse_geometry = !reverse_geometry; 1792467bcee1SHaavard Skinnemoen #endif 1793467bcee1SHaavard Skinnemoen 1794467bcee1SHaavard Skinnemoen if (reverse_geometry) 1795467bcee1SHaavard Skinnemoen cfi_reverse_geometry(qry); 1796467bcee1SHaavard Skinnemoen } 1797467bcee1SHaavard Skinnemoen 1798467bcee1SHaavard Skinnemoen /* 179959829cc1SJean-Christophe PLAGNIOL-VILLARD * The following code cannot be run from FLASH! 180059829cc1SJean-Christophe PLAGNIOL-VILLARD * 180159829cc1SJean-Christophe PLAGNIOL-VILLARD */ 180259829cc1SJean-Christophe PLAGNIOL-VILLARD ulong flash_get_size (ulong base, int banknum) 180359829cc1SJean-Christophe PLAGNIOL-VILLARD { 180459829cc1SJean-Christophe PLAGNIOL-VILLARD flash_info_t *info = &flash_info[banknum]; 180559829cc1SJean-Christophe PLAGNIOL-VILLARD int i, j; 180659829cc1SJean-Christophe PLAGNIOL-VILLARD flash_sect_t sect_cnt; 180759829cc1SJean-Christophe PLAGNIOL-VILLARD unsigned long sector; 180859829cc1SJean-Christophe PLAGNIOL-VILLARD unsigned long tmp; 180959829cc1SJean-Christophe PLAGNIOL-VILLARD int size_ratio; 181059829cc1SJean-Christophe PLAGNIOL-VILLARD uchar num_erase_regions; 181159829cc1SJean-Christophe PLAGNIOL-VILLARD int erase_region_size; 181259829cc1SJean-Christophe PLAGNIOL-VILLARD int erase_region_count; 1813e23741f4SHaavard Skinnemoen struct cfi_qry qry; 181459829cc1SJean-Christophe PLAGNIOL-VILLARD 1815f979690eSKumar Gala memset(&qry, 0, sizeof(qry)); 1816f979690eSKumar Gala 181759829cc1SJean-Christophe PLAGNIOL-VILLARD info->ext_addr = 0; 181859829cc1SJean-Christophe PLAGNIOL-VILLARD info->cfi_version = 0; 18196d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FLASH_PROTECTION 182059829cc1SJean-Christophe PLAGNIOL-VILLARD info->legacy_unlock = 0; 182159829cc1SJean-Christophe PLAGNIOL-VILLARD #endif 182259829cc1SJean-Christophe PLAGNIOL-VILLARD 182359829cc1SJean-Christophe PLAGNIOL-VILLARD info->start[0] = base; 182459829cc1SJean-Christophe PLAGNIOL-VILLARD 1825e23741f4SHaavard Skinnemoen if (flash_detect_cfi (info, &qry)) { 1826e23741f4SHaavard Skinnemoen info->vendor = le16_to_cpu(qry.p_id); 1827e23741f4SHaavard Skinnemoen info->ext_addr = le16_to_cpu(qry.p_adr); 1828e23741f4SHaavard Skinnemoen num_erase_regions = qry.num_erase_regions; 1829e23741f4SHaavard Skinnemoen 183059829cc1SJean-Christophe PLAGNIOL-VILLARD if (info->ext_addr) { 183159829cc1SJean-Christophe PLAGNIOL-VILLARD info->cfi_version = (ushort) flash_read_uchar (info, 183259829cc1SJean-Christophe PLAGNIOL-VILLARD info->ext_addr + 3) << 8; 183359829cc1SJean-Christophe PLAGNIOL-VILLARD info->cfi_version |= (ushort) flash_read_uchar (info, 183459829cc1SJean-Christophe PLAGNIOL-VILLARD info->ext_addr + 4); 183559829cc1SJean-Christophe PLAGNIOL-VILLARD } 18360ddf06ddSHaavard Skinnemoen 183759829cc1SJean-Christophe PLAGNIOL-VILLARD #ifdef DEBUG 1838e23741f4SHaavard Skinnemoen flash_printqry (&qry); 183959829cc1SJean-Christophe PLAGNIOL-VILLARD #endif 18400ddf06ddSHaavard Skinnemoen 184159829cc1SJean-Christophe PLAGNIOL-VILLARD switch (info->vendor) { 18429c048b52SVasiliy Leoenenko case CFI_CMDSET_INTEL_PROG_REGIONS: 184359829cc1SJean-Christophe PLAGNIOL-VILLARD case CFI_CMDSET_INTEL_STANDARD: 184459829cc1SJean-Christophe PLAGNIOL-VILLARD case CFI_CMDSET_INTEL_EXTENDED: 18450ddf06ddSHaavard Skinnemoen cmdset_intel_init(info, &qry); 184659829cc1SJean-Christophe PLAGNIOL-VILLARD break; 184759829cc1SJean-Christophe PLAGNIOL-VILLARD case CFI_CMDSET_AMD_STANDARD: 184859829cc1SJean-Christophe PLAGNIOL-VILLARD case CFI_CMDSET_AMD_EXTENDED: 18490ddf06ddSHaavard Skinnemoen cmdset_amd_init(info, &qry); 185059829cc1SJean-Christophe PLAGNIOL-VILLARD break; 18510ddf06ddSHaavard Skinnemoen default: 18520ddf06ddSHaavard Skinnemoen printf("CFI: Unknown command set 0x%x\n", 18530ddf06ddSHaavard Skinnemoen info->vendor); 18540ddf06ddSHaavard Skinnemoen /* 18550ddf06ddSHaavard Skinnemoen * Unfortunately, this means we don't know how 18560ddf06ddSHaavard Skinnemoen * to get the chip back to Read mode. Might 18570ddf06ddSHaavard Skinnemoen * as well try an Intel-style reset... 18580ddf06ddSHaavard Skinnemoen */ 18590ddf06ddSHaavard Skinnemoen flash_write_cmd(info, 0, 0, FLASH_CMD_RESET); 18600ddf06ddSHaavard Skinnemoen return 0; 186159829cc1SJean-Christophe PLAGNIOL-VILLARD } 186259829cc1SJean-Christophe PLAGNIOL-VILLARD 1863467bcee1SHaavard Skinnemoen /* Do manufacturer-specific fixups */ 1864467bcee1SHaavard Skinnemoen switch (info->manufacturer_id) { 1865467bcee1SHaavard Skinnemoen case 0x0001: 1866467bcee1SHaavard Skinnemoen flash_fixup_amd(info, &qry); 1867467bcee1SHaavard Skinnemoen break; 1868467bcee1SHaavard Skinnemoen case 0x001f: 1869467bcee1SHaavard Skinnemoen flash_fixup_atmel(info, &qry); 1870467bcee1SHaavard Skinnemoen break; 1871467bcee1SHaavard Skinnemoen } 1872467bcee1SHaavard Skinnemoen 187359829cc1SJean-Christophe PLAGNIOL-VILLARD debug ("manufacturer is %d\n", info->vendor); 187459829cc1SJean-Christophe PLAGNIOL-VILLARD debug ("manufacturer id is 0x%x\n", info->manufacturer_id); 187559829cc1SJean-Christophe PLAGNIOL-VILLARD debug ("device id is 0x%x\n", info->device_id); 187659829cc1SJean-Christophe PLAGNIOL-VILLARD debug ("device id2 is 0x%x\n", info->device_id2); 187759829cc1SJean-Christophe PLAGNIOL-VILLARD debug ("cfi version is 0x%04x\n", info->cfi_version); 187859829cc1SJean-Christophe PLAGNIOL-VILLARD 187959829cc1SJean-Christophe PLAGNIOL-VILLARD size_ratio = info->portwidth / info->chipwidth; 188059829cc1SJean-Christophe PLAGNIOL-VILLARD /* if the chip is x8/x16 reduce the ratio by half */ 188159829cc1SJean-Christophe PLAGNIOL-VILLARD if ((info->interface == FLASH_CFI_X8X16) 188259829cc1SJean-Christophe PLAGNIOL-VILLARD && (info->chipwidth == FLASH_CFI_BY8)) { 188359829cc1SJean-Christophe PLAGNIOL-VILLARD size_ratio >>= 1; 188459829cc1SJean-Christophe PLAGNIOL-VILLARD } 188559829cc1SJean-Christophe PLAGNIOL-VILLARD debug ("size_ratio %d port %d bits chip %d bits\n", 188659829cc1SJean-Christophe PLAGNIOL-VILLARD size_ratio, info->portwidth << CFI_FLASH_SHIFT_WIDTH, 188759829cc1SJean-Christophe PLAGNIOL-VILLARD info->chipwidth << CFI_FLASH_SHIFT_WIDTH); 188859829cc1SJean-Christophe PLAGNIOL-VILLARD debug ("found %d erase regions\n", num_erase_regions); 188959829cc1SJean-Christophe PLAGNIOL-VILLARD sect_cnt = 0; 189059829cc1SJean-Christophe PLAGNIOL-VILLARD sector = base; 189159829cc1SJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < num_erase_regions; i++) { 189259829cc1SJean-Christophe PLAGNIOL-VILLARD if (i > NUM_ERASE_REGIONS) { 189359829cc1SJean-Christophe PLAGNIOL-VILLARD printf ("%d erase regions found, only %d used\n", 189459829cc1SJean-Christophe PLAGNIOL-VILLARD num_erase_regions, NUM_ERASE_REGIONS); 189559829cc1SJean-Christophe PLAGNIOL-VILLARD break; 189659829cc1SJean-Christophe PLAGNIOL-VILLARD } 1897e23741f4SHaavard Skinnemoen 18980ddf06ddSHaavard Skinnemoen tmp = le32_to_cpu(qry.erase_region_info[i]); 18990ddf06ddSHaavard Skinnemoen debug("erase region %u: 0x%08lx\n", i, tmp); 1900e23741f4SHaavard Skinnemoen 1901e23741f4SHaavard Skinnemoen erase_region_count = (tmp & 0xffff) + 1; 1902e23741f4SHaavard Skinnemoen tmp >>= 16; 190359829cc1SJean-Christophe PLAGNIOL-VILLARD erase_region_size = 190459829cc1SJean-Christophe PLAGNIOL-VILLARD (tmp & 0xffff) ? ((tmp & 0xffff) * 256) : 128; 190559829cc1SJean-Christophe PLAGNIOL-VILLARD debug ("erase_region_count = %d erase_region_size = %d\n", 190659829cc1SJean-Christophe PLAGNIOL-VILLARD erase_region_count, erase_region_size); 190759829cc1SJean-Christophe PLAGNIOL-VILLARD for (j = 0; j < erase_region_count; j++) { 19086d0f6bcfSJean-Christophe PLAGNIOL-VILLARD if (sect_cnt >= CONFIG_SYS_MAX_FLASH_SECT) { 190981b20cccSMichael Schwingen printf("ERROR: too many flash sectors\n"); 191081b20cccSMichael Schwingen break; 191181b20cccSMichael Schwingen } 191259829cc1SJean-Christophe PLAGNIOL-VILLARD info->start[sect_cnt] = sector; 191359829cc1SJean-Christophe PLAGNIOL-VILLARD sector += (erase_region_size * size_ratio); 191459829cc1SJean-Christophe PLAGNIOL-VILLARD 191559829cc1SJean-Christophe PLAGNIOL-VILLARD /* 19167e5b9b47SHaavard Skinnemoen * Only read protection status from 19177e5b9b47SHaavard Skinnemoen * supported devices (intel...) 191859829cc1SJean-Christophe PLAGNIOL-VILLARD */ 191959829cc1SJean-Christophe PLAGNIOL-VILLARD switch (info->vendor) { 19209c048b52SVasiliy Leoenenko case CFI_CMDSET_INTEL_PROG_REGIONS: 192159829cc1SJean-Christophe PLAGNIOL-VILLARD case CFI_CMDSET_INTEL_EXTENDED: 192259829cc1SJean-Christophe PLAGNIOL-VILLARD case CFI_CMDSET_INTEL_STANDARD: 192359829cc1SJean-Christophe PLAGNIOL-VILLARD info->protect[sect_cnt] = 192459829cc1SJean-Christophe PLAGNIOL-VILLARD flash_isset (info, sect_cnt, 192559829cc1SJean-Christophe PLAGNIOL-VILLARD FLASH_OFFSET_PROTECT, 192659829cc1SJean-Christophe PLAGNIOL-VILLARD FLASH_STATUS_PROTECT); 192759829cc1SJean-Christophe PLAGNIOL-VILLARD break; 192859829cc1SJean-Christophe PLAGNIOL-VILLARD default: 19297e5b9b47SHaavard Skinnemoen /* default: not protected */ 19307e5b9b47SHaavard Skinnemoen info->protect[sect_cnt] = 0; 193159829cc1SJean-Christophe PLAGNIOL-VILLARD } 193259829cc1SJean-Christophe PLAGNIOL-VILLARD 193359829cc1SJean-Christophe PLAGNIOL-VILLARD sect_cnt++; 193459829cc1SJean-Christophe PLAGNIOL-VILLARD } 193559829cc1SJean-Christophe PLAGNIOL-VILLARD } 193659829cc1SJean-Christophe PLAGNIOL-VILLARD 193759829cc1SJean-Christophe PLAGNIOL-VILLARD info->sector_count = sect_cnt; 1938e23741f4SHaavard Skinnemoen info->size = 1 << qry.dev_size; 193959829cc1SJean-Christophe PLAGNIOL-VILLARD /* multiply the size by the number of chips */ 19407e5b9b47SHaavard Skinnemoen info->size *= size_ratio; 1941e23741f4SHaavard Skinnemoen info->buffer_size = 1 << le16_to_cpu(qry.max_buf_write_size); 1942e23741f4SHaavard Skinnemoen tmp = 1 << qry.block_erase_timeout_typ; 19437e5b9b47SHaavard Skinnemoen info->erase_blk_tout = tmp * 1944e23741f4SHaavard Skinnemoen (1 << qry.block_erase_timeout_max); 1945e23741f4SHaavard Skinnemoen tmp = (1 << qry.buf_write_timeout_typ) * 1946e23741f4SHaavard Skinnemoen (1 << qry.buf_write_timeout_max); 1947e23741f4SHaavard Skinnemoen 19487e5b9b47SHaavard Skinnemoen /* round up when converting to ms */ 1949e23741f4SHaavard Skinnemoen info->buffer_write_tout = (tmp + 999) / 1000; 1950e23741f4SHaavard Skinnemoen tmp = (1 << qry.word_write_timeout_typ) * 1951e23741f4SHaavard Skinnemoen (1 << qry.word_write_timeout_max); 19527e5b9b47SHaavard Skinnemoen /* round up when converting to ms */ 1953e23741f4SHaavard Skinnemoen info->write_tout = (tmp + 999) / 1000; 195459829cc1SJean-Christophe PLAGNIOL-VILLARD info->flash_id = FLASH_MAN_CFI; 19557e5b9b47SHaavard Skinnemoen if ((info->interface == FLASH_CFI_X8X16) && 19567e5b9b47SHaavard Skinnemoen (info->chipwidth == FLASH_CFI_BY8)) { 19577e5b9b47SHaavard Skinnemoen /* XXX - Need to test on x8/x16 in parallel. */ 19587e5b9b47SHaavard Skinnemoen info->portwidth >>= 1; 195959829cc1SJean-Christophe PLAGNIOL-VILLARD } 196059829cc1SJean-Christophe PLAGNIOL-VILLARD 196159829cc1SJean-Christophe PLAGNIOL-VILLARD flash_write_cmd (info, 0, 0, info->cmd_reset); 19622215987eSMike Frysinger } 19632215987eSMike Frysinger 196459829cc1SJean-Christophe PLAGNIOL-VILLARD return (info->size); 196559829cc1SJean-Christophe PLAGNIOL-VILLARD } 196659829cc1SJean-Christophe PLAGNIOL-VILLARD 1967*6ea808efSPiotr Ziecik void flash_set_verbose(uint v) 1968*6ea808efSPiotr Ziecik { 1969*6ea808efSPiotr Ziecik flash_verbose = v; 1970*6ea808efSPiotr Ziecik } 1971*6ea808efSPiotr Ziecik 197259829cc1SJean-Christophe PLAGNIOL-VILLARD /*----------------------------------------------------------------------- 197359829cc1SJean-Christophe PLAGNIOL-VILLARD */ 1974be60a902SHaavard Skinnemoen unsigned long flash_init (void) 197559829cc1SJean-Christophe PLAGNIOL-VILLARD { 1976be60a902SHaavard Skinnemoen unsigned long size = 0; 1977be60a902SHaavard Skinnemoen int i; 19786d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_FLASH_AUTOPROTECT_LIST) 1979c63ad632SMatthias Fuchs struct apl_s { 1980c63ad632SMatthias Fuchs ulong start; 1981c63ad632SMatthias Fuchs ulong size; 19826d0f6bcfSJean-Christophe PLAGNIOL-VILLARD } apl[] = CONFIG_SYS_FLASH_AUTOPROTECT_LIST; 1983c63ad632SMatthias Fuchs #endif 198459829cc1SJean-Christophe PLAGNIOL-VILLARD 19856d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FLASH_PROTECTION 1986be60a902SHaavard Skinnemoen char *s = getenv("unlock"); 198781b20cccSMichael Schwingen #endif 1988be60a902SHaavard Skinnemoen 19896d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #define BANK_BASE(i) (((unsigned long [CFI_MAX_FLASH_BANKS])CONFIG_SYS_FLASH_BANKS_LIST)[i]) 19902a112b23SWolfgang Denk 1991be60a902SHaavard Skinnemoen /* Init: no FLASHes known */ 19926d0f6bcfSJean-Christophe PLAGNIOL-VILLARD for (i = 0; i < CONFIG_SYS_MAX_FLASH_BANKS; ++i) { 1993be60a902SHaavard Skinnemoen flash_info[i].flash_id = FLASH_UNKNOWN; 1994be60a902SHaavard Skinnemoen 19952a112b23SWolfgang Denk if (!flash_detect_legacy (BANK_BASE(i), i)) 19962a112b23SWolfgang Denk flash_get_size (BANK_BASE(i), i); 1997be60a902SHaavard Skinnemoen size += flash_info[i].size; 1998be60a902SHaavard Skinnemoen if (flash_info[i].flash_id == FLASH_UNKNOWN) { 19996d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifndef CONFIG_SYS_FLASH_QUIET_TEST 2000be60a902SHaavard Skinnemoen printf ("## Unknown FLASH on Bank %d " 2001be60a902SHaavard Skinnemoen "- Size = 0x%08lx = %ld MB\n", 2002be60a902SHaavard Skinnemoen i+1, flash_info[i].size, 2003be60a902SHaavard Skinnemoen flash_info[i].size << 20); 20046d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #endif /* CONFIG_SYS_FLASH_QUIET_TEST */ 200559829cc1SJean-Christophe PLAGNIOL-VILLARD } 20066d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_SYS_FLASH_PROTECTION 2007be60a902SHaavard Skinnemoen else if ((s != NULL) && (strcmp(s, "yes") == 0)) { 2008be60a902SHaavard Skinnemoen /* 2009be60a902SHaavard Skinnemoen * Only the U-Boot image and it's environment 2010be60a902SHaavard Skinnemoen * is protected, all other sectors are 2011be60a902SHaavard Skinnemoen * unprotected (unlocked) if flash hardware 20126d0f6bcfSJean-Christophe PLAGNIOL-VILLARD * protection is used (CONFIG_SYS_FLASH_PROTECTION) 2013be60a902SHaavard Skinnemoen * and the environment variable "unlock" is 2014be60a902SHaavard Skinnemoen * set to "yes". 2015be60a902SHaavard Skinnemoen */ 2016be60a902SHaavard Skinnemoen if (flash_info[i].legacy_unlock) { 2017be60a902SHaavard Skinnemoen int k; 201859829cc1SJean-Christophe PLAGNIOL-VILLARD 2019be60a902SHaavard Skinnemoen /* 2020be60a902SHaavard Skinnemoen * Disable legacy_unlock temporarily, 2021be60a902SHaavard Skinnemoen * since flash_real_protect would 2022be60a902SHaavard Skinnemoen * relock all other sectors again 2023be60a902SHaavard Skinnemoen * otherwise. 2024be60a902SHaavard Skinnemoen */ 2025be60a902SHaavard Skinnemoen flash_info[i].legacy_unlock = 0; 202659829cc1SJean-Christophe PLAGNIOL-VILLARD 2027be60a902SHaavard Skinnemoen /* 2028be60a902SHaavard Skinnemoen * Legacy unlocking (e.g. Intel J3) -> 2029be60a902SHaavard Skinnemoen * unlock only one sector. This will 2030be60a902SHaavard Skinnemoen * unlock all sectors. 2031be60a902SHaavard Skinnemoen */ 2032be60a902SHaavard Skinnemoen flash_real_protect (&flash_info[i], 0, 0); 203359829cc1SJean-Christophe PLAGNIOL-VILLARD 2034be60a902SHaavard Skinnemoen flash_info[i].legacy_unlock = 1; 203559829cc1SJean-Christophe PLAGNIOL-VILLARD 2036be60a902SHaavard Skinnemoen /* 2037be60a902SHaavard Skinnemoen * Manually mark other sectors as 2038be60a902SHaavard Skinnemoen * unlocked (unprotected) 2039be60a902SHaavard Skinnemoen */ 2040be60a902SHaavard Skinnemoen for (k = 1; k < flash_info[i].sector_count; k++) 2041be60a902SHaavard Skinnemoen flash_info[i].protect[k] = 0; 2042be60a902SHaavard Skinnemoen } else { 2043be60a902SHaavard Skinnemoen /* 2044be60a902SHaavard Skinnemoen * No legancy unlocking -> unlock all sectors 2045be60a902SHaavard Skinnemoen */ 2046be60a902SHaavard Skinnemoen flash_protect (FLAG_PROTECT_CLEAR, 2047be60a902SHaavard Skinnemoen flash_info[i].start[0], 2048be60a902SHaavard Skinnemoen flash_info[i].start[0] 2049be60a902SHaavard Skinnemoen + flash_info[i].size - 1, 2050be60a902SHaavard Skinnemoen &flash_info[i]); 205159829cc1SJean-Christophe PLAGNIOL-VILLARD } 205259829cc1SJean-Christophe PLAGNIOL-VILLARD } 20536d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #endif /* CONFIG_SYS_FLASH_PROTECTION */ 205459829cc1SJean-Christophe PLAGNIOL-VILLARD } 205559829cc1SJean-Christophe PLAGNIOL-VILLARD 2056be60a902SHaavard Skinnemoen /* Monitor protection ON by default */ 20576d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if (CONFIG_SYS_MONITOR_BASE >= CONFIG_SYS_FLASH_BASE) 2058be60a902SHaavard Skinnemoen flash_protect (FLAG_PROTECT_SET, 20596d0f6bcfSJean-Christophe PLAGNIOL-VILLARD CONFIG_SYS_MONITOR_BASE, 20606d0f6bcfSJean-Christophe PLAGNIOL-VILLARD CONFIG_SYS_MONITOR_BASE + monitor_flash_len - 1, 20616d0f6bcfSJean-Christophe PLAGNIOL-VILLARD flash_get_info(CONFIG_SYS_MONITOR_BASE)); 2062be60a902SHaavard Skinnemoen #endif 206359829cc1SJean-Christophe PLAGNIOL-VILLARD 2064be60a902SHaavard Skinnemoen /* Environment protection ON by default */ 20655a1aceb0SJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_ENV_IS_IN_FLASH 2066be60a902SHaavard Skinnemoen flash_protect (FLAG_PROTECT_SET, 20670e8d1586SJean-Christophe PLAGNIOL-VILLARD CONFIG_ENV_ADDR, 20680e8d1586SJean-Christophe PLAGNIOL-VILLARD CONFIG_ENV_ADDR + CONFIG_ENV_SECT_SIZE - 1, 20690e8d1586SJean-Christophe PLAGNIOL-VILLARD flash_get_info(CONFIG_ENV_ADDR)); 2070be60a902SHaavard Skinnemoen #endif 2071be60a902SHaavard Skinnemoen 2072be60a902SHaavard Skinnemoen /* Redundant environment protection ON by default */ 20730e8d1586SJean-Christophe PLAGNIOL-VILLARD #ifdef CONFIG_ENV_ADDR_REDUND 2074be60a902SHaavard Skinnemoen flash_protect (FLAG_PROTECT_SET, 20750e8d1586SJean-Christophe PLAGNIOL-VILLARD CONFIG_ENV_ADDR_REDUND, 20760e8d1586SJean-Christophe PLAGNIOL-VILLARD CONFIG_ENV_ADDR_REDUND + CONFIG_ENV_SIZE_REDUND - 1, 20770e8d1586SJean-Christophe PLAGNIOL-VILLARD flash_get_info(CONFIG_ENV_ADDR_REDUND)); 2078be60a902SHaavard Skinnemoen #endif 2079c63ad632SMatthias Fuchs 20806d0f6bcfSJean-Christophe PLAGNIOL-VILLARD #if defined(CONFIG_SYS_FLASH_AUTOPROTECT_LIST) 2081c63ad632SMatthias Fuchs for (i = 0; i < (sizeof(apl) / sizeof(struct apl_s)); i++) { 2082c63ad632SMatthias Fuchs debug("autoprotecting from %08x to %08x\n", 2083c63ad632SMatthias Fuchs apl[i].start, apl[i].start + apl[i].size - 1); 2084c63ad632SMatthias Fuchs flash_protect (FLAG_PROTECT_SET, 2085c63ad632SMatthias Fuchs apl[i].start, 2086c63ad632SMatthias Fuchs apl[i].start + apl[i].size - 1, 2087c63ad632SMatthias Fuchs flash_get_info(apl[i].start)); 2088c63ad632SMatthias Fuchs } 2089c63ad632SMatthias Fuchs #endif 2090be60a902SHaavard Skinnemoen return (size); 209159829cc1SJean-Christophe PLAGNIOL-VILLARD } 2092