1a111bfbfSMasahiro Yamada /*
24e3d8406SMasahiro Yamada * Copyright (C) 2016 Socionext Inc.
34e3d8406SMasahiro Yamada * Author: Masahiro Yamada <yamada.masahiro@socionext.com>
4a111bfbfSMasahiro Yamada *
5a111bfbfSMasahiro Yamada * SPDX-License-Identifier: GPL-2.0+
6a111bfbfSMasahiro Yamada */
7a111bfbfSMasahiro Yamada
8a111bfbfSMasahiro Yamada #include <common.h>
9a111bfbfSMasahiro Yamada #include <clk.h>
10a111bfbfSMasahiro Yamada #include <fdtdec.h>
11a111bfbfSMasahiro Yamada #include <mmc.h>
129d922450SSimon Glass #include <dm.h>
13a111bfbfSMasahiro Yamada #include <linux/compat.h>
14*9ff3d014SMasahiro Yamada #include <linux/dma-direction.h>
15a111bfbfSMasahiro Yamada #include <linux/io.h>
164f80501bSMasahiro Yamada #include <linux/sizes.h>
17a111bfbfSMasahiro Yamada #include <asm/unaligned.h>
18a111bfbfSMasahiro Yamada
19a111bfbfSMasahiro Yamada DECLARE_GLOBAL_DATA_PTR;
20a111bfbfSMasahiro Yamada
21a111bfbfSMasahiro Yamada #define UNIPHIER_SD_CMD 0x000 /* command */
22a111bfbfSMasahiro Yamada #define UNIPHIER_SD_CMD_NOSTOP BIT(14) /* No automatic CMD12 issue */
23a111bfbfSMasahiro Yamada #define UNIPHIER_SD_CMD_MULTI BIT(13) /* multiple block transfer */
24a111bfbfSMasahiro Yamada #define UNIPHIER_SD_CMD_RD BIT(12) /* 1: read, 0: write */
25a111bfbfSMasahiro Yamada #define UNIPHIER_SD_CMD_DATA BIT(11) /* data transfer */
26a111bfbfSMasahiro Yamada #define UNIPHIER_SD_CMD_APP BIT(6) /* ACMD preceded by CMD55 */
27a111bfbfSMasahiro Yamada #define UNIPHIER_SD_CMD_NORMAL (0 << 8)/* auto-detect of resp-type */
28a111bfbfSMasahiro Yamada #define UNIPHIER_SD_CMD_RSP_NONE (3 << 8)/* response: none */
29a111bfbfSMasahiro Yamada #define UNIPHIER_SD_CMD_RSP_R1 (4 << 8)/* response: R1, R5, R6, R7 */
30a111bfbfSMasahiro Yamada #define UNIPHIER_SD_CMD_RSP_R1B (5 << 8)/* response: R1b, R5b */
31a111bfbfSMasahiro Yamada #define UNIPHIER_SD_CMD_RSP_R2 (6 << 8)/* response: R2 */
32a111bfbfSMasahiro Yamada #define UNIPHIER_SD_CMD_RSP_R3 (7 << 8)/* response: R3, R4 */
33a111bfbfSMasahiro Yamada #define UNIPHIER_SD_ARG 0x008 /* command argument */
34a111bfbfSMasahiro Yamada #define UNIPHIER_SD_STOP 0x010 /* stop action control */
35a111bfbfSMasahiro Yamada #define UNIPHIER_SD_STOP_SEC BIT(8) /* use sector count */
36a111bfbfSMasahiro Yamada #define UNIPHIER_SD_STOP_STP BIT(0) /* issue CMD12 */
37a111bfbfSMasahiro Yamada #define UNIPHIER_SD_SECCNT 0x014 /* sector counter */
38a111bfbfSMasahiro Yamada #define UNIPHIER_SD_RSP10 0x018 /* response[39:8] */
39a111bfbfSMasahiro Yamada #define UNIPHIER_SD_RSP32 0x020 /* response[71:40] */
40a111bfbfSMasahiro Yamada #define UNIPHIER_SD_RSP54 0x028 /* response[103:72] */
41a111bfbfSMasahiro Yamada #define UNIPHIER_SD_RSP76 0x030 /* response[127:104] */
42a111bfbfSMasahiro Yamada #define UNIPHIER_SD_INFO1 0x038 /* IRQ status 1 */
43a111bfbfSMasahiro Yamada #define UNIPHIER_SD_INFO1_CD BIT(5) /* state of card detect */
44a111bfbfSMasahiro Yamada #define UNIPHIER_SD_INFO1_INSERT BIT(4) /* card inserted */
45a111bfbfSMasahiro Yamada #define UNIPHIER_SD_INFO1_REMOVE BIT(3) /* card removed */
46a111bfbfSMasahiro Yamada #define UNIPHIER_SD_INFO1_CMP BIT(2) /* data complete */
47a111bfbfSMasahiro Yamada #define UNIPHIER_SD_INFO1_RSP BIT(0) /* response complete */
48a111bfbfSMasahiro Yamada #define UNIPHIER_SD_INFO2 0x03c /* IRQ status 2 */
49a111bfbfSMasahiro Yamada #define UNIPHIER_SD_INFO2_ERR_ILA BIT(15) /* illegal access err */
50a111bfbfSMasahiro Yamada #define UNIPHIER_SD_INFO2_CBSY BIT(14) /* command busy */
51a111bfbfSMasahiro Yamada #define UNIPHIER_SD_INFO2_BWE BIT(9) /* write buffer ready */
52a111bfbfSMasahiro Yamada #define UNIPHIER_SD_INFO2_BRE BIT(8) /* read buffer ready */
53a111bfbfSMasahiro Yamada #define UNIPHIER_SD_INFO2_DAT0 BIT(7) /* SDDAT0 */
54a111bfbfSMasahiro Yamada #define UNIPHIER_SD_INFO2_ERR_RTO BIT(6) /* response time out */
55a111bfbfSMasahiro Yamada #define UNIPHIER_SD_INFO2_ERR_ILR BIT(5) /* illegal read err */
56a111bfbfSMasahiro Yamada #define UNIPHIER_SD_INFO2_ERR_ILW BIT(4) /* illegal write err */
57a111bfbfSMasahiro Yamada #define UNIPHIER_SD_INFO2_ERR_TO BIT(3) /* time out error */
58a111bfbfSMasahiro Yamada #define UNIPHIER_SD_INFO2_ERR_END BIT(2) /* END bit error */
59a111bfbfSMasahiro Yamada #define UNIPHIER_SD_INFO2_ERR_CRC BIT(1) /* CRC error */
60a111bfbfSMasahiro Yamada #define UNIPHIER_SD_INFO2_ERR_IDX BIT(0) /* cmd index error */
61a111bfbfSMasahiro Yamada #define UNIPHIER_SD_INFO1_MASK 0x040
62a111bfbfSMasahiro Yamada #define UNIPHIER_SD_INFO2_MASK 0x044
63a111bfbfSMasahiro Yamada #define UNIPHIER_SD_CLKCTL 0x048 /* clock divisor */
64a111bfbfSMasahiro Yamada #define UNIPHIER_SD_CLKCTL_DIV_MASK 0x104ff
65a111bfbfSMasahiro Yamada #define UNIPHIER_SD_CLKCTL_DIV1024 BIT(16) /* SDCLK = CLK / 1024 */
66a111bfbfSMasahiro Yamada #define UNIPHIER_SD_CLKCTL_DIV512 BIT(7) /* SDCLK = CLK / 512 */
67a111bfbfSMasahiro Yamada #define UNIPHIER_SD_CLKCTL_DIV256 BIT(6) /* SDCLK = CLK / 256 */
68a111bfbfSMasahiro Yamada #define UNIPHIER_SD_CLKCTL_DIV128 BIT(5) /* SDCLK = CLK / 128 */
69a111bfbfSMasahiro Yamada #define UNIPHIER_SD_CLKCTL_DIV64 BIT(4) /* SDCLK = CLK / 64 */
70a111bfbfSMasahiro Yamada #define UNIPHIER_SD_CLKCTL_DIV32 BIT(3) /* SDCLK = CLK / 32 */
71a111bfbfSMasahiro Yamada #define UNIPHIER_SD_CLKCTL_DIV16 BIT(2) /* SDCLK = CLK / 16 */
72a111bfbfSMasahiro Yamada #define UNIPHIER_SD_CLKCTL_DIV8 BIT(1) /* SDCLK = CLK / 8 */
73a111bfbfSMasahiro Yamada #define UNIPHIER_SD_CLKCTL_DIV4 BIT(0) /* SDCLK = CLK / 4 */
74a111bfbfSMasahiro Yamada #define UNIPHIER_SD_CLKCTL_DIV2 0 /* SDCLK = CLK / 2 */
75a111bfbfSMasahiro Yamada #define UNIPHIER_SD_CLKCTL_DIV1 BIT(10) /* SDCLK = CLK */
76a111bfbfSMasahiro Yamada #define UNIPHIER_SD_CLKCTL_OFFEN BIT(9) /* stop SDCLK when unused */
77a111bfbfSMasahiro Yamada #define UNIPHIER_SD_CLKCTL_SCLKEN BIT(8) /* SDCLK output enable */
78a111bfbfSMasahiro Yamada #define UNIPHIER_SD_SIZE 0x04c /* block size */
79a111bfbfSMasahiro Yamada #define UNIPHIER_SD_OPTION 0x050
80a111bfbfSMasahiro Yamada #define UNIPHIER_SD_OPTION_WIDTH_MASK (5 << 13)
81a111bfbfSMasahiro Yamada #define UNIPHIER_SD_OPTION_WIDTH_1 (4 << 13)
82a111bfbfSMasahiro Yamada #define UNIPHIER_SD_OPTION_WIDTH_4 (0 << 13)
83a111bfbfSMasahiro Yamada #define UNIPHIER_SD_OPTION_WIDTH_8 (1 << 13)
84a111bfbfSMasahiro Yamada #define UNIPHIER_SD_BUF 0x060 /* read/write buffer */
85a111bfbfSMasahiro Yamada #define UNIPHIER_SD_EXTMODE 0x1b0
86a111bfbfSMasahiro Yamada #define UNIPHIER_SD_EXTMODE_DMA_EN BIT(1) /* transfer 1: DMA, 0: pio */
87a111bfbfSMasahiro Yamada #define UNIPHIER_SD_SOFT_RST 0x1c0
88a111bfbfSMasahiro Yamada #define UNIPHIER_SD_SOFT_RST_RSTX BIT(0) /* reset deassert */
89a111bfbfSMasahiro Yamada #define UNIPHIER_SD_VERSION 0x1c4 /* version register */
90a111bfbfSMasahiro Yamada #define UNIPHIER_SD_VERSION_IP 0xff /* IP version */
91a111bfbfSMasahiro Yamada #define UNIPHIER_SD_HOST_MODE 0x1c8
92a111bfbfSMasahiro Yamada #define UNIPHIER_SD_IF_MODE 0x1cc
93a111bfbfSMasahiro Yamada #define UNIPHIER_SD_IF_MODE_DDR BIT(0) /* DDR mode */
94a111bfbfSMasahiro Yamada #define UNIPHIER_SD_VOLT 0x1e4 /* voltage switch */
95a111bfbfSMasahiro Yamada #define UNIPHIER_SD_VOLT_MASK (3 << 0)
96a111bfbfSMasahiro Yamada #define UNIPHIER_SD_VOLT_OFF (0 << 0)
97a111bfbfSMasahiro Yamada #define UNIPHIER_SD_VOLT_330 (1 << 0)/* 3.3V signal */
98a111bfbfSMasahiro Yamada #define UNIPHIER_SD_VOLT_180 (2 << 0)/* 1.8V signal */
99a111bfbfSMasahiro Yamada #define UNIPHIER_SD_DMA_MODE 0x410
100a111bfbfSMasahiro Yamada #define UNIPHIER_SD_DMA_MODE_DIR_RD BIT(16) /* 1: from device, 0: to dev */
101a111bfbfSMasahiro Yamada #define UNIPHIER_SD_DMA_MODE_ADDR_INC BIT(0) /* 1: address inc, 0: fixed */
102a111bfbfSMasahiro Yamada #define UNIPHIER_SD_DMA_CTL 0x414
103a111bfbfSMasahiro Yamada #define UNIPHIER_SD_DMA_CTL_START BIT(0) /* start DMA (auto cleared) */
104a111bfbfSMasahiro Yamada #define UNIPHIER_SD_DMA_RST 0x418
105a111bfbfSMasahiro Yamada #define UNIPHIER_SD_DMA_RST_RD BIT(9)
106a111bfbfSMasahiro Yamada #define UNIPHIER_SD_DMA_RST_WR BIT(8)
107a111bfbfSMasahiro Yamada #define UNIPHIER_SD_DMA_INFO1 0x420
108a111bfbfSMasahiro Yamada #define UNIPHIER_SD_DMA_INFO1_END_RD2 BIT(20) /* DMA from device is complete*/
109a111bfbfSMasahiro Yamada #define UNIPHIER_SD_DMA_INFO1_END_RD BIT(17) /* Don't use! Hardware bug */
110a111bfbfSMasahiro Yamada #define UNIPHIER_SD_DMA_INFO1_END_WR BIT(16) /* DMA to device is complete */
111a111bfbfSMasahiro Yamada #define UNIPHIER_SD_DMA_INFO1_MASK 0x424
112a111bfbfSMasahiro Yamada #define UNIPHIER_SD_DMA_INFO2 0x428
113a111bfbfSMasahiro Yamada #define UNIPHIER_SD_DMA_INFO2_ERR_RD BIT(17)
114a111bfbfSMasahiro Yamada #define UNIPHIER_SD_DMA_INFO2_ERR_WR BIT(16)
115a111bfbfSMasahiro Yamada #define UNIPHIER_SD_DMA_INFO2_MASK 0x42c
116a111bfbfSMasahiro Yamada #define UNIPHIER_SD_DMA_ADDR_L 0x440
117a111bfbfSMasahiro Yamada #define UNIPHIER_SD_DMA_ADDR_H 0x444
118a111bfbfSMasahiro Yamada
119a111bfbfSMasahiro Yamada /* alignment required by the DMA engine of this controller */
120a111bfbfSMasahiro Yamada #define UNIPHIER_SD_DMA_MINALIGN 0x10
121a111bfbfSMasahiro Yamada
12214f47234SMasahiro Yamada struct uniphier_sd_plat {
123a111bfbfSMasahiro Yamada struct mmc_config cfg;
12414f47234SMasahiro Yamada struct mmc mmc;
12514f47234SMasahiro Yamada };
12614f47234SMasahiro Yamada
12714f47234SMasahiro Yamada struct uniphier_sd_priv {
128a111bfbfSMasahiro Yamada void __iomem *regbase;
129a111bfbfSMasahiro Yamada unsigned long mclk;
130a111bfbfSMasahiro Yamada unsigned int version;
131a111bfbfSMasahiro Yamada u32 caps;
132a111bfbfSMasahiro Yamada #define UNIPHIER_SD_CAP_NONREMOVABLE BIT(0) /* Nonremovable e.g. eMMC */
133a111bfbfSMasahiro Yamada #define UNIPHIER_SD_CAP_DMA_INTERNAL BIT(1) /* have internal DMA engine */
134a111bfbfSMasahiro Yamada #define UNIPHIER_SD_CAP_DIV1024 BIT(2) /* divisor 1024 is available */
135a111bfbfSMasahiro Yamada };
136a111bfbfSMasahiro Yamada
__dma_map_single(void * ptr,size_t size,enum dma_data_direction dir)137a111bfbfSMasahiro Yamada static dma_addr_t __dma_map_single(void *ptr, size_t size,
138a111bfbfSMasahiro Yamada enum dma_data_direction dir)
139a111bfbfSMasahiro Yamada {
140a111bfbfSMasahiro Yamada unsigned long addr = (unsigned long)ptr;
141a111bfbfSMasahiro Yamada
142a111bfbfSMasahiro Yamada if (dir == DMA_FROM_DEVICE)
143a111bfbfSMasahiro Yamada invalidate_dcache_range(addr, addr + size);
144a111bfbfSMasahiro Yamada else
145a111bfbfSMasahiro Yamada flush_dcache_range(addr, addr + size);
146a111bfbfSMasahiro Yamada
147a111bfbfSMasahiro Yamada return addr;
148a111bfbfSMasahiro Yamada }
149a111bfbfSMasahiro Yamada
__dma_unmap_single(dma_addr_t addr,size_t size,enum dma_data_direction dir)150a111bfbfSMasahiro Yamada static void __dma_unmap_single(dma_addr_t addr, size_t size,
151a111bfbfSMasahiro Yamada enum dma_data_direction dir)
152a111bfbfSMasahiro Yamada {
153a111bfbfSMasahiro Yamada if (dir != DMA_TO_DEVICE)
154a111bfbfSMasahiro Yamada invalidate_dcache_range(addr, addr + size);
155a111bfbfSMasahiro Yamada }
156a111bfbfSMasahiro Yamada
uniphier_sd_check_error(struct udevice * dev)1573937404fSMasahiro Yamada static int uniphier_sd_check_error(struct udevice *dev)
158a111bfbfSMasahiro Yamada {
1593937404fSMasahiro Yamada struct uniphier_sd_priv *priv = dev_get_priv(dev);
160a111bfbfSMasahiro Yamada u32 info2 = readl(priv->regbase + UNIPHIER_SD_INFO2);
161a111bfbfSMasahiro Yamada
162a111bfbfSMasahiro Yamada if (info2 & UNIPHIER_SD_INFO2_ERR_RTO) {
163a111bfbfSMasahiro Yamada /*
164a111bfbfSMasahiro Yamada * TIMEOUT must be returned for unsupported command. Do not
165a111bfbfSMasahiro Yamada * display error log since this might be a part of sequence to
166a111bfbfSMasahiro Yamada * distinguish between SD and MMC.
167a111bfbfSMasahiro Yamada */
168915ffa52SJaehoon Chung return -ETIMEDOUT;
169a111bfbfSMasahiro Yamada }
170a111bfbfSMasahiro Yamada
171a111bfbfSMasahiro Yamada if (info2 & UNIPHIER_SD_INFO2_ERR_TO) {
1723937404fSMasahiro Yamada dev_err(dev, "timeout error\n");
173a111bfbfSMasahiro Yamada return -ETIMEDOUT;
174a111bfbfSMasahiro Yamada }
175a111bfbfSMasahiro Yamada
176a111bfbfSMasahiro Yamada if (info2 & (UNIPHIER_SD_INFO2_ERR_END | UNIPHIER_SD_INFO2_ERR_CRC |
177a111bfbfSMasahiro Yamada UNIPHIER_SD_INFO2_ERR_IDX)) {
1783937404fSMasahiro Yamada dev_err(dev, "communication out of sync\n");
179a111bfbfSMasahiro Yamada return -EILSEQ;
180a111bfbfSMasahiro Yamada }
181a111bfbfSMasahiro Yamada
182a111bfbfSMasahiro Yamada if (info2 & (UNIPHIER_SD_INFO2_ERR_ILA | UNIPHIER_SD_INFO2_ERR_ILR |
183a111bfbfSMasahiro Yamada UNIPHIER_SD_INFO2_ERR_ILW)) {
1843937404fSMasahiro Yamada dev_err(dev, "illegal access\n");
185a111bfbfSMasahiro Yamada return -EIO;
186a111bfbfSMasahiro Yamada }
187a111bfbfSMasahiro Yamada
188a111bfbfSMasahiro Yamada return 0;
189a111bfbfSMasahiro Yamada }
190a111bfbfSMasahiro Yamada
uniphier_sd_wait_for_irq(struct udevice * dev,unsigned int reg,u32 flag)1913937404fSMasahiro Yamada static int uniphier_sd_wait_for_irq(struct udevice *dev, unsigned int reg,
1923937404fSMasahiro Yamada u32 flag)
193a111bfbfSMasahiro Yamada {
1943937404fSMasahiro Yamada struct uniphier_sd_priv *priv = dev_get_priv(dev);
195a111bfbfSMasahiro Yamada long wait = 1000000;
196a111bfbfSMasahiro Yamada int ret;
197a111bfbfSMasahiro Yamada
198a111bfbfSMasahiro Yamada while (!(readl(priv->regbase + reg) & flag)) {
199a111bfbfSMasahiro Yamada if (wait-- < 0) {
2003937404fSMasahiro Yamada dev_err(dev, "timeout\n");
201a111bfbfSMasahiro Yamada return -ETIMEDOUT;
202a111bfbfSMasahiro Yamada }
203a111bfbfSMasahiro Yamada
2043937404fSMasahiro Yamada ret = uniphier_sd_check_error(dev);
205a111bfbfSMasahiro Yamada if (ret)
206a111bfbfSMasahiro Yamada return ret;
207a111bfbfSMasahiro Yamada
208a111bfbfSMasahiro Yamada udelay(1);
209a111bfbfSMasahiro Yamada }
210a111bfbfSMasahiro Yamada
211a111bfbfSMasahiro Yamada return 0;
212a111bfbfSMasahiro Yamada }
213a111bfbfSMasahiro Yamada
uniphier_sd_pio_read_one_block(struct udevice * dev,u32 ** pbuf,uint blocksize)2143937404fSMasahiro Yamada static int uniphier_sd_pio_read_one_block(struct udevice *dev, u32 **pbuf,
215a111bfbfSMasahiro Yamada uint blocksize)
216a111bfbfSMasahiro Yamada {
2173937404fSMasahiro Yamada struct uniphier_sd_priv *priv = dev_get_priv(dev);
218a111bfbfSMasahiro Yamada int i, ret;
219a111bfbfSMasahiro Yamada
220a111bfbfSMasahiro Yamada /* wait until the buffer is filled with data */
2213937404fSMasahiro Yamada ret = uniphier_sd_wait_for_irq(dev, UNIPHIER_SD_INFO2,
222a111bfbfSMasahiro Yamada UNIPHIER_SD_INFO2_BRE);
223a111bfbfSMasahiro Yamada if (ret)
224a111bfbfSMasahiro Yamada return ret;
225a111bfbfSMasahiro Yamada
226a111bfbfSMasahiro Yamada /*
227a111bfbfSMasahiro Yamada * Clear the status flag _before_ read the buffer out because
228a111bfbfSMasahiro Yamada * UNIPHIER_SD_INFO2_BRE is edge-triggered, not level-triggered.
229a111bfbfSMasahiro Yamada */
230a111bfbfSMasahiro Yamada writel(0, priv->regbase + UNIPHIER_SD_INFO2);
231a111bfbfSMasahiro Yamada
232a111bfbfSMasahiro Yamada if (likely(IS_ALIGNED((unsigned long)*pbuf, 4))) {
233a111bfbfSMasahiro Yamada for (i = 0; i < blocksize / 4; i++)
234a111bfbfSMasahiro Yamada *(*pbuf)++ = readl(priv->regbase + UNIPHIER_SD_BUF);
235a111bfbfSMasahiro Yamada } else {
236a111bfbfSMasahiro Yamada for (i = 0; i < blocksize / 4; i++)
237a111bfbfSMasahiro Yamada put_unaligned(readl(priv->regbase + UNIPHIER_SD_BUF),
238a111bfbfSMasahiro Yamada (*pbuf)++);
239a111bfbfSMasahiro Yamada }
240a111bfbfSMasahiro Yamada
241a111bfbfSMasahiro Yamada return 0;
242a111bfbfSMasahiro Yamada }
243a111bfbfSMasahiro Yamada
uniphier_sd_pio_write_one_block(struct udevice * dev,const u32 ** pbuf,uint blocksize)2443937404fSMasahiro Yamada static int uniphier_sd_pio_write_one_block(struct udevice *dev,
2453937404fSMasahiro Yamada const u32 **pbuf, uint blocksize)
246a111bfbfSMasahiro Yamada {
2473937404fSMasahiro Yamada struct uniphier_sd_priv *priv = dev_get_priv(dev);
248a111bfbfSMasahiro Yamada int i, ret;
249a111bfbfSMasahiro Yamada
250a111bfbfSMasahiro Yamada /* wait until the buffer becomes empty */
2513937404fSMasahiro Yamada ret = uniphier_sd_wait_for_irq(dev, UNIPHIER_SD_INFO2,
252a111bfbfSMasahiro Yamada UNIPHIER_SD_INFO2_BWE);
253a111bfbfSMasahiro Yamada if (ret)
254a111bfbfSMasahiro Yamada return ret;
255a111bfbfSMasahiro Yamada
256a111bfbfSMasahiro Yamada writel(0, priv->regbase + UNIPHIER_SD_INFO2);
257a111bfbfSMasahiro Yamada
258a111bfbfSMasahiro Yamada if (likely(IS_ALIGNED((unsigned long)*pbuf, 4))) {
259a111bfbfSMasahiro Yamada for (i = 0; i < blocksize / 4; i++)
260a111bfbfSMasahiro Yamada writel(*(*pbuf)++, priv->regbase + UNIPHIER_SD_BUF);
261a111bfbfSMasahiro Yamada } else {
262a111bfbfSMasahiro Yamada for (i = 0; i < blocksize / 4; i++)
263a111bfbfSMasahiro Yamada writel(get_unaligned((*pbuf)++),
264a111bfbfSMasahiro Yamada priv->regbase + UNIPHIER_SD_BUF);
265a111bfbfSMasahiro Yamada }
266a111bfbfSMasahiro Yamada
267a111bfbfSMasahiro Yamada return 0;
268a111bfbfSMasahiro Yamada }
269a111bfbfSMasahiro Yamada
uniphier_sd_pio_xfer(struct udevice * dev,struct mmc_data * data)2703937404fSMasahiro Yamada static int uniphier_sd_pio_xfer(struct udevice *dev, struct mmc_data *data)
271a111bfbfSMasahiro Yamada {
272a111bfbfSMasahiro Yamada u32 *dest = (u32 *)data->dest;
273a111bfbfSMasahiro Yamada const u32 *src = (const u32 *)data->src;
274a111bfbfSMasahiro Yamada int i, ret;
275a111bfbfSMasahiro Yamada
276a111bfbfSMasahiro Yamada for (i = 0; i < data->blocks; i++) {
277a111bfbfSMasahiro Yamada if (data->flags & MMC_DATA_READ)
2783937404fSMasahiro Yamada ret = uniphier_sd_pio_read_one_block(dev, &dest,
279a111bfbfSMasahiro Yamada data->blocksize);
280a111bfbfSMasahiro Yamada else
2813937404fSMasahiro Yamada ret = uniphier_sd_pio_write_one_block(dev, &src,
282a111bfbfSMasahiro Yamada data->blocksize);
283a111bfbfSMasahiro Yamada if (ret)
284a111bfbfSMasahiro Yamada return ret;
285a111bfbfSMasahiro Yamada }
286a111bfbfSMasahiro Yamada
287a111bfbfSMasahiro Yamada return 0;
288a111bfbfSMasahiro Yamada }
289a111bfbfSMasahiro Yamada
uniphier_sd_dma_start(struct uniphier_sd_priv * priv,dma_addr_t dma_addr)290a111bfbfSMasahiro Yamada static void uniphier_sd_dma_start(struct uniphier_sd_priv *priv,
291a111bfbfSMasahiro Yamada dma_addr_t dma_addr)
292a111bfbfSMasahiro Yamada {
293a111bfbfSMasahiro Yamada u32 tmp;
294a111bfbfSMasahiro Yamada
295a111bfbfSMasahiro Yamada writel(0, priv->regbase + UNIPHIER_SD_DMA_INFO1);
296a111bfbfSMasahiro Yamada writel(0, priv->regbase + UNIPHIER_SD_DMA_INFO2);
297a111bfbfSMasahiro Yamada
298a111bfbfSMasahiro Yamada /* enable DMA */
299a111bfbfSMasahiro Yamada tmp = readl(priv->regbase + UNIPHIER_SD_EXTMODE);
300a111bfbfSMasahiro Yamada tmp |= UNIPHIER_SD_EXTMODE_DMA_EN;
301a111bfbfSMasahiro Yamada writel(tmp, priv->regbase + UNIPHIER_SD_EXTMODE);
302a111bfbfSMasahiro Yamada
303a111bfbfSMasahiro Yamada writel(dma_addr & U32_MAX, priv->regbase + UNIPHIER_SD_DMA_ADDR_L);
304a111bfbfSMasahiro Yamada
305a111bfbfSMasahiro Yamada /* suppress the warning "right shift count >= width of type" */
306a111bfbfSMasahiro Yamada dma_addr >>= min_t(int, 32, 8 * sizeof(dma_addr));
307a111bfbfSMasahiro Yamada
308a111bfbfSMasahiro Yamada writel(dma_addr & U32_MAX, priv->regbase + UNIPHIER_SD_DMA_ADDR_H);
309a111bfbfSMasahiro Yamada
310a111bfbfSMasahiro Yamada writel(UNIPHIER_SD_DMA_CTL_START, priv->regbase + UNIPHIER_SD_DMA_CTL);
311a111bfbfSMasahiro Yamada }
312a111bfbfSMasahiro Yamada
uniphier_sd_dma_wait_for_irq(struct udevice * dev,u32 flag,unsigned int blocks)3133937404fSMasahiro Yamada static int uniphier_sd_dma_wait_for_irq(struct udevice *dev, u32 flag,
314a111bfbfSMasahiro Yamada unsigned int blocks)
315a111bfbfSMasahiro Yamada {
3163937404fSMasahiro Yamada struct uniphier_sd_priv *priv = dev_get_priv(dev);
317a111bfbfSMasahiro Yamada long wait = 1000000 + 10 * blocks;
318a111bfbfSMasahiro Yamada
319a111bfbfSMasahiro Yamada while (!(readl(priv->regbase + UNIPHIER_SD_DMA_INFO1) & flag)) {
320a111bfbfSMasahiro Yamada if (wait-- < 0) {
3213937404fSMasahiro Yamada dev_err(dev, "timeout during DMA\n");
322a111bfbfSMasahiro Yamada return -ETIMEDOUT;
323a111bfbfSMasahiro Yamada }
324a111bfbfSMasahiro Yamada
325a111bfbfSMasahiro Yamada udelay(10);
326a111bfbfSMasahiro Yamada }
327a111bfbfSMasahiro Yamada
328a111bfbfSMasahiro Yamada if (readl(priv->regbase + UNIPHIER_SD_DMA_INFO2)) {
3293937404fSMasahiro Yamada dev_err(dev, "error during DMA\n");
330a111bfbfSMasahiro Yamada return -EIO;
331a111bfbfSMasahiro Yamada }
332a111bfbfSMasahiro Yamada
333a111bfbfSMasahiro Yamada return 0;
334a111bfbfSMasahiro Yamada }
335a111bfbfSMasahiro Yamada
uniphier_sd_dma_xfer(struct udevice * dev,struct mmc_data * data)3363937404fSMasahiro Yamada static int uniphier_sd_dma_xfer(struct udevice *dev, struct mmc_data *data)
337a111bfbfSMasahiro Yamada {
3383937404fSMasahiro Yamada struct uniphier_sd_priv *priv = dev_get_priv(dev);
339a111bfbfSMasahiro Yamada size_t len = data->blocks * data->blocksize;
340a111bfbfSMasahiro Yamada void *buf;
341a111bfbfSMasahiro Yamada enum dma_data_direction dir;
342a111bfbfSMasahiro Yamada dma_addr_t dma_addr;
343a111bfbfSMasahiro Yamada u32 poll_flag, tmp;
344a111bfbfSMasahiro Yamada int ret;
345a111bfbfSMasahiro Yamada
346a111bfbfSMasahiro Yamada tmp = readl(priv->regbase + UNIPHIER_SD_DMA_MODE);
347a111bfbfSMasahiro Yamada
348a111bfbfSMasahiro Yamada if (data->flags & MMC_DATA_READ) {
349a111bfbfSMasahiro Yamada buf = data->dest;
350a111bfbfSMasahiro Yamada dir = DMA_FROM_DEVICE;
351a111bfbfSMasahiro Yamada poll_flag = UNIPHIER_SD_DMA_INFO1_END_RD2;
352a111bfbfSMasahiro Yamada tmp |= UNIPHIER_SD_DMA_MODE_DIR_RD;
353a111bfbfSMasahiro Yamada } else {
354a111bfbfSMasahiro Yamada buf = (void *)data->src;
355a111bfbfSMasahiro Yamada dir = DMA_TO_DEVICE;
356a111bfbfSMasahiro Yamada poll_flag = UNIPHIER_SD_DMA_INFO1_END_WR;
357a111bfbfSMasahiro Yamada tmp &= ~UNIPHIER_SD_DMA_MODE_DIR_RD;
358a111bfbfSMasahiro Yamada }
359a111bfbfSMasahiro Yamada
360a111bfbfSMasahiro Yamada writel(tmp, priv->regbase + UNIPHIER_SD_DMA_MODE);
361a111bfbfSMasahiro Yamada
362a111bfbfSMasahiro Yamada dma_addr = __dma_map_single(buf, len, dir);
363a111bfbfSMasahiro Yamada
364a111bfbfSMasahiro Yamada uniphier_sd_dma_start(priv, dma_addr);
365a111bfbfSMasahiro Yamada
3663937404fSMasahiro Yamada ret = uniphier_sd_dma_wait_for_irq(dev, poll_flag, data->blocks);
367a111bfbfSMasahiro Yamada
368a111bfbfSMasahiro Yamada __dma_unmap_single(dma_addr, len, dir);
369a111bfbfSMasahiro Yamada
370a111bfbfSMasahiro Yamada return ret;
371a111bfbfSMasahiro Yamada }
372a111bfbfSMasahiro Yamada
373a111bfbfSMasahiro Yamada /* check if the address is DMA'able */
uniphier_sd_addr_is_dmaable(unsigned long addr)374a111bfbfSMasahiro Yamada static bool uniphier_sd_addr_is_dmaable(unsigned long addr)
375a111bfbfSMasahiro Yamada {
376a111bfbfSMasahiro Yamada if (!IS_ALIGNED(addr, UNIPHIER_SD_DMA_MINALIGN))
377a111bfbfSMasahiro Yamada return false;
378a111bfbfSMasahiro Yamada
379a111bfbfSMasahiro Yamada #if defined(CONFIG_ARCH_UNIPHIER) && !defined(CONFIG_ARM64) && \
380a111bfbfSMasahiro Yamada defined(CONFIG_SPL_BUILD)
381a111bfbfSMasahiro Yamada /*
382a111bfbfSMasahiro Yamada * For UniPhier ARMv7 SoCs, the stack is allocated in the locked ways
383a111bfbfSMasahiro Yamada * of L2, which is unreachable from the DMA engine.
384a111bfbfSMasahiro Yamada */
385a111bfbfSMasahiro Yamada if (addr < CONFIG_SPL_STACK)
386a111bfbfSMasahiro Yamada return false;
387a111bfbfSMasahiro Yamada #endif
388a111bfbfSMasahiro Yamada
389a111bfbfSMasahiro Yamada return true;
390a111bfbfSMasahiro Yamada }
391a111bfbfSMasahiro Yamada
uniphier_sd_send_cmd(struct udevice * dev,struct mmc_cmd * cmd,struct mmc_data * data)3923937404fSMasahiro Yamada static int uniphier_sd_send_cmd(struct udevice *dev, struct mmc_cmd *cmd,
393a111bfbfSMasahiro Yamada struct mmc_data *data)
394a111bfbfSMasahiro Yamada {
3953937404fSMasahiro Yamada struct uniphier_sd_priv *priv = dev_get_priv(dev);
396a111bfbfSMasahiro Yamada int ret;
397a111bfbfSMasahiro Yamada u32 tmp;
398a111bfbfSMasahiro Yamada
399a111bfbfSMasahiro Yamada if (readl(priv->regbase + UNIPHIER_SD_INFO2) & UNIPHIER_SD_INFO2_CBSY) {
4003937404fSMasahiro Yamada dev_err(dev, "command busy\n");
401a111bfbfSMasahiro Yamada return -EBUSY;
402a111bfbfSMasahiro Yamada }
403a111bfbfSMasahiro Yamada
404a111bfbfSMasahiro Yamada /* clear all status flags */
405a111bfbfSMasahiro Yamada writel(0, priv->regbase + UNIPHIER_SD_INFO1);
406a111bfbfSMasahiro Yamada writel(0, priv->regbase + UNIPHIER_SD_INFO2);
407a111bfbfSMasahiro Yamada
408a111bfbfSMasahiro Yamada /* disable DMA once */
409a111bfbfSMasahiro Yamada tmp = readl(priv->regbase + UNIPHIER_SD_EXTMODE);
410a111bfbfSMasahiro Yamada tmp &= ~UNIPHIER_SD_EXTMODE_DMA_EN;
411a111bfbfSMasahiro Yamada writel(tmp, priv->regbase + UNIPHIER_SD_EXTMODE);
412a111bfbfSMasahiro Yamada
413a111bfbfSMasahiro Yamada writel(cmd->cmdarg, priv->regbase + UNIPHIER_SD_ARG);
414a111bfbfSMasahiro Yamada
415a111bfbfSMasahiro Yamada tmp = cmd->cmdidx;
416a111bfbfSMasahiro Yamada
417a111bfbfSMasahiro Yamada if (data) {
418a111bfbfSMasahiro Yamada writel(data->blocksize, priv->regbase + UNIPHIER_SD_SIZE);
419a111bfbfSMasahiro Yamada writel(data->blocks, priv->regbase + UNIPHIER_SD_SECCNT);
420a111bfbfSMasahiro Yamada
421a111bfbfSMasahiro Yamada /* Do not send CMD12 automatically */
422a111bfbfSMasahiro Yamada tmp |= UNIPHIER_SD_CMD_NOSTOP | UNIPHIER_SD_CMD_DATA;
423a111bfbfSMasahiro Yamada
424a111bfbfSMasahiro Yamada if (data->blocks > 1)
425a111bfbfSMasahiro Yamada tmp |= UNIPHIER_SD_CMD_MULTI;
426a111bfbfSMasahiro Yamada
427a111bfbfSMasahiro Yamada if (data->flags & MMC_DATA_READ)
428a111bfbfSMasahiro Yamada tmp |= UNIPHIER_SD_CMD_RD;
429a111bfbfSMasahiro Yamada }
430a111bfbfSMasahiro Yamada
431a111bfbfSMasahiro Yamada /*
432a111bfbfSMasahiro Yamada * Do not use the response type auto-detection on this hardware.
433a111bfbfSMasahiro Yamada * CMD8, for example, has different response types on SD and eMMC,
434a111bfbfSMasahiro Yamada * while this controller always assumes the response type for SD.
435a111bfbfSMasahiro Yamada * Set the response type manually.
436a111bfbfSMasahiro Yamada */
437a111bfbfSMasahiro Yamada switch (cmd->resp_type) {
438a111bfbfSMasahiro Yamada case MMC_RSP_NONE:
439a111bfbfSMasahiro Yamada tmp |= UNIPHIER_SD_CMD_RSP_NONE;
440a111bfbfSMasahiro Yamada break;
441a111bfbfSMasahiro Yamada case MMC_RSP_R1:
442a111bfbfSMasahiro Yamada tmp |= UNIPHIER_SD_CMD_RSP_R1;
443a111bfbfSMasahiro Yamada break;
444a111bfbfSMasahiro Yamada case MMC_RSP_R1b:
445a111bfbfSMasahiro Yamada tmp |= UNIPHIER_SD_CMD_RSP_R1B;
446a111bfbfSMasahiro Yamada break;
447a111bfbfSMasahiro Yamada case MMC_RSP_R2:
448a111bfbfSMasahiro Yamada tmp |= UNIPHIER_SD_CMD_RSP_R2;
449a111bfbfSMasahiro Yamada break;
450a111bfbfSMasahiro Yamada case MMC_RSP_R3:
451a111bfbfSMasahiro Yamada tmp |= UNIPHIER_SD_CMD_RSP_R3;
452a111bfbfSMasahiro Yamada break;
453a111bfbfSMasahiro Yamada default:
4543937404fSMasahiro Yamada dev_err(dev, "unknown response type\n");
455a111bfbfSMasahiro Yamada return -EINVAL;
456a111bfbfSMasahiro Yamada }
457a111bfbfSMasahiro Yamada
4583937404fSMasahiro Yamada dev_dbg(dev, "sending CMD%d (SD_CMD=%08x, SD_ARG=%08x)\n",
459a111bfbfSMasahiro Yamada cmd->cmdidx, tmp, cmd->cmdarg);
460a111bfbfSMasahiro Yamada writel(tmp, priv->regbase + UNIPHIER_SD_CMD);
461a111bfbfSMasahiro Yamada
4623937404fSMasahiro Yamada ret = uniphier_sd_wait_for_irq(dev, UNIPHIER_SD_INFO1,
463a111bfbfSMasahiro Yamada UNIPHIER_SD_INFO1_RSP);
464a111bfbfSMasahiro Yamada if (ret)
465a111bfbfSMasahiro Yamada return ret;
466a111bfbfSMasahiro Yamada
467a111bfbfSMasahiro Yamada if (cmd->resp_type & MMC_RSP_136) {
468a111bfbfSMasahiro Yamada u32 rsp_127_104 = readl(priv->regbase + UNIPHIER_SD_RSP76);
469a111bfbfSMasahiro Yamada u32 rsp_103_72 = readl(priv->regbase + UNIPHIER_SD_RSP54);
470a111bfbfSMasahiro Yamada u32 rsp_71_40 = readl(priv->regbase + UNIPHIER_SD_RSP32);
471a111bfbfSMasahiro Yamada u32 rsp_39_8 = readl(priv->regbase + UNIPHIER_SD_RSP10);
472a111bfbfSMasahiro Yamada
473ac5efc35SMarek Vasut cmd->response[0] = ((rsp_127_104 & 0x00ffffff) << 8) |
474ac5efc35SMarek Vasut ((rsp_103_72 & 0xff000000) >> 24);
475ac5efc35SMarek Vasut cmd->response[1] = ((rsp_103_72 & 0x00ffffff) << 8) |
476ac5efc35SMarek Vasut ((rsp_71_40 & 0xff000000) >> 24);
477ac5efc35SMarek Vasut cmd->response[2] = ((rsp_71_40 & 0x00ffffff) << 8) |
478ac5efc35SMarek Vasut ((rsp_39_8 & 0xff000000) >> 24);
479a111bfbfSMasahiro Yamada cmd->response[3] = (rsp_39_8 & 0xffffff) << 8;
480a111bfbfSMasahiro Yamada } else {
481a111bfbfSMasahiro Yamada /* bit 39-8 */
482a111bfbfSMasahiro Yamada cmd->response[0] = readl(priv->regbase + UNIPHIER_SD_RSP10);
483a111bfbfSMasahiro Yamada }
484a111bfbfSMasahiro Yamada
485a111bfbfSMasahiro Yamada if (data) {
486a111bfbfSMasahiro Yamada /* use DMA if the HW supports it and the buffer is aligned */
487a111bfbfSMasahiro Yamada if (priv->caps & UNIPHIER_SD_CAP_DMA_INTERNAL &&
488a111bfbfSMasahiro Yamada uniphier_sd_addr_is_dmaable((long)data->src))
4893937404fSMasahiro Yamada ret = uniphier_sd_dma_xfer(dev, data);
490a111bfbfSMasahiro Yamada else
4913937404fSMasahiro Yamada ret = uniphier_sd_pio_xfer(dev, data);
492a111bfbfSMasahiro Yamada
4933937404fSMasahiro Yamada ret = uniphier_sd_wait_for_irq(dev, UNIPHIER_SD_INFO1,
494a111bfbfSMasahiro Yamada UNIPHIER_SD_INFO1_CMP);
495a111bfbfSMasahiro Yamada if (ret)
496a111bfbfSMasahiro Yamada return ret;
497a111bfbfSMasahiro Yamada }
498a111bfbfSMasahiro Yamada
499a111bfbfSMasahiro Yamada return ret;
500a111bfbfSMasahiro Yamada }
501a111bfbfSMasahiro Yamada
uniphier_sd_set_bus_width(struct uniphier_sd_priv * priv,struct mmc * mmc)5028be12e28SMasahiro Yamada static int uniphier_sd_set_bus_width(struct uniphier_sd_priv *priv,
503a111bfbfSMasahiro Yamada struct mmc *mmc)
504a111bfbfSMasahiro Yamada {
505a111bfbfSMasahiro Yamada u32 val, tmp;
506a111bfbfSMasahiro Yamada
507a111bfbfSMasahiro Yamada switch (mmc->bus_width) {
508a111bfbfSMasahiro Yamada case 1:
509a111bfbfSMasahiro Yamada val = UNIPHIER_SD_OPTION_WIDTH_1;
510a111bfbfSMasahiro Yamada break;
511a111bfbfSMasahiro Yamada case 4:
512a111bfbfSMasahiro Yamada val = UNIPHIER_SD_OPTION_WIDTH_4;
513a111bfbfSMasahiro Yamada break;
514a111bfbfSMasahiro Yamada case 8:
515a111bfbfSMasahiro Yamada val = UNIPHIER_SD_OPTION_WIDTH_8;
516a111bfbfSMasahiro Yamada break;
517a111bfbfSMasahiro Yamada default:
5188be12e28SMasahiro Yamada return -EINVAL;
519a111bfbfSMasahiro Yamada }
520a111bfbfSMasahiro Yamada
521a111bfbfSMasahiro Yamada tmp = readl(priv->regbase + UNIPHIER_SD_OPTION);
522a111bfbfSMasahiro Yamada tmp &= ~UNIPHIER_SD_OPTION_WIDTH_MASK;
523a111bfbfSMasahiro Yamada tmp |= val;
524a111bfbfSMasahiro Yamada writel(tmp, priv->regbase + UNIPHIER_SD_OPTION);
5258be12e28SMasahiro Yamada
5268be12e28SMasahiro Yamada return 0;
527a111bfbfSMasahiro Yamada }
528a111bfbfSMasahiro Yamada
uniphier_sd_set_ddr_mode(struct uniphier_sd_priv * priv,struct mmc * mmc)529a111bfbfSMasahiro Yamada static void uniphier_sd_set_ddr_mode(struct uniphier_sd_priv *priv,
530a111bfbfSMasahiro Yamada struct mmc *mmc)
531a111bfbfSMasahiro Yamada {
532a111bfbfSMasahiro Yamada u32 tmp;
533a111bfbfSMasahiro Yamada
534a111bfbfSMasahiro Yamada tmp = readl(priv->regbase + UNIPHIER_SD_IF_MODE);
535caa21a21SZiyuan Xu if (mmc_card_ddr(mmc))
536a111bfbfSMasahiro Yamada tmp |= UNIPHIER_SD_IF_MODE_DDR;
537a111bfbfSMasahiro Yamada else
538a111bfbfSMasahiro Yamada tmp &= ~UNIPHIER_SD_IF_MODE_DDR;
539a111bfbfSMasahiro Yamada writel(tmp, priv->regbase + UNIPHIER_SD_IF_MODE);
540a111bfbfSMasahiro Yamada }
541a111bfbfSMasahiro Yamada
uniphier_sd_set_clk_rate(struct uniphier_sd_priv * priv,struct mmc * mmc)542a111bfbfSMasahiro Yamada static void uniphier_sd_set_clk_rate(struct uniphier_sd_priv *priv,
543a111bfbfSMasahiro Yamada struct mmc *mmc)
544a111bfbfSMasahiro Yamada {
545a111bfbfSMasahiro Yamada unsigned int divisor;
546a111bfbfSMasahiro Yamada u32 val, tmp;
547a111bfbfSMasahiro Yamada
548a111bfbfSMasahiro Yamada if (!mmc->clock)
549a111bfbfSMasahiro Yamada return;
550a111bfbfSMasahiro Yamada
551a111bfbfSMasahiro Yamada divisor = DIV_ROUND_UP(priv->mclk, mmc->clock);
552a111bfbfSMasahiro Yamada
553a111bfbfSMasahiro Yamada if (divisor <= 1)
554a111bfbfSMasahiro Yamada val = UNIPHIER_SD_CLKCTL_DIV1;
555a111bfbfSMasahiro Yamada else if (divisor <= 2)
556a111bfbfSMasahiro Yamada val = UNIPHIER_SD_CLKCTL_DIV2;
557a111bfbfSMasahiro Yamada else if (divisor <= 4)
558a111bfbfSMasahiro Yamada val = UNIPHIER_SD_CLKCTL_DIV4;
559a111bfbfSMasahiro Yamada else if (divisor <= 8)
560a111bfbfSMasahiro Yamada val = UNIPHIER_SD_CLKCTL_DIV8;
561a111bfbfSMasahiro Yamada else if (divisor <= 16)
562a111bfbfSMasahiro Yamada val = UNIPHIER_SD_CLKCTL_DIV16;
563a111bfbfSMasahiro Yamada else if (divisor <= 32)
564a111bfbfSMasahiro Yamada val = UNIPHIER_SD_CLKCTL_DIV32;
565a111bfbfSMasahiro Yamada else if (divisor <= 64)
566a111bfbfSMasahiro Yamada val = UNIPHIER_SD_CLKCTL_DIV64;
567a111bfbfSMasahiro Yamada else if (divisor <= 128)
568a111bfbfSMasahiro Yamada val = UNIPHIER_SD_CLKCTL_DIV128;
569a111bfbfSMasahiro Yamada else if (divisor <= 256)
570a111bfbfSMasahiro Yamada val = UNIPHIER_SD_CLKCTL_DIV256;
571a111bfbfSMasahiro Yamada else if (divisor <= 512 || !(priv->caps & UNIPHIER_SD_CAP_DIV1024))
572a111bfbfSMasahiro Yamada val = UNIPHIER_SD_CLKCTL_DIV512;
573a111bfbfSMasahiro Yamada else
574a111bfbfSMasahiro Yamada val = UNIPHIER_SD_CLKCTL_DIV1024;
575a111bfbfSMasahiro Yamada
576a111bfbfSMasahiro Yamada tmp = readl(priv->regbase + UNIPHIER_SD_CLKCTL);
5774a89a24eSMasahiro Yamada if (tmp & UNIPHIER_SD_CLKCTL_SCLKEN &&
5784a89a24eSMasahiro Yamada (tmp & UNIPHIER_SD_CLKCTL_DIV_MASK) == val)
5794a89a24eSMasahiro Yamada return;
580a111bfbfSMasahiro Yamada
581a111bfbfSMasahiro Yamada /* stop the clock before changing its rate to avoid a glitch signal */
582a111bfbfSMasahiro Yamada tmp &= ~UNIPHIER_SD_CLKCTL_SCLKEN;
583a111bfbfSMasahiro Yamada writel(tmp, priv->regbase + UNIPHIER_SD_CLKCTL);
584a111bfbfSMasahiro Yamada
585a111bfbfSMasahiro Yamada tmp &= ~UNIPHIER_SD_CLKCTL_DIV_MASK;
586a111bfbfSMasahiro Yamada tmp |= val | UNIPHIER_SD_CLKCTL_OFFEN;
587a111bfbfSMasahiro Yamada writel(tmp, priv->regbase + UNIPHIER_SD_CLKCTL);
588a111bfbfSMasahiro Yamada
589a111bfbfSMasahiro Yamada tmp |= UNIPHIER_SD_CLKCTL_SCLKEN;
590a111bfbfSMasahiro Yamada writel(tmp, priv->regbase + UNIPHIER_SD_CLKCTL);
5914a89a24eSMasahiro Yamada
5924a89a24eSMasahiro Yamada udelay(1000);
593a111bfbfSMasahiro Yamada }
594a111bfbfSMasahiro Yamada
uniphier_sd_set_ios(struct udevice * dev)5953937404fSMasahiro Yamada static int uniphier_sd_set_ios(struct udevice *dev)
596a111bfbfSMasahiro Yamada {
5973937404fSMasahiro Yamada struct uniphier_sd_priv *priv = dev_get_priv(dev);
5983937404fSMasahiro Yamada struct mmc *mmc = mmc_get_mmc_dev(dev);
5998be12e28SMasahiro Yamada int ret;
600a111bfbfSMasahiro Yamada
6013937404fSMasahiro Yamada dev_dbg(dev, "clock %uHz, DDRmode %d, width %u\n",
602caa21a21SZiyuan Xu mmc->clock, mmc_card_ddr(mmc), mmc->bus_width);
603a111bfbfSMasahiro Yamada
6048be12e28SMasahiro Yamada ret = uniphier_sd_set_bus_width(priv, mmc);
6058be12e28SMasahiro Yamada if (ret)
6068be12e28SMasahiro Yamada return ret;
607a111bfbfSMasahiro Yamada uniphier_sd_set_ddr_mode(priv, mmc);
608a111bfbfSMasahiro Yamada uniphier_sd_set_clk_rate(priv, mmc);
609a111bfbfSMasahiro Yamada
6103937404fSMasahiro Yamada return 0;
611a111bfbfSMasahiro Yamada }
612a111bfbfSMasahiro Yamada
uniphier_sd_get_cd(struct udevice * dev)6134eb00846SMasahiro Yamada static int uniphier_sd_get_cd(struct udevice *dev)
6144eb00846SMasahiro Yamada {
6154eb00846SMasahiro Yamada struct uniphier_sd_priv *priv = dev_get_priv(dev);
6164eb00846SMasahiro Yamada
6174eb00846SMasahiro Yamada if (priv->caps & UNIPHIER_SD_CAP_NONREMOVABLE)
6184eb00846SMasahiro Yamada return 1;
6194eb00846SMasahiro Yamada
6204eb00846SMasahiro Yamada return !!(readl(priv->regbase + UNIPHIER_SD_INFO1) &
6214eb00846SMasahiro Yamada UNIPHIER_SD_INFO1_CD);
6224eb00846SMasahiro Yamada }
6234eb00846SMasahiro Yamada
6244eb00846SMasahiro Yamada static const struct dm_mmc_ops uniphier_sd_ops = {
6254eb00846SMasahiro Yamada .send_cmd = uniphier_sd_send_cmd,
6264eb00846SMasahiro Yamada .set_ios = uniphier_sd_set_ios,
6274eb00846SMasahiro Yamada .get_cd = uniphier_sd_get_cd,
6284eb00846SMasahiro Yamada };
6294eb00846SMasahiro Yamada
uniphier_sd_host_init(struct uniphier_sd_priv * priv)6304eb00846SMasahiro Yamada static void uniphier_sd_host_init(struct uniphier_sd_priv *priv)
631a111bfbfSMasahiro Yamada {
632a111bfbfSMasahiro Yamada u32 tmp;
633a111bfbfSMasahiro Yamada
634a111bfbfSMasahiro Yamada /* soft reset of the host */
635a111bfbfSMasahiro Yamada tmp = readl(priv->regbase + UNIPHIER_SD_SOFT_RST);
636a111bfbfSMasahiro Yamada tmp &= ~UNIPHIER_SD_SOFT_RST_RSTX;
637a111bfbfSMasahiro Yamada writel(tmp, priv->regbase + UNIPHIER_SD_SOFT_RST);
638a111bfbfSMasahiro Yamada tmp |= UNIPHIER_SD_SOFT_RST_RSTX;
639a111bfbfSMasahiro Yamada writel(tmp, priv->regbase + UNIPHIER_SD_SOFT_RST);
640a111bfbfSMasahiro Yamada
641a111bfbfSMasahiro Yamada /* FIXME: implement eMMC hw_reset */
642a111bfbfSMasahiro Yamada
643a111bfbfSMasahiro Yamada writel(UNIPHIER_SD_STOP_SEC, priv->regbase + UNIPHIER_SD_STOP);
644a111bfbfSMasahiro Yamada
645a111bfbfSMasahiro Yamada /*
646a111bfbfSMasahiro Yamada * Connected to 32bit AXI.
647a111bfbfSMasahiro Yamada * This register dropped backward compatibility at version 0x10.
648a111bfbfSMasahiro Yamada * Write an appropriate value depending on the IP version.
649a111bfbfSMasahiro Yamada */
650a111bfbfSMasahiro Yamada writel(priv->version >= 0x10 ? 0x00000101 : 0x00000000,
651a111bfbfSMasahiro Yamada priv->regbase + UNIPHIER_SD_HOST_MODE);
652a111bfbfSMasahiro Yamada
653a111bfbfSMasahiro Yamada if (priv->caps & UNIPHIER_SD_CAP_DMA_INTERNAL) {
654a111bfbfSMasahiro Yamada tmp = readl(priv->regbase + UNIPHIER_SD_DMA_MODE);
655a111bfbfSMasahiro Yamada tmp |= UNIPHIER_SD_DMA_MODE_ADDR_INC;
656a111bfbfSMasahiro Yamada writel(tmp, priv->regbase + UNIPHIER_SD_DMA_MODE);
657a111bfbfSMasahiro Yamada }
658a111bfbfSMasahiro Yamada }
659a111bfbfSMasahiro Yamada
uniphier_sd_bind(struct udevice * dev)66014f47234SMasahiro Yamada static int uniphier_sd_bind(struct udevice *dev)
66114f47234SMasahiro Yamada {
66214f47234SMasahiro Yamada struct uniphier_sd_plat *plat = dev_get_platdata(dev);
66314f47234SMasahiro Yamada
66414f47234SMasahiro Yamada return mmc_bind(dev, &plat->mmc, &plat->cfg);
66514f47234SMasahiro Yamada }
66614f47234SMasahiro Yamada
uniphier_sd_probe(struct udevice * dev)6674a70d262SMasahiro Yamada static int uniphier_sd_probe(struct udevice *dev)
668a111bfbfSMasahiro Yamada {
66914f47234SMasahiro Yamada struct uniphier_sd_plat *plat = dev_get_platdata(dev);
670a111bfbfSMasahiro Yamada struct uniphier_sd_priv *priv = dev_get_priv(dev);
671a111bfbfSMasahiro Yamada struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
672a111bfbfSMasahiro Yamada fdt_addr_t base;
673135aa950SStephen Warren struct clk clk;
674a111bfbfSMasahiro Yamada int ret;
675a111bfbfSMasahiro Yamada
676a821c4afSSimon Glass base = devfdt_get_addr(dev);
6774f80501bSMasahiro Yamada if (base == FDT_ADDR_T_NONE)
6784f80501bSMasahiro Yamada return -EINVAL;
6794f80501bSMasahiro Yamada
6804e3d8406SMasahiro Yamada priv->regbase = devm_ioremap(dev, base, SZ_2K);
681a111bfbfSMasahiro Yamada if (!priv->regbase)
682a111bfbfSMasahiro Yamada return -ENOMEM;
683a111bfbfSMasahiro Yamada
684135aa950SStephen Warren ret = clk_get_by_index(dev, 0, &clk);
685135aa950SStephen Warren if (ret < 0) {
686a111bfbfSMasahiro Yamada dev_err(dev, "failed to get host clock\n");
687135aa950SStephen Warren return ret;
688a111bfbfSMasahiro Yamada }
689a111bfbfSMasahiro Yamada
690a111bfbfSMasahiro Yamada /* set to max rate */
691135aa950SStephen Warren priv->mclk = clk_set_rate(&clk, ULONG_MAX);
692a111bfbfSMasahiro Yamada if (IS_ERR_VALUE(priv->mclk)) {
693a111bfbfSMasahiro Yamada dev_err(dev, "failed to set rate for host clock\n");
694135aa950SStephen Warren clk_free(&clk);
695a111bfbfSMasahiro Yamada return priv->mclk;
696a111bfbfSMasahiro Yamada }
697a111bfbfSMasahiro Yamada
698135aa950SStephen Warren ret = clk_enable(&clk);
699135aa950SStephen Warren clk_free(&clk);
700a111bfbfSMasahiro Yamada if (ret) {
701a111bfbfSMasahiro Yamada dev_err(dev, "failed to enable host clock\n");
702a111bfbfSMasahiro Yamada return ret;
703a111bfbfSMasahiro Yamada }
704a111bfbfSMasahiro Yamada
70514f47234SMasahiro Yamada plat->cfg.name = dev->name;
70614f47234SMasahiro Yamada plat->cfg.host_caps = MMC_MODE_HS_52MHz | MMC_MODE_HS;
707a111bfbfSMasahiro Yamada
708e160f7d4SSimon Glass switch (fdtdec_get_int(gd->fdt_blob, dev_of_offset(dev), "bus-width",
709e160f7d4SSimon Glass 1)) {
710a111bfbfSMasahiro Yamada case 8:
71114f47234SMasahiro Yamada plat->cfg.host_caps |= MMC_MODE_8BIT;
712a111bfbfSMasahiro Yamada break;
713a111bfbfSMasahiro Yamada case 4:
71414f47234SMasahiro Yamada plat->cfg.host_caps |= MMC_MODE_4BIT;
715a111bfbfSMasahiro Yamada break;
716a111bfbfSMasahiro Yamada case 1:
717a111bfbfSMasahiro Yamada break;
718a111bfbfSMasahiro Yamada default:
719a111bfbfSMasahiro Yamada dev_err(dev, "Invalid \"bus-width\" value\n");
720a111bfbfSMasahiro Yamada return -EINVAL;
721a111bfbfSMasahiro Yamada }
722a111bfbfSMasahiro Yamada
723e160f7d4SSimon Glass if (fdt_get_property(gd->fdt_blob, dev_of_offset(dev), "non-removable",
724a111bfbfSMasahiro Yamada NULL))
725a111bfbfSMasahiro Yamada priv->caps |= UNIPHIER_SD_CAP_NONREMOVABLE;
726a111bfbfSMasahiro Yamada
727a111bfbfSMasahiro Yamada priv->version = readl(priv->regbase + UNIPHIER_SD_VERSION) &
728a111bfbfSMasahiro Yamada UNIPHIER_SD_VERSION_IP;
729a111bfbfSMasahiro Yamada dev_dbg(dev, "version %x\n", priv->version);
730a111bfbfSMasahiro Yamada if (priv->version >= 0x10) {
731a111bfbfSMasahiro Yamada priv->caps |= UNIPHIER_SD_CAP_DMA_INTERNAL;
732a111bfbfSMasahiro Yamada priv->caps |= UNIPHIER_SD_CAP_DIV1024;
733a111bfbfSMasahiro Yamada }
734a111bfbfSMasahiro Yamada
7354eb00846SMasahiro Yamada uniphier_sd_host_init(priv);
7363937404fSMasahiro Yamada
73714f47234SMasahiro Yamada plat->cfg.voltages = MMC_VDD_165_195 | MMC_VDD_32_33 | MMC_VDD_33_34;
73814f47234SMasahiro Yamada plat->cfg.f_min = priv->mclk /
739a111bfbfSMasahiro Yamada (priv->caps & UNIPHIER_SD_CAP_DIV1024 ? 1024 : 512);
74014f47234SMasahiro Yamada plat->cfg.f_max = priv->mclk;
74114f47234SMasahiro Yamada plat->cfg.b_max = U32_MAX; /* max value of UNIPHIER_SD_SECCNT */
742a111bfbfSMasahiro Yamada
74314f47234SMasahiro Yamada upriv->mmc = &plat->mmc;
744a111bfbfSMasahiro Yamada
745a111bfbfSMasahiro Yamada return 0;
746a111bfbfSMasahiro Yamada }
747a111bfbfSMasahiro Yamada
748a111bfbfSMasahiro Yamada static const struct udevice_id uniphier_sd_match[] = {
749a111bfbfSMasahiro Yamada { .compatible = "socionext,uniphier-sdhc" },
750a111bfbfSMasahiro Yamada { /* sentinel */ }
751a111bfbfSMasahiro Yamada };
752a111bfbfSMasahiro Yamada
753a111bfbfSMasahiro Yamada U_BOOT_DRIVER(uniphier_mmc) = {
754a111bfbfSMasahiro Yamada .name = "uniphier-mmc",
755a111bfbfSMasahiro Yamada .id = UCLASS_MMC,
756a111bfbfSMasahiro Yamada .of_match = uniphier_sd_match,
75714f47234SMasahiro Yamada .bind = uniphier_sd_bind,
758a111bfbfSMasahiro Yamada .probe = uniphier_sd_probe,
759a111bfbfSMasahiro Yamada .priv_auto_alloc_size = sizeof(struct uniphier_sd_priv),
76014f47234SMasahiro Yamada .platdata_auto_alloc_size = sizeof(struct uniphier_sd_plat),
7613937404fSMasahiro Yamada .ops = &uniphier_sd_ops,
762a111bfbfSMasahiro Yamada };
763