xref: /rk3399_rockchip-uboot/drivers/mmc/tegra_mmc.c (revision f53c4e4bbdb8e78a53141a3aec7bc80e7717a475)
13f82d89dSTom Warren /*
23f82d89dSTom Warren  * (C) Copyright 2009 SAMSUNG Electronics
33f82d89dSTom Warren  * Minkyu Kang <mk7.kang@samsung.com>
43f82d89dSTom Warren  * Jaehoon Chung <jh80.chung@samsung.com>
57aaa5a60STom Warren  * Portions Copyright 2011-2015 NVIDIA Corporation
63f82d89dSTom Warren  *
71a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
83f82d89dSTom Warren  */
93f82d89dSTom Warren 
1019815399SStephen Warren #include <bouncebuf.h>
113f82d89dSTom Warren #include <common.h>
12c0493076SStephen Warren #include <dm/device.h>
13915ffa52SJaehoon Chung #include <errno.h>
143f82d89dSTom Warren #include <asm/gpio.h>
153f82d89dSTom Warren #include <asm/io.h>
1639f63332SStephen Warren #ifndef CONFIG_TEGRA186
173f82d89dSTom Warren #include <asm/arch/clock.h>
18150c2493STom Warren #include <asm/arch-tegra/clk_rst.h>
1939f63332SStephen Warren #endif
2019d7bf3dSJeroen Hofstee #include <asm/arch-tegra/mmc.h>
21150c2493STom Warren #include <asm/arch-tegra/tegra_mmc.h>
22150c2493STom Warren #include <mmc.h>
233f82d89dSTom Warren 
24c0493076SStephen Warren /*
25c0493076SStephen Warren  * FIXME: TODO: This driver contains a number of ifdef CONFIG_TEGRA186 that
26c0493076SStephen Warren  * should not be present. These are needed because newer Tegra SoCs support
27c0493076SStephen Warren  * only the standard clock/reset APIs, whereas older Tegra SoCs support only
28c0493076SStephen Warren  * a custom Tegra-specific API. ASAP the older Tegra SoCs' code should be
29c0493076SStephen Warren  * fixed to implement the standard APIs, and all drivers converted to solely
30c0493076SStephen Warren  * use the new standard APIs, with no ifdefs.
31c0493076SStephen Warren  */
32c0493076SStephen Warren 
33c9aa831eSTom Warren DECLARE_GLOBAL_DATA_PTR;
343f82d89dSTom Warren 
35*f53c4e4bSStephen Warren struct tegra_mmc_priv {
36*f53c4e4bSStephen Warren 	struct tegra_mmc *reg;
37*f53c4e4bSStephen Warren 	int id;			/* device id/number, 0-3 */
38*f53c4e4bSStephen Warren 	int enabled;		/* 1 to enable, 0 to disable */
39*f53c4e4bSStephen Warren 	int width;		/* Bus Width, 1, 4 or 8 */
40*f53c4e4bSStephen Warren #ifdef CONFIG_TEGRA186
41*f53c4e4bSStephen Warren 	struct reset_ctl reset_ctl;
42*f53c4e4bSStephen Warren 	struct clk clk;
43*f53c4e4bSStephen Warren #else
44*f53c4e4bSStephen Warren 	enum periph_id mmc_id;	/* Peripheral ID: PERIPH_ID_... */
45*f53c4e4bSStephen Warren #endif
46*f53c4e4bSStephen Warren 	struct gpio_desc cd_gpio;	/* Change Detect GPIO */
47*f53c4e4bSStephen Warren 	struct gpio_desc pwr_gpio;	/* Power GPIO */
48*f53c4e4bSStephen Warren 	struct gpio_desc wp_gpio;	/* Write Protect GPIO */
49*f53c4e4bSStephen Warren 	unsigned int version;	/* SDHCI spec. version */
50*f53c4e4bSStephen Warren 	unsigned int clock;	/* Current clock (MHz) */
51*f53c4e4bSStephen Warren 	struct mmc_config cfg;	/* mmc configuration */
52*f53c4e4bSStephen Warren };
53*f53c4e4bSStephen Warren 
54*f53c4e4bSStephen Warren struct tegra_mmc_priv mmc_host[CONFIG_SYS_MMC_MAX_DEVICE];
553f82d89dSTom Warren 
560f925822SMasahiro Yamada #if !CONFIG_IS_ENABLED(OF_CONTROL)
57c9aa831eSTom Warren #error "Please enable device tree support to use this driver"
58c9aa831eSTom Warren #endif
593f82d89dSTom Warren 
60*f53c4e4bSStephen Warren static void tegra_mmc_set_power(struct tegra_mmc_priv *priv,
61*f53c4e4bSStephen Warren 				unsigned short power)
622d348a16STom Warren {
632d348a16STom Warren 	u8 pwr = 0;
642d348a16STom Warren 	debug("%s: power = %x\n", __func__, power);
652d348a16STom Warren 
662d348a16STom Warren 	if (power != (unsigned short)-1) {
672d348a16STom Warren 		switch (1 << power) {
682d348a16STom Warren 		case MMC_VDD_165_195:
692d348a16STom Warren 			pwr = TEGRA_MMC_PWRCTL_SD_BUS_VOLTAGE_V1_8;
702d348a16STom Warren 			break;
712d348a16STom Warren 		case MMC_VDD_29_30:
722d348a16STom Warren 		case MMC_VDD_30_31:
732d348a16STom Warren 			pwr = TEGRA_MMC_PWRCTL_SD_BUS_VOLTAGE_V3_0;
742d348a16STom Warren 			break;
752d348a16STom Warren 		case MMC_VDD_32_33:
762d348a16STom Warren 		case MMC_VDD_33_34:
772d348a16STom Warren 			pwr = TEGRA_MMC_PWRCTL_SD_BUS_VOLTAGE_V3_3;
782d348a16STom Warren 			break;
792d348a16STom Warren 		}
802d348a16STom Warren 	}
812d348a16STom Warren 	debug("%s: pwr = %X\n", __func__, pwr);
822d348a16STom Warren 
832d348a16STom Warren 	/* Set the bus voltage first (if any) */
84*f53c4e4bSStephen Warren 	writeb(pwr, &priv->reg->pwrcon);
852d348a16STom Warren 	if (pwr == 0)
862d348a16STom Warren 		return;
872d348a16STom Warren 
882d348a16STom Warren 	/* Now enable bus power */
892d348a16STom Warren 	pwr |= TEGRA_MMC_PWRCTL_SD_BUS_POWER;
90*f53c4e4bSStephen Warren 	writeb(pwr, &priv->reg->pwrcon);
912d348a16STom Warren }
922d348a16STom Warren 
93*f53c4e4bSStephen Warren static void tegra_mmc_prepare_data(struct tegra_mmc_priv *priv,
94*f53c4e4bSStephen Warren 				   struct mmc_data *data,
9519815399SStephen Warren 				   struct bounce_buffer *bbstate)
963f82d89dSTom Warren {
973f82d89dSTom Warren 	unsigned char ctrl;
983f82d89dSTom Warren 
993f82d89dSTom Warren 
10019815399SStephen Warren 	debug("buf: %p (%p), data->blocks: %u, data->blocksize: %u\n",
10119815399SStephen Warren 		bbstate->bounce_buffer, bbstate->user_buffer, data->blocks,
10219815399SStephen Warren 		data->blocksize);
10319815399SStephen Warren 
104*f53c4e4bSStephen Warren 	writel((u32)(unsigned long)bbstate->bounce_buffer, &priv->reg->sysad);
1053f82d89dSTom Warren 	/*
1063f82d89dSTom Warren 	 * DMASEL[4:3]
1073f82d89dSTom Warren 	 * 00 = Selects SDMA
1083f82d89dSTom Warren 	 * 01 = Reserved
1093f82d89dSTom Warren 	 * 10 = Selects 32-bit Address ADMA2
1103f82d89dSTom Warren 	 * 11 = Selects 64-bit Address ADMA2
1113f82d89dSTom Warren 	 */
112*f53c4e4bSStephen Warren 	ctrl = readb(&priv->reg->hostctl);
1133f82d89dSTom Warren 	ctrl &= ~TEGRA_MMC_HOSTCTL_DMASEL_MASK;
1143f82d89dSTom Warren 	ctrl |= TEGRA_MMC_HOSTCTL_DMASEL_SDMA;
115*f53c4e4bSStephen Warren 	writeb(ctrl, &priv->reg->hostctl);
1163f82d89dSTom Warren 
1173f82d89dSTom Warren 	/* We do not handle DMA boundaries, so set it to max (512 KiB) */
118*f53c4e4bSStephen Warren 	writew((7 << 12) | (data->blocksize & 0xFFF), &priv->reg->blksize);
119*f53c4e4bSStephen Warren 	writew(data->blocks, &priv->reg->blkcnt);
1203f82d89dSTom Warren }
1213f82d89dSTom Warren 
122*f53c4e4bSStephen Warren static void tegra_mmc_set_transfer_mode(struct tegra_mmc_priv *priv,
123*f53c4e4bSStephen Warren 					struct mmc_data *data)
1243f82d89dSTom Warren {
1253f82d89dSTom Warren 	unsigned short mode;
1263f82d89dSTom Warren 	debug(" mmc_set_transfer_mode called\n");
1273f82d89dSTom Warren 	/*
1283f82d89dSTom Warren 	 * TRNMOD
1293f82d89dSTom Warren 	 * MUL1SIN0[5]	: Multi/Single Block Select
1303f82d89dSTom Warren 	 * RD1WT0[4]	: Data Transfer Direction Select
1313f82d89dSTom Warren 	 *	1 = read
1323f82d89dSTom Warren 	 *	0 = write
1333f82d89dSTom Warren 	 * ENACMD12[2]	: Auto CMD12 Enable
1343f82d89dSTom Warren 	 * ENBLKCNT[1]	: Block Count Enable
1353f82d89dSTom Warren 	 * ENDMA[0]	: DMA Enable
1363f82d89dSTom Warren 	 */
1373f82d89dSTom Warren 	mode = (TEGRA_MMC_TRNMOD_DMA_ENABLE |
1383f82d89dSTom Warren 		TEGRA_MMC_TRNMOD_BLOCK_COUNT_ENABLE);
1393f82d89dSTom Warren 
1403f82d89dSTom Warren 	if (data->blocks > 1)
1413f82d89dSTom Warren 		mode |= TEGRA_MMC_TRNMOD_MULTI_BLOCK_SELECT;
1423f82d89dSTom Warren 
1433f82d89dSTom Warren 	if (data->flags & MMC_DATA_READ)
1443f82d89dSTom Warren 		mode |= TEGRA_MMC_TRNMOD_DATA_XFER_DIR_SEL_READ;
1453f82d89dSTom Warren 
146*f53c4e4bSStephen Warren 	writew(mode, &priv->reg->trnmod);
1473f82d89dSTom Warren }
1483f82d89dSTom Warren 
149*f53c4e4bSStephen Warren static int tegra_mmc_wait_inhibit(struct tegra_mmc_priv *priv,
1503f82d89dSTom Warren 				  struct mmc_cmd *cmd,
1513f82d89dSTom Warren 				  struct mmc_data *data,
1523f82d89dSTom Warren 				  unsigned int timeout)
1533f82d89dSTom Warren {
1543f82d89dSTom Warren 	/*
1553f82d89dSTom Warren 	 * PRNSTS
1563f82d89dSTom Warren 	 * CMDINHDAT[1] : Command Inhibit (DAT)
1573f82d89dSTom Warren 	 * CMDINHCMD[0] : Command Inhibit (CMD)
1583f82d89dSTom Warren 	 */
1593f82d89dSTom Warren 	unsigned int mask = TEGRA_MMC_PRNSTS_CMD_INHIBIT_CMD;
1603f82d89dSTom Warren 
1613f82d89dSTom Warren 	/*
1623f82d89dSTom Warren 	 * We shouldn't wait for data inhibit for stop commands, even
1633f82d89dSTom Warren 	 * though they might use busy signaling
1643f82d89dSTom Warren 	 */
1653f82d89dSTom Warren 	if ((data == NULL) && (cmd->resp_type & MMC_RSP_BUSY))
1663f82d89dSTom Warren 		mask |= TEGRA_MMC_PRNSTS_CMD_INHIBIT_DAT;
1673f82d89dSTom Warren 
168*f53c4e4bSStephen Warren 	while (readl(&priv->reg->prnsts) & mask) {
1693f82d89dSTom Warren 		if (timeout == 0) {
1703f82d89dSTom Warren 			printf("%s: timeout error\n", __func__);
1713f82d89dSTom Warren 			return -1;
1723f82d89dSTom Warren 		}
1733f82d89dSTom Warren 		timeout--;
1743f82d89dSTom Warren 		udelay(1000);
1753f82d89dSTom Warren 	}
1763f82d89dSTom Warren 
1773f82d89dSTom Warren 	return 0;
1783f82d89dSTom Warren }
1793f82d89dSTom Warren 
180*f53c4e4bSStephen Warren static int tegra_mmc_send_cmd_bounced(struct mmc *mmc, struct mmc_cmd *cmd,
181*f53c4e4bSStephen Warren 				      struct mmc_data *data,
182*f53c4e4bSStephen Warren 				      struct bounce_buffer *bbstate)
1833f82d89dSTom Warren {
184*f53c4e4bSStephen Warren 	struct tegra_mmc_priv *priv = mmc->priv;
1853f82d89dSTom Warren 	int flags, i;
1863f82d89dSTom Warren 	int result;
1873f82d89dSTom Warren 	unsigned int mask = 0;
1883f82d89dSTom Warren 	unsigned int retry = 0x100000;
1893f82d89dSTom Warren 	debug(" mmc_send_cmd called\n");
1903f82d89dSTom Warren 
191*f53c4e4bSStephen Warren 	result = tegra_mmc_wait_inhibit(priv, cmd, data, 10 /* ms */);
1923f82d89dSTom Warren 
1933f82d89dSTom Warren 	if (result < 0)
1943f82d89dSTom Warren 		return result;
1953f82d89dSTom Warren 
1963f82d89dSTom Warren 	if (data)
197*f53c4e4bSStephen Warren 		tegra_mmc_prepare_data(priv, data, bbstate);
1983f82d89dSTom Warren 
1993f82d89dSTom Warren 	debug("cmd->arg: %08x\n", cmd->cmdarg);
200*f53c4e4bSStephen Warren 	writel(cmd->cmdarg, &priv->reg->argument);
2013f82d89dSTom Warren 
2023f82d89dSTom Warren 	if (data)
203*f53c4e4bSStephen Warren 		tegra_mmc_set_transfer_mode(priv, data);
2043f82d89dSTom Warren 
2053f82d89dSTom Warren 	if ((cmd->resp_type & MMC_RSP_136) && (cmd->resp_type & MMC_RSP_BUSY))
2063f82d89dSTom Warren 		return -1;
2073f82d89dSTom Warren 
2083f82d89dSTom Warren 	/*
2093f82d89dSTom Warren 	 * CMDREG
2103f82d89dSTom Warren 	 * CMDIDX[13:8]	: Command index
2113f82d89dSTom Warren 	 * DATAPRNT[5]	: Data Present Select
2123f82d89dSTom Warren 	 * ENCMDIDX[4]	: Command Index Check Enable
2133f82d89dSTom Warren 	 * ENCMDCRC[3]	: Command CRC Check Enable
2143f82d89dSTom Warren 	 * RSPTYP[1:0]
2153f82d89dSTom Warren 	 *	00 = No Response
2163f82d89dSTom Warren 	 *	01 = Length 136
2173f82d89dSTom Warren 	 *	10 = Length 48
2183f82d89dSTom Warren 	 *	11 = Length 48 Check busy after response
2193f82d89dSTom Warren 	 */
2203f82d89dSTom Warren 	if (!(cmd->resp_type & MMC_RSP_PRESENT))
2213f82d89dSTom Warren 		flags = TEGRA_MMC_CMDREG_RESP_TYPE_SELECT_NO_RESPONSE;
2223f82d89dSTom Warren 	else if (cmd->resp_type & MMC_RSP_136)
2233f82d89dSTom Warren 		flags = TEGRA_MMC_CMDREG_RESP_TYPE_SELECT_LENGTH_136;
2243f82d89dSTom Warren 	else if (cmd->resp_type & MMC_RSP_BUSY)
2253f82d89dSTom Warren 		flags = TEGRA_MMC_CMDREG_RESP_TYPE_SELECT_LENGTH_48_BUSY;
2263f82d89dSTom Warren 	else
2273f82d89dSTom Warren 		flags = TEGRA_MMC_CMDREG_RESP_TYPE_SELECT_LENGTH_48;
2283f82d89dSTom Warren 
2293f82d89dSTom Warren 	if (cmd->resp_type & MMC_RSP_CRC)
2303f82d89dSTom Warren 		flags |= TEGRA_MMC_TRNMOD_CMD_CRC_CHECK;
2313f82d89dSTom Warren 	if (cmd->resp_type & MMC_RSP_OPCODE)
2323f82d89dSTom Warren 		flags |= TEGRA_MMC_TRNMOD_CMD_INDEX_CHECK;
2333f82d89dSTom Warren 	if (data)
2343f82d89dSTom Warren 		flags |= TEGRA_MMC_TRNMOD_DATA_PRESENT_SELECT_DATA_TRANSFER;
2353f82d89dSTom Warren 
2363f82d89dSTom Warren 	debug("cmd: %d\n", cmd->cmdidx);
2373f82d89dSTom Warren 
238*f53c4e4bSStephen Warren 	writew((cmd->cmdidx << 8) | flags, &priv->reg->cmdreg);
2393f82d89dSTom Warren 
2403f82d89dSTom Warren 	for (i = 0; i < retry; i++) {
241*f53c4e4bSStephen Warren 		mask = readl(&priv->reg->norintsts);
2423f82d89dSTom Warren 		/* Command Complete */
2433f82d89dSTom Warren 		if (mask & TEGRA_MMC_NORINTSTS_CMD_COMPLETE) {
2443f82d89dSTom Warren 			if (!data)
245*f53c4e4bSStephen Warren 				writel(mask, &priv->reg->norintsts);
2463f82d89dSTom Warren 			break;
2473f82d89dSTom Warren 		}
2483f82d89dSTom Warren 	}
2493f82d89dSTom Warren 
2503f82d89dSTom Warren 	if (i == retry) {
2513f82d89dSTom Warren 		printf("%s: waiting for status update\n", __func__);
252*f53c4e4bSStephen Warren 		writel(mask, &priv->reg->norintsts);
253915ffa52SJaehoon Chung 		return -ETIMEDOUT;
2543f82d89dSTom Warren 	}
2553f82d89dSTom Warren 
2563f82d89dSTom Warren 	if (mask & TEGRA_MMC_NORINTSTS_CMD_TIMEOUT) {
2573f82d89dSTom Warren 		/* Timeout Error */
2583f82d89dSTom Warren 		debug("timeout: %08x cmd %d\n", mask, cmd->cmdidx);
259*f53c4e4bSStephen Warren 		writel(mask, &priv->reg->norintsts);
260915ffa52SJaehoon Chung 		return -ETIMEDOUT;
2613f82d89dSTom Warren 	} else if (mask & TEGRA_MMC_NORINTSTS_ERR_INTERRUPT) {
2623f82d89dSTom Warren 		/* Error Interrupt */
2633f82d89dSTom Warren 		debug("error: %08x cmd %d\n", mask, cmd->cmdidx);
264*f53c4e4bSStephen Warren 		writel(mask, &priv->reg->norintsts);
2653f82d89dSTom Warren 		return -1;
2663f82d89dSTom Warren 	}
2673f82d89dSTom Warren 
2683f82d89dSTom Warren 	if (cmd->resp_type & MMC_RSP_PRESENT) {
2693f82d89dSTom Warren 		if (cmd->resp_type & MMC_RSP_136) {
2703f82d89dSTom Warren 			/* CRC is stripped so we need to do some shifting. */
2713f82d89dSTom Warren 			for (i = 0; i < 4; i++) {
272*f53c4e4bSStephen Warren 				unsigned long offset = (unsigned long)
273*f53c4e4bSStephen Warren 					(&priv->reg->rspreg3 - i);
2743f82d89dSTom Warren 				cmd->response[i] = readl(offset) << 8;
2753f82d89dSTom Warren 
2763f82d89dSTom Warren 				if (i != 3) {
2773f82d89dSTom Warren 					cmd->response[i] |=
2783f82d89dSTom Warren 						readb(offset - 1);
2793f82d89dSTom Warren 				}
2803f82d89dSTom Warren 				debug("cmd->resp[%d]: %08x\n",
2813f82d89dSTom Warren 						i, cmd->response[i]);
2823f82d89dSTom Warren 			}
2833f82d89dSTom Warren 		} else if (cmd->resp_type & MMC_RSP_BUSY) {
2843f82d89dSTom Warren 			for (i = 0; i < retry; i++) {
2853f82d89dSTom Warren 				/* PRNTDATA[23:20] : DAT[3:0] Line Signal */
286*f53c4e4bSStephen Warren 				if (readl(&priv->reg->prnsts)
2873f82d89dSTom Warren 					& (1 << 20))	/* DAT[0] */
2883f82d89dSTom Warren 					break;
2893f82d89dSTom Warren 			}
2903f82d89dSTom Warren 
2913f82d89dSTom Warren 			if (i == retry) {
2923f82d89dSTom Warren 				printf("%s: card is still busy\n", __func__);
293*f53c4e4bSStephen Warren 				writel(mask, &priv->reg->norintsts);
294915ffa52SJaehoon Chung 				return -ETIMEDOUT;
2953f82d89dSTom Warren 			}
2963f82d89dSTom Warren 
297*f53c4e4bSStephen Warren 			cmd->response[0] = readl(&priv->reg->rspreg0);
2983f82d89dSTom Warren 			debug("cmd->resp[0]: %08x\n", cmd->response[0]);
2993f82d89dSTom Warren 		} else {
300*f53c4e4bSStephen Warren 			cmd->response[0] = readl(&priv->reg->rspreg0);
3013f82d89dSTom Warren 			debug("cmd->resp[0]: %08x\n", cmd->response[0]);
3023f82d89dSTom Warren 		}
3033f82d89dSTom Warren 	}
3043f82d89dSTom Warren 
3053f82d89dSTom Warren 	if (data) {
3063f82d89dSTom Warren 		unsigned long	start = get_timer(0);
3073f82d89dSTom Warren 
3083f82d89dSTom Warren 		while (1) {
309*f53c4e4bSStephen Warren 			mask = readl(&priv->reg->norintsts);
3103f82d89dSTom Warren 
3113f82d89dSTom Warren 			if (mask & TEGRA_MMC_NORINTSTS_ERR_INTERRUPT) {
3123f82d89dSTom Warren 				/* Error Interrupt */
313*f53c4e4bSStephen Warren 				writel(mask, &priv->reg->norintsts);
3143f82d89dSTom Warren 				printf("%s: error during transfer: 0x%08x\n",
3153f82d89dSTom Warren 						__func__, mask);
3163f82d89dSTom Warren 				return -1;
3173f82d89dSTom Warren 			} else if (mask & TEGRA_MMC_NORINTSTS_DMA_INTERRUPT) {
3183f82d89dSTom Warren 				/*
3193f82d89dSTom Warren 				 * DMA Interrupt, restart the transfer where
3203f82d89dSTom Warren 				 * it was interrupted.
3213f82d89dSTom Warren 				 */
322*f53c4e4bSStephen Warren 				unsigned int address = readl(&priv->reg->sysad);
3233f82d89dSTom Warren 
3243f82d89dSTom Warren 				debug("DMA end\n");
3253f82d89dSTom Warren 				writel(TEGRA_MMC_NORINTSTS_DMA_INTERRUPT,
326*f53c4e4bSStephen Warren 				       &priv->reg->norintsts);
327*f53c4e4bSStephen Warren 				writel(address, &priv->reg->sysad);
3283f82d89dSTom Warren 			} else if (mask & TEGRA_MMC_NORINTSTS_XFER_COMPLETE) {
3293f82d89dSTom Warren 				/* Transfer Complete */
3303f82d89dSTom Warren 				debug("r/w is done\n");
3313f82d89dSTom Warren 				break;
33209fb7361SMarcel Ziswiler 			} else if (get_timer(start) > 8000UL) {
333*f53c4e4bSStephen Warren 				writel(mask, &priv->reg->norintsts);
3343f82d89dSTom Warren 				printf("%s: MMC Timeout\n"
3353f82d89dSTom Warren 				       "    Interrupt status        0x%08x\n"
3363f82d89dSTom Warren 				       "    Interrupt status enable 0x%08x\n"
3373f82d89dSTom Warren 				       "    Interrupt signal enable 0x%08x\n"
3383f82d89dSTom Warren 				       "    Present status          0x%08x\n",
3393f82d89dSTom Warren 				       __func__, mask,
340*f53c4e4bSStephen Warren 				       readl(&priv->reg->norintstsen),
341*f53c4e4bSStephen Warren 				       readl(&priv->reg->norintsigen),
342*f53c4e4bSStephen Warren 				       readl(&priv->reg->prnsts));
3433f82d89dSTom Warren 				return -1;
3443f82d89dSTom Warren 			}
3453f82d89dSTom Warren 		}
346*f53c4e4bSStephen Warren 		writel(mask, &priv->reg->norintsts);
3473f82d89dSTom Warren 	}
3483f82d89dSTom Warren 
3493f82d89dSTom Warren 	udelay(1000);
3503f82d89dSTom Warren 	return 0;
3513f82d89dSTom Warren }
3523f82d89dSTom Warren 
353ab769f22SPantelis Antoniou static int tegra_mmc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd,
35419815399SStephen Warren 			      struct mmc_data *data)
35519815399SStephen Warren {
35619815399SStephen Warren 	void *buf;
35719815399SStephen Warren 	unsigned int bbflags;
35819815399SStephen Warren 	size_t len;
35919815399SStephen Warren 	struct bounce_buffer bbstate;
36019815399SStephen Warren 	int ret;
36119815399SStephen Warren 
36219815399SStephen Warren 	if (data) {
36319815399SStephen Warren 		if (data->flags & MMC_DATA_READ) {
36419815399SStephen Warren 			buf = data->dest;
36519815399SStephen Warren 			bbflags = GEN_BB_WRITE;
36619815399SStephen Warren 		} else {
36719815399SStephen Warren 			buf = (void *)data->src;
36819815399SStephen Warren 			bbflags = GEN_BB_READ;
36919815399SStephen Warren 		}
37019815399SStephen Warren 		len = data->blocks * data->blocksize;
37119815399SStephen Warren 
37219815399SStephen Warren 		bounce_buffer_start(&bbstate, buf, len, bbflags);
37319815399SStephen Warren 	}
37419815399SStephen Warren 
375*f53c4e4bSStephen Warren 	ret = tegra_mmc_send_cmd_bounced(mmc, cmd, data, &bbstate);
37619815399SStephen Warren 
37719815399SStephen Warren 	if (data)
37819815399SStephen Warren 		bounce_buffer_stop(&bbstate);
37919815399SStephen Warren 
38019815399SStephen Warren 	return ret;
38119815399SStephen Warren }
38219815399SStephen Warren 
383*f53c4e4bSStephen Warren static void tegra_mmc_change_clock(struct tegra_mmc_priv *priv, uint clock)
3843f82d89dSTom Warren {
3853f82d89dSTom Warren 	int div;
3863f82d89dSTom Warren 	unsigned short clk;
3873f82d89dSTom Warren 	unsigned long timeout;
3883f82d89dSTom Warren 
3893f82d89dSTom Warren 	debug(" mmc_change_clock called\n");
3903f82d89dSTom Warren 
3913f82d89dSTom Warren 	/*
3922d348a16STom Warren 	 * Change Tegra SDMMCx clock divisor here. Source is PLLP_OUT0
3933f82d89dSTom Warren 	 */
3943f82d89dSTom Warren 	if (clock == 0)
3953f82d89dSTom Warren 		goto out;
396c0493076SStephen Warren #ifdef CONFIG_TEGRA186
397c0493076SStephen Warren 	{
398*f53c4e4bSStephen Warren 		ulong rate = clk_set_rate(&priv->clk, clock);
399c0493076SStephen Warren 		div = (rate + clock - 1) / clock;
400c0493076SStephen Warren 	}
401c0493076SStephen Warren #else
402*f53c4e4bSStephen Warren 	clock_adjust_periph_pll_div(priv->mmc_id, CLOCK_ID_PERIPH, clock,
4033f82d89dSTom Warren 				    &div);
40439f63332SStephen Warren #endif
4053f82d89dSTom Warren 	debug("div = %d\n", div);
4063f82d89dSTom Warren 
407*f53c4e4bSStephen Warren 	writew(0, &priv->reg->clkcon);
4083f82d89dSTom Warren 
4093f82d89dSTom Warren 	/*
4103f82d89dSTom Warren 	 * CLKCON
4113f82d89dSTom Warren 	 * SELFREQ[15:8]	: base clock divided by value
4123f82d89dSTom Warren 	 * ENSDCLK[2]		: SD Clock Enable
4133f82d89dSTom Warren 	 * STBLINTCLK[1]	: Internal Clock Stable
4143f82d89dSTom Warren 	 * ENINTCLK[0]		: Internal Clock Enable
4153f82d89dSTom Warren 	 */
4163f82d89dSTom Warren 	div >>= 1;
4173f82d89dSTom Warren 	clk = ((div << TEGRA_MMC_CLKCON_SDCLK_FREQ_SEL_SHIFT) |
4183f82d89dSTom Warren 	       TEGRA_MMC_CLKCON_INTERNAL_CLOCK_ENABLE);
419*f53c4e4bSStephen Warren 	writew(clk, &priv->reg->clkcon);
4203f82d89dSTom Warren 
4213f82d89dSTom Warren 	/* Wait max 10 ms */
4223f82d89dSTom Warren 	timeout = 10;
423*f53c4e4bSStephen Warren 	while (!(readw(&priv->reg->clkcon) &
4243f82d89dSTom Warren 		 TEGRA_MMC_CLKCON_INTERNAL_CLOCK_STABLE)) {
4253f82d89dSTom Warren 		if (timeout == 0) {
4263f82d89dSTom Warren 			printf("%s: timeout error\n", __func__);
4273f82d89dSTom Warren 			return;
4283f82d89dSTom Warren 		}
4293f82d89dSTom Warren 		timeout--;
4303f82d89dSTom Warren 		udelay(1000);
4313f82d89dSTom Warren 	}
4323f82d89dSTom Warren 
4333f82d89dSTom Warren 	clk |= TEGRA_MMC_CLKCON_SD_CLOCK_ENABLE;
434*f53c4e4bSStephen Warren 	writew(clk, &priv->reg->clkcon);
4353f82d89dSTom Warren 
4363f82d89dSTom Warren 	debug("mmc_change_clock: clkcon = %08X\n", clk);
4373f82d89dSTom Warren 
4383f82d89dSTom Warren out:
439*f53c4e4bSStephen Warren 	priv->clock = clock;
4403f82d89dSTom Warren }
4413f82d89dSTom Warren 
442ab769f22SPantelis Antoniou static void tegra_mmc_set_ios(struct mmc *mmc)
4433f82d89dSTom Warren {
444*f53c4e4bSStephen Warren 	struct tegra_mmc_priv *priv = mmc->priv;
4453f82d89dSTom Warren 	unsigned char ctrl;
4463f82d89dSTom Warren 	debug(" mmc_set_ios called\n");
4473f82d89dSTom Warren 
4483f82d89dSTom Warren 	debug("bus_width: %x, clock: %d\n", mmc->bus_width, mmc->clock);
4493f82d89dSTom Warren 
4503f82d89dSTom Warren 	/* Change clock first */
451*f53c4e4bSStephen Warren 	tegra_mmc_change_clock(priv, mmc->clock);
4523f82d89dSTom Warren 
453*f53c4e4bSStephen Warren 	ctrl = readb(&priv->reg->hostctl);
4543f82d89dSTom Warren 
4553f82d89dSTom Warren 	/*
4563f82d89dSTom Warren 	 * WIDE8[5]
4573f82d89dSTom Warren 	 * 0 = Depend on WIDE4
4583f82d89dSTom Warren 	 * 1 = 8-bit mode
4593f82d89dSTom Warren 	 * WIDE4[1]
4603f82d89dSTom Warren 	 * 1 = 4-bit mode
4613f82d89dSTom Warren 	 * 0 = 1-bit mode
4623f82d89dSTom Warren 	 */
4633f82d89dSTom Warren 	if (mmc->bus_width == 8)
4643f82d89dSTom Warren 		ctrl |= (1 << 5);
4653f82d89dSTom Warren 	else if (mmc->bus_width == 4)
4663f82d89dSTom Warren 		ctrl |= (1 << 1);
4673f82d89dSTom Warren 	else
4683f82d89dSTom Warren 		ctrl &= ~(1 << 1);
4693f82d89dSTom Warren 
470*f53c4e4bSStephen Warren 	writeb(ctrl, &priv->reg->hostctl);
4713f82d89dSTom Warren 	debug("mmc_set_ios: hostctl = %08X\n", ctrl);
4723f82d89dSTom Warren }
4733f82d89dSTom Warren 
474*f53c4e4bSStephen Warren static void tegra_mmc_pad_init(struct tegra_mmc_priv *priv)
4756b83588eSStephen Warren {
4766b83588eSStephen Warren #if defined(CONFIG_TEGRA30)
4776b83588eSStephen Warren 	u32 val;
4786b83588eSStephen Warren 
479*f53c4e4bSStephen Warren 	debug("%s: sdmmc address = %08x\n", __func__, (unsigned int)priv->reg);
4806b83588eSStephen Warren 
4816b83588eSStephen Warren 	/* Set the pad drive strength for SDMMC1 or 3 only */
482*f53c4e4bSStephen Warren 	if (priv->reg != (void *)0x78000000 &&
483*f53c4e4bSStephen Warren 	    priv->reg != (void *)0x78000400) {
4846b83588eSStephen Warren 		debug("%s: settings are only valid for SDMMC1/SDMMC3!\n",
4856b83588eSStephen Warren 		      __func__);
4866b83588eSStephen Warren 		return;
4876b83588eSStephen Warren 	}
4886b83588eSStephen Warren 
489*f53c4e4bSStephen Warren 	val = readl(&priv->reg->sdmemcmppadctl);
4906b83588eSStephen Warren 	val &= 0xFFFFFFF0;
4916b83588eSStephen Warren 	val |= MEMCOMP_PADCTRL_VREF;
492*f53c4e4bSStephen Warren 	writel(val, &priv->reg->sdmemcmppadctl);
4936b83588eSStephen Warren 
494*f53c4e4bSStephen Warren 	val = readl(&priv->reg->autocalcfg);
4956b83588eSStephen Warren 	val &= 0xFFFF0000;
4966b83588eSStephen Warren 	val |= AUTO_CAL_PU_OFFSET | AUTO_CAL_PD_OFFSET | AUTO_CAL_ENABLED;
497*f53c4e4bSStephen Warren 	writel(val, &priv->reg->autocalcfg);
4986b83588eSStephen Warren #endif
4996b83588eSStephen Warren }
5006b83588eSStephen Warren 
501*f53c4e4bSStephen Warren static void tegra_mmc_reset(struct tegra_mmc_priv *priv, struct mmc *mmc)
5023f82d89dSTom Warren {
5033f82d89dSTom Warren 	unsigned int timeout;
5043f82d89dSTom Warren 	debug(" mmc_reset called\n");
5053f82d89dSTom Warren 
5063f82d89dSTom Warren 	/*
5073f82d89dSTom Warren 	 * RSTALL[0] : Software reset for all
5083f82d89dSTom Warren 	 * 1 = reset
5093f82d89dSTom Warren 	 * 0 = work
5103f82d89dSTom Warren 	 */
511*f53c4e4bSStephen Warren 	writeb(TEGRA_MMC_SWRST_SW_RESET_FOR_ALL, &priv->reg->swrst);
5123f82d89dSTom Warren 
513*f53c4e4bSStephen Warren 	priv->clock = 0;
5143f82d89dSTom Warren 
5153f82d89dSTom Warren 	/* Wait max 100 ms */
5163f82d89dSTom Warren 	timeout = 100;
5173f82d89dSTom Warren 
5183f82d89dSTom Warren 	/* hw clears the bit when it's done */
519*f53c4e4bSStephen Warren 	while (readb(&priv->reg->swrst) & TEGRA_MMC_SWRST_SW_RESET_FOR_ALL) {
5203f82d89dSTom Warren 		if (timeout == 0) {
5213f82d89dSTom Warren 			printf("%s: timeout error\n", __func__);
5223f82d89dSTom Warren 			return;
5233f82d89dSTom Warren 		}
5243f82d89dSTom Warren 		timeout--;
5253f82d89dSTom Warren 		udelay(1000);
5263f82d89dSTom Warren 	}
5272d348a16STom Warren 
5282d348a16STom Warren 	/* Set SD bus voltage & enable bus power */
529*f53c4e4bSStephen Warren 	tegra_mmc_set_power(priv, fls(mmc->cfg->voltages) - 1);
5302d348a16STom Warren 	debug("%s: power control = %02X, host control = %02X\n", __func__,
531*f53c4e4bSStephen Warren 		readb(&priv->reg->pwrcon), readb(&priv->reg->hostctl));
5322d348a16STom Warren 
5332d348a16STom Warren 	/* Make sure SDIO pads are set up */
534*f53c4e4bSStephen Warren 	tegra_mmc_pad_init(priv);
5353f82d89dSTom Warren }
5363f82d89dSTom Warren 
537ab769f22SPantelis Antoniou static int tegra_mmc_core_init(struct mmc *mmc)
5383f82d89dSTom Warren {
539*f53c4e4bSStephen Warren 	struct tegra_mmc_priv *priv = mmc->priv;
5403f82d89dSTom Warren 	unsigned int mask;
5413f82d89dSTom Warren 	debug(" mmc_core_init called\n");
5423f82d89dSTom Warren 
543*f53c4e4bSStephen Warren 	tegra_mmc_reset(priv, mmc);
5443f82d89dSTom Warren 
545*f53c4e4bSStephen Warren 	priv->version = readw(&priv->reg->hcver);
546*f53c4e4bSStephen Warren 	debug("host version = %x\n", priv->version);
5473f82d89dSTom Warren 
5483f82d89dSTom Warren 	/* mask all */
549*f53c4e4bSStephen Warren 	writel(0xffffffff, &priv->reg->norintstsen);
550*f53c4e4bSStephen Warren 	writel(0xffffffff, &priv->reg->norintsigen);
5513f82d89dSTom Warren 
552*f53c4e4bSStephen Warren 	writeb(0xe, &priv->reg->timeoutcon);	/* TMCLK * 2^27 */
5533f82d89dSTom Warren 	/*
5543f82d89dSTom Warren 	 * NORMAL Interrupt Status Enable Register init
5553f82d89dSTom Warren 	 * [5] ENSTABUFRDRDY : Buffer Read Ready Status Enable
5563f82d89dSTom Warren 	 * [4] ENSTABUFWTRDY : Buffer write Ready Status Enable
5573f82d89dSTom Warren 	 * [3] ENSTADMAINT   : DMA boundary interrupt
5583f82d89dSTom Warren 	 * [1] ENSTASTANSCMPLT : Transfre Complete Status Enable
5593f82d89dSTom Warren 	 * [0] ENSTACMDCMPLT : Command Complete Status Enable
5603f82d89dSTom Warren 	*/
561*f53c4e4bSStephen Warren 	mask = readl(&priv->reg->norintstsen);
5623f82d89dSTom Warren 	mask &= ~(0xffff);
5633f82d89dSTom Warren 	mask |= (TEGRA_MMC_NORINTSTSEN_CMD_COMPLETE |
5643f82d89dSTom Warren 		 TEGRA_MMC_NORINTSTSEN_XFER_COMPLETE |
5653f82d89dSTom Warren 		 TEGRA_MMC_NORINTSTSEN_DMA_INTERRUPT |
5663f82d89dSTom Warren 		 TEGRA_MMC_NORINTSTSEN_BUFFER_WRITE_READY |
5673f82d89dSTom Warren 		 TEGRA_MMC_NORINTSTSEN_BUFFER_READ_READY);
568*f53c4e4bSStephen Warren 	writel(mask, &priv->reg->norintstsen);
5693f82d89dSTom Warren 
5703f82d89dSTom Warren 	/*
5713f82d89dSTom Warren 	 * NORMAL Interrupt Signal Enable Register init
5723f82d89dSTom Warren 	 * [1] ENSTACMDCMPLT : Transfer Complete Signal Enable
5733f82d89dSTom Warren 	 */
574*f53c4e4bSStephen Warren 	mask = readl(&priv->reg->norintsigen);
5753f82d89dSTom Warren 	mask &= ~(0xffff);
5763f82d89dSTom Warren 	mask |= TEGRA_MMC_NORINTSIGEN_XFER_COMPLETE;
577*f53c4e4bSStephen Warren 	writel(mask, &priv->reg->norintsigen);
5783f82d89dSTom Warren 
5793f82d89dSTom Warren 	return 0;
5803f82d89dSTom Warren }
5813f82d89dSTom Warren 
58219d7bf3dSJeroen Hofstee static int tegra_mmc_getcd(struct mmc *mmc)
5833f82d89dSTom Warren {
584*f53c4e4bSStephen Warren 	struct tegra_mmc_priv *priv = mmc->priv;
5853f82d89dSTom Warren 
58629f3e3f2STom Warren 	debug("tegra_mmc_getcd called\n");
5873f82d89dSTom Warren 
588*f53c4e4bSStephen Warren 	if (dm_gpio_is_valid(&priv->cd_gpio))
589*f53c4e4bSStephen Warren 		return dm_gpio_get_value(&priv->cd_gpio);
5903f82d89dSTom Warren 
5913f82d89dSTom Warren 	return 1;
5923f82d89dSTom Warren }
5933f82d89dSTom Warren 
594ab769f22SPantelis Antoniou static const struct mmc_ops tegra_mmc_ops = {
595ab769f22SPantelis Antoniou 	.send_cmd	= tegra_mmc_send_cmd,
596ab769f22SPantelis Antoniou 	.set_ios	= tegra_mmc_set_ios,
597ab769f22SPantelis Antoniou 	.init		= tegra_mmc_core_init,
598ab769f22SPantelis Antoniou 	.getcd		= tegra_mmc_getcd,
599ab769f22SPantelis Antoniou };
600ab769f22SPantelis Antoniou 
601707ac1adSSimon Glass static int do_mmc_init(int dev_index, bool removable)
6023f82d89dSTom Warren {
603*f53c4e4bSStephen Warren 	struct tegra_mmc_priv *priv;
6043f82d89dSTom Warren 	struct mmc *mmc;
605c0493076SStephen Warren #ifdef CONFIG_TEGRA186
606c0493076SStephen Warren 	int ret;
607c0493076SStephen Warren #endif
6083f82d89dSTom Warren 
609c9aa831eSTom Warren 	/* DT should have been read & host config filled in */
610*f53c4e4bSStephen Warren 	priv = &mmc_host[dev_index];
611*f53c4e4bSStephen Warren 	if (!priv->enabled)
612c9aa831eSTom Warren 		return -1;
613c9aa831eSTom Warren 
6140347960bSSimon Glass 	debug(" do_mmc_init: index %d, bus width %d pwr_gpio %d cd_gpio %d\n",
615*f53c4e4bSStephen Warren 	      dev_index, priv->width, gpio_get_number(&priv->pwr_gpio),
616*f53c4e4bSStephen Warren 	      gpio_get_number(&priv->cd_gpio));
6173f82d89dSTom Warren 
618*f53c4e4bSStephen Warren 	priv->clock = 0;
619c0493076SStephen Warren 
620c0493076SStephen Warren #ifdef CONFIG_TEGRA186
621*f53c4e4bSStephen Warren 	ret = reset_assert(&priv->reset_ctl);
622c0493076SStephen Warren 	if (ret)
623c0493076SStephen Warren 		return ret;
624*f53c4e4bSStephen Warren 	ret = clk_enable(&priv->clk);
625c0493076SStephen Warren 	if (ret)
626c0493076SStephen Warren 		return ret;
627*f53c4e4bSStephen Warren 	ret = clk_set_rate(&priv->clk, 20000000);
628c0493076SStephen Warren 	if (IS_ERR_VALUE(ret))
629c0493076SStephen Warren 		return ret;
630*f53c4e4bSStephen Warren 	ret = reset_deassert(&priv->reset_ctl);
631c0493076SStephen Warren 	if (ret)
632c0493076SStephen Warren 		return ret;
633c0493076SStephen Warren #else
634*f53c4e4bSStephen Warren 	clock_start_periph_pll(priv->mmc_id, CLOCK_ID_PERIPH, 20000000);
63539f63332SStephen Warren #endif
6363f82d89dSTom Warren 
637*f53c4e4bSStephen Warren 	if (dm_gpio_is_valid(&priv->pwr_gpio))
638*f53c4e4bSStephen Warren 		dm_gpio_set_value(&priv->pwr_gpio, 1);
6393f82d89dSTom Warren 
640*f53c4e4bSStephen Warren 	memset(&priv->cfg, 0, sizeof(priv->cfg));
6413f82d89dSTom Warren 
642*f53c4e4bSStephen Warren 	priv->cfg.name = "Tegra SD/MMC";
643*f53c4e4bSStephen Warren 	priv->cfg.ops = &tegra_mmc_ops;
6443f82d89dSTom Warren 
645*f53c4e4bSStephen Warren 	priv->cfg.voltages = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195;
646*f53c4e4bSStephen Warren 	priv->cfg.host_caps = 0;
647*f53c4e4bSStephen Warren 	if (priv->width == 8)
648*f53c4e4bSStephen Warren 		priv->cfg.host_caps |= MMC_MODE_8BIT;
649*f53c4e4bSStephen Warren 	if (priv->width >= 4)
650*f53c4e4bSStephen Warren 		priv->cfg.host_caps |= MMC_MODE_4BIT;
651*f53c4e4bSStephen Warren 	priv->cfg.host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS;
6523f82d89dSTom Warren 
6533f82d89dSTom Warren 	/*
6543f82d89dSTom Warren 	 * min freq is for card identification, and is the highest
6553f82d89dSTom Warren 	 *  low-speed SDIO card frequency (actually 400KHz)
6563f82d89dSTom Warren 	 * max freq is highest HS eMMC clock as per the SD/MMC spec
6573f82d89dSTom Warren 	 *  (actually 52MHz)
6583f82d89dSTom Warren 	 */
659*f53c4e4bSStephen Warren 	priv->cfg.f_min = 375000;
660*f53c4e4bSStephen Warren 	priv->cfg.f_max = 48000000;
6613f82d89dSTom Warren 
662*f53c4e4bSStephen Warren 	priv->cfg.b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
66393bfd616SPantelis Antoniou 
664*f53c4e4bSStephen Warren 	mmc = mmc_create(&priv->cfg, priv);
665707ac1adSSimon Glass 	mmc->block_dev.removable = removable;
66693bfd616SPantelis Antoniou 	if (mmc == NULL)
66793bfd616SPantelis Antoniou 		return -1;
6683f82d89dSTom Warren 
6693f82d89dSTom Warren 	return 0;
6703f82d89dSTom Warren }
671c9aa831eSTom Warren 
672c9aa831eSTom Warren /**
673c9aa831eSTom Warren  * Get the host address and peripheral ID for a node.
674c9aa831eSTom Warren  *
675c9aa831eSTom Warren  * @param blob		fdt blob
676c9aa831eSTom Warren  * @param node		Device index (0-3)
677*f53c4e4bSStephen Warren  * @param priv		Structure to fill in (reg, width, mmc_id)
678c9aa831eSTom Warren  */
679*f53c4e4bSStephen Warren static int mmc_get_config(const void *blob, int node,
680*f53c4e4bSStephen Warren 			  struct tegra_mmc_priv *priv, bool *removablep)
681c9aa831eSTom Warren {
682c9aa831eSTom Warren 	debug("%s: node = %d\n", __func__, node);
683c9aa831eSTom Warren 
684*f53c4e4bSStephen Warren 	priv->enabled = fdtdec_get_is_enabled(blob, node);
685c9aa831eSTom Warren 
686*f53c4e4bSStephen Warren 	priv->reg = (struct tegra_mmc *)fdtdec_get_addr(blob, node, "reg");
687*f53c4e4bSStephen Warren 	if ((fdt_addr_t)priv->reg == FDT_ADDR_T_NONE) {
688c9aa831eSTom Warren 		debug("%s: no sdmmc base reg info found\n", __func__);
689c9aa831eSTom Warren 		return -FDT_ERR_NOTFOUND;
690c9aa831eSTom Warren 	}
691c9aa831eSTom Warren 
692c0493076SStephen Warren #ifdef CONFIG_TEGRA186
693c0493076SStephen Warren 	{
694c0493076SStephen Warren 		/*
695c0493076SStephen Warren 		 * FIXME: This variable should go away when the MMC device
696c0493076SStephen Warren 		 * actually is a udevice.
697c0493076SStephen Warren 		 */
698c0493076SStephen Warren 		struct udevice dev;
699c0493076SStephen Warren 		int ret;
700c0493076SStephen Warren 		dev.of_offset = node;
701*f53c4e4bSStephen Warren 		ret = reset_get_by_name(&dev, "sdhci", &priv->reset_ctl);
702c0493076SStephen Warren 		if (ret) {
703eb3f68afSStephen Warren 			debug("reset_get_by_name() failed: %d\n", ret);
704c0493076SStephen Warren 			return ret;
705c0493076SStephen Warren 		}
706*f53c4e4bSStephen Warren 		ret = clk_get_by_index(&dev, 0, &priv->clk);
707c0493076SStephen Warren 		if (ret) {
708c0493076SStephen Warren 			debug("clk_get_by_index() failed: %d\n", ret);
709c0493076SStephen Warren 			return ret;
710c0493076SStephen Warren 		}
711c0493076SStephen Warren 	}
712c0493076SStephen Warren #else
713*f53c4e4bSStephen Warren 	priv->mmc_id = clock_decode_periph_id(blob, node);
714*f53c4e4bSStephen Warren 	if (priv->mmc_id == PERIPH_ID_NONE) {
715c9aa831eSTom Warren 		debug("%s: could not decode periph id\n", __func__);
716c9aa831eSTom Warren 		return -FDT_ERR_NOTFOUND;
717c9aa831eSTom Warren 	}
71839f63332SStephen Warren #endif
719c9aa831eSTom Warren 
720c9aa831eSTom Warren 	/*
721c9aa831eSTom Warren 	 * NOTE: mmc->bus_width is determined by mmc.c dynamically.
722c9aa831eSTom Warren 	 * TBD: Override it with this value?
723c9aa831eSTom Warren 	 */
724*f53c4e4bSStephen Warren 	priv->width = fdtdec_get_int(blob, node, "bus-width", 0);
725*f53c4e4bSStephen Warren 	if (!priv->width)
726c9aa831eSTom Warren 		debug("%s: no sdmmc width found\n", __func__);
727c9aa831eSTom Warren 
728c9aa831eSTom Warren 	/* These GPIOs are optional */
729*f53c4e4bSStephen Warren 	gpio_request_by_name_nodev(blob, node, "cd-gpios", 0, &priv->cd_gpio,
7300347960bSSimon Glass 				   GPIOD_IS_IN);
731*f53c4e4bSStephen Warren 	gpio_request_by_name_nodev(blob, node, "wp-gpios", 0, &priv->wp_gpio,
7320347960bSSimon Glass 				   GPIOD_IS_IN);
7330347960bSSimon Glass 	gpio_request_by_name_nodev(blob, node, "power-gpios", 0,
734*f53c4e4bSStephen Warren 				   &priv->pwr_gpio, GPIOD_IS_OUT);
735707ac1adSSimon Glass 	*removablep = !fdtdec_get_bool(blob, node, "non-removable");
736c9aa831eSTom Warren 
737c9aa831eSTom Warren 	debug("%s: found controller at %p, width = %d, periph_id = %d\n",
738*f53c4e4bSStephen Warren 		__func__, priv->reg, priv->width,
73939f63332SStephen Warren #ifndef CONFIG_TEGRA186
740*f53c4e4bSStephen Warren 		priv->mmc_id
74139f63332SStephen Warren #else
74239f63332SStephen Warren 		-1
74339f63332SStephen Warren #endif
74439f63332SStephen Warren 	);
745c9aa831eSTom Warren 	return 0;
746c9aa831eSTom Warren }
747c9aa831eSTom Warren 
748c9aa831eSTom Warren /*
749c9aa831eSTom Warren  * Process a list of nodes, adding them to our list of SDMMC ports.
750c9aa831eSTom Warren  *
751c9aa831eSTom Warren  * @param blob          fdt blob
752c9aa831eSTom Warren  * @param node_list     list of nodes to process (any <=0 are ignored)
753c9aa831eSTom Warren  * @param count         number of nodes to process
754c9aa831eSTom Warren  * @return 0 if ok, -1 on error
755c9aa831eSTom Warren  */
756c9aa831eSTom Warren static int process_nodes(const void *blob, int node_list[], int count)
757c9aa831eSTom Warren {
758*f53c4e4bSStephen Warren 	struct tegra_mmc_priv *priv;
759707ac1adSSimon Glass 	bool removable;
760c9aa831eSTom Warren 	int i, node;
761c9aa831eSTom Warren 
762c9aa831eSTom Warren 	debug("%s: count = %d\n", __func__, count);
763c9aa831eSTom Warren 
764c9aa831eSTom Warren 	/* build mmc_host[] for each controller */
765c9aa831eSTom Warren 	for (i = 0; i < count; i++) {
766c9aa831eSTom Warren 		node = node_list[i];
767c9aa831eSTom Warren 		if (node <= 0)
768c9aa831eSTom Warren 			continue;
769c9aa831eSTom Warren 
770*f53c4e4bSStephen Warren 		priv = &mmc_host[i];
771*f53c4e4bSStephen Warren 		priv->id = i;
772c9aa831eSTom Warren 
773*f53c4e4bSStephen Warren 		if (mmc_get_config(blob, node, priv, &removable)) {
774c9aa831eSTom Warren 			printf("%s: failed to decode dev %d\n",	__func__, i);
775c9aa831eSTom Warren 			return -1;
776c9aa831eSTom Warren 		}
777707ac1adSSimon Glass 		do_mmc_init(i, removable);
778c9aa831eSTom Warren 	}
779c9aa831eSTom Warren 	return 0;
780c9aa831eSTom Warren }
781c9aa831eSTom Warren 
782c9aa831eSTom Warren void tegra_mmc_init(void)
783c9aa831eSTom Warren {
784f175603fSStephen Warren 	int node_list[CONFIG_SYS_MMC_MAX_DEVICE], count;
785c9aa831eSTom Warren 	const void *blob = gd->fdt_blob;
786c9aa831eSTom Warren 	debug("%s entry\n", __func__);
787c9aa831eSTom Warren 
78839f63332SStephen Warren 	/* See if any Tegra186 MMC controllers are present */
78967748a73SStephen Warren 	count = fdtdec_find_aliases_for_id(blob, "mmc",
79039f63332SStephen Warren 		COMPAT_NVIDIA_TEGRA186_SDMMC, node_list,
79139f63332SStephen Warren 		CONFIG_SYS_MMC_MAX_DEVICE);
79239f63332SStephen Warren 	debug("%s: count of Tegra186 sdhci nodes is %d\n", __func__, count);
79339f63332SStephen Warren 	if (process_nodes(blob, node_list, count)) {
79439f63332SStephen Warren 		printf("%s: Error processing T186 mmc node(s)!\n", __func__);
79539f63332SStephen Warren 		return;
79639f63332SStephen Warren 	}
79739f63332SStephen Warren 
7987aaa5a60STom Warren 	/* See if any Tegra210 MMC controllers are present */
79967748a73SStephen Warren 	count = fdtdec_find_aliases_for_id(blob, "mmc",
8007aaa5a60STom Warren 		COMPAT_NVIDIA_TEGRA210_SDMMC, node_list,
8017aaa5a60STom Warren 		CONFIG_SYS_MMC_MAX_DEVICE);
8027aaa5a60STom Warren 	debug("%s: count of Tegra210 sdhci nodes is %d\n", __func__, count);
8037aaa5a60STom Warren 	if (process_nodes(blob, node_list, count)) {
804e05ab0daSSimon Glass 		printf("%s: Error processing T210 mmc node(s)!\n", __func__);
8057aaa5a60STom Warren 		return;
8067aaa5a60STom Warren 	}
8077aaa5a60STom Warren 
808a73ca478SStephen Warren 	/* See if any Tegra124 MMC controllers are present */
80967748a73SStephen Warren 	count = fdtdec_find_aliases_for_id(blob, "mmc",
810f175603fSStephen Warren 		COMPAT_NVIDIA_TEGRA124_SDMMC, node_list,
811f175603fSStephen Warren 		CONFIG_SYS_MMC_MAX_DEVICE);
812a73ca478SStephen Warren 	debug("%s: count of Tegra124 sdhci nodes is %d\n", __func__, count);
813a73ca478SStephen Warren 	if (process_nodes(blob, node_list, count)) {
814e05ab0daSSimon Glass 		printf("%s: Error processing T124 mmc node(s)!\n", __func__);
815a73ca478SStephen Warren 		return;
816a73ca478SStephen Warren 	}
817a73ca478SStephen Warren 
8182d348a16STom Warren 	/* See if any Tegra30 MMC controllers are present */
81967748a73SStephen Warren 	count = fdtdec_find_aliases_for_id(blob, "mmc",
820f175603fSStephen Warren 		COMPAT_NVIDIA_TEGRA30_SDMMC, node_list,
821f175603fSStephen Warren 		CONFIG_SYS_MMC_MAX_DEVICE);
8222d348a16STom Warren 	debug("%s: count of T30 sdhci nodes is %d\n", __func__, count);
8232d348a16STom Warren 	if (process_nodes(blob, node_list, count)) {
8242d348a16STom Warren 		printf("%s: Error processing T30 mmc node(s)!\n", __func__);
8252d348a16STom Warren 		return;
8262d348a16STom Warren 	}
8272d348a16STom Warren 
8282d348a16STom Warren 	/* Now look for any Tegra20 MMC controllers */
82967748a73SStephen Warren 	count = fdtdec_find_aliases_for_id(blob, "mmc",
830f175603fSStephen Warren 		COMPAT_NVIDIA_TEGRA20_SDMMC, node_list,
831f175603fSStephen Warren 		CONFIG_SYS_MMC_MAX_DEVICE);
8322d348a16STom Warren 	debug("%s: count of T20 sdhci nodes is %d\n", __func__, count);
833c9aa831eSTom Warren 	if (process_nodes(blob, node_list, count)) {
8342d348a16STom Warren 		printf("%s: Error processing T20 mmc node(s)!\n", __func__);
835c9aa831eSTom Warren 		return;
836c9aa831eSTom Warren 	}
837c9aa831eSTom Warren }
838