13f82d89dSTom Warren /* 23f82d89dSTom Warren * (C) Copyright 2009 SAMSUNG Electronics 33f82d89dSTom Warren * Minkyu Kang <mk7.kang@samsung.com> 43f82d89dSTom Warren * Jaehoon Chung <jh80.chung@samsung.com> 5*c9aa831eSTom Warren * Portions Copyright 2011-2013 NVIDIA Corporation 63f82d89dSTom Warren * 73f82d89dSTom Warren * This program is free software; you can redistribute it and/or modify 83f82d89dSTom Warren * it under the terms of the GNU General Public License as published by 93f82d89dSTom Warren * the Free Software Foundation; either version 2 of the License, or 103f82d89dSTom Warren * (at your option) any later version. 113f82d89dSTom Warren * 123f82d89dSTom Warren * This program is distributed in the hope that it will be useful, 133f82d89dSTom Warren * but WITHOUT ANY WARRANTY; without even the implied warranty of 143f82d89dSTom Warren * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 153f82d89dSTom Warren * GNU General Public License for more details. 163f82d89dSTom Warren * 173f82d89dSTom Warren * You should have received a copy of the GNU General Public License 183f82d89dSTom Warren * along with this program; if not, write to the Free Software 193f82d89dSTom Warren * Foundation, Inc., 59 Temple Place, Suite 330, Boston, MA 02111-1307 USA 203f82d89dSTom Warren */ 213f82d89dSTom Warren 2219815399SStephen Warren #include <bouncebuf.h> 233f82d89dSTom Warren #include <common.h> 24*c9aa831eSTom Warren #include <fdtdec.h> 253f82d89dSTom Warren #include <asm/gpio.h> 263f82d89dSTom Warren #include <asm/io.h> 273f82d89dSTom Warren #include <asm/arch/clock.h> 28150c2493STom Warren #include <asm/arch-tegra/clk_rst.h> 29150c2493STom Warren #include <asm/arch-tegra/tegra_mmc.h> 30150c2493STom Warren #include <mmc.h> 313f82d89dSTom Warren 32*c9aa831eSTom Warren DECLARE_GLOBAL_DATA_PTR; 333f82d89dSTom Warren 34*c9aa831eSTom Warren struct mmc mmc_dev[MAX_HOSTS]; 35*c9aa831eSTom Warren struct mmc_host mmc_host[MAX_HOSTS]; 363f82d89dSTom Warren 37*c9aa831eSTom Warren #ifndef CONFIG_OF_CONTROL 38*c9aa831eSTom Warren #error "Please enable device tree support to use this driver" 39*c9aa831eSTom Warren #endif 403f82d89dSTom Warren 4119815399SStephen Warren static void mmc_prepare_data(struct mmc_host *host, struct mmc_data *data, 4219815399SStephen Warren struct bounce_buffer *bbstate) 433f82d89dSTom Warren { 443f82d89dSTom Warren unsigned char ctrl; 453f82d89dSTom Warren 463f82d89dSTom Warren 4719815399SStephen Warren debug("buf: %p (%p), data->blocks: %u, data->blocksize: %u\n", 4819815399SStephen Warren bbstate->bounce_buffer, bbstate->user_buffer, data->blocks, 4919815399SStephen Warren data->blocksize); 5019815399SStephen Warren 5119815399SStephen Warren writel((u32)bbstate->bounce_buffer, &host->reg->sysad); 523f82d89dSTom Warren /* 533f82d89dSTom Warren * DMASEL[4:3] 543f82d89dSTom Warren * 00 = Selects SDMA 553f82d89dSTom Warren * 01 = Reserved 563f82d89dSTom Warren * 10 = Selects 32-bit Address ADMA2 573f82d89dSTom Warren * 11 = Selects 64-bit Address ADMA2 583f82d89dSTom Warren */ 593f82d89dSTom Warren ctrl = readb(&host->reg->hostctl); 603f82d89dSTom Warren ctrl &= ~TEGRA_MMC_HOSTCTL_DMASEL_MASK; 613f82d89dSTom Warren ctrl |= TEGRA_MMC_HOSTCTL_DMASEL_SDMA; 623f82d89dSTom Warren writeb(ctrl, &host->reg->hostctl); 633f82d89dSTom Warren 643f82d89dSTom Warren /* We do not handle DMA boundaries, so set it to max (512 KiB) */ 653f82d89dSTom Warren writew((7 << 12) | (data->blocksize & 0xFFF), &host->reg->blksize); 663f82d89dSTom Warren writew(data->blocks, &host->reg->blkcnt); 673f82d89dSTom Warren } 683f82d89dSTom Warren 693f82d89dSTom Warren static void mmc_set_transfer_mode(struct mmc_host *host, struct mmc_data *data) 703f82d89dSTom Warren { 713f82d89dSTom Warren unsigned short mode; 723f82d89dSTom Warren debug(" mmc_set_transfer_mode called\n"); 733f82d89dSTom Warren /* 743f82d89dSTom Warren * TRNMOD 753f82d89dSTom Warren * MUL1SIN0[5] : Multi/Single Block Select 763f82d89dSTom Warren * RD1WT0[4] : Data Transfer Direction Select 773f82d89dSTom Warren * 1 = read 783f82d89dSTom Warren * 0 = write 793f82d89dSTom Warren * ENACMD12[2] : Auto CMD12 Enable 803f82d89dSTom Warren * ENBLKCNT[1] : Block Count Enable 813f82d89dSTom Warren * ENDMA[0] : DMA Enable 823f82d89dSTom Warren */ 833f82d89dSTom Warren mode = (TEGRA_MMC_TRNMOD_DMA_ENABLE | 843f82d89dSTom Warren TEGRA_MMC_TRNMOD_BLOCK_COUNT_ENABLE); 853f82d89dSTom Warren 863f82d89dSTom Warren if (data->blocks > 1) 873f82d89dSTom Warren mode |= TEGRA_MMC_TRNMOD_MULTI_BLOCK_SELECT; 883f82d89dSTom Warren 893f82d89dSTom Warren if (data->flags & MMC_DATA_READ) 903f82d89dSTom Warren mode |= TEGRA_MMC_TRNMOD_DATA_XFER_DIR_SEL_READ; 913f82d89dSTom Warren 923f82d89dSTom Warren writew(mode, &host->reg->trnmod); 933f82d89dSTom Warren } 943f82d89dSTom Warren 953f82d89dSTom Warren static int mmc_wait_inhibit(struct mmc_host *host, 963f82d89dSTom Warren struct mmc_cmd *cmd, 973f82d89dSTom Warren struct mmc_data *data, 983f82d89dSTom Warren unsigned int timeout) 993f82d89dSTom Warren { 1003f82d89dSTom Warren /* 1013f82d89dSTom Warren * PRNSTS 1023f82d89dSTom Warren * CMDINHDAT[1] : Command Inhibit (DAT) 1033f82d89dSTom Warren * CMDINHCMD[0] : Command Inhibit (CMD) 1043f82d89dSTom Warren */ 1053f82d89dSTom Warren unsigned int mask = TEGRA_MMC_PRNSTS_CMD_INHIBIT_CMD; 1063f82d89dSTom Warren 1073f82d89dSTom Warren /* 1083f82d89dSTom Warren * We shouldn't wait for data inhibit for stop commands, even 1093f82d89dSTom Warren * though they might use busy signaling 1103f82d89dSTom Warren */ 1113f82d89dSTom Warren if ((data == NULL) && (cmd->resp_type & MMC_RSP_BUSY)) 1123f82d89dSTom Warren mask |= TEGRA_MMC_PRNSTS_CMD_INHIBIT_DAT; 1133f82d89dSTom Warren 1143f82d89dSTom Warren while (readl(&host->reg->prnsts) & mask) { 1153f82d89dSTom Warren if (timeout == 0) { 1163f82d89dSTom Warren printf("%s: timeout error\n", __func__); 1173f82d89dSTom Warren return -1; 1183f82d89dSTom Warren } 1193f82d89dSTom Warren timeout--; 1203f82d89dSTom Warren udelay(1000); 1213f82d89dSTom Warren } 1223f82d89dSTom Warren 1233f82d89dSTom Warren return 0; 1243f82d89dSTom Warren } 1253f82d89dSTom Warren 12619815399SStephen Warren static int mmc_send_cmd_bounced(struct mmc *mmc, struct mmc_cmd *cmd, 12719815399SStephen Warren struct mmc_data *data, struct bounce_buffer *bbstate) 1283f82d89dSTom Warren { 1293f82d89dSTom Warren struct mmc_host *host = (struct mmc_host *)mmc->priv; 1303f82d89dSTom Warren int flags, i; 1313f82d89dSTom Warren int result; 1323f82d89dSTom Warren unsigned int mask = 0; 1333f82d89dSTom Warren unsigned int retry = 0x100000; 1343f82d89dSTom Warren debug(" mmc_send_cmd called\n"); 1353f82d89dSTom Warren 1363f82d89dSTom Warren result = mmc_wait_inhibit(host, cmd, data, 10 /* ms */); 1373f82d89dSTom Warren 1383f82d89dSTom Warren if (result < 0) 1393f82d89dSTom Warren return result; 1403f82d89dSTom Warren 1413f82d89dSTom Warren if (data) 14219815399SStephen Warren mmc_prepare_data(host, data, bbstate); 1433f82d89dSTom Warren 1443f82d89dSTom Warren debug("cmd->arg: %08x\n", cmd->cmdarg); 1453f82d89dSTom Warren writel(cmd->cmdarg, &host->reg->argument); 1463f82d89dSTom Warren 1473f82d89dSTom Warren if (data) 1483f82d89dSTom Warren mmc_set_transfer_mode(host, data); 1493f82d89dSTom Warren 1503f82d89dSTom Warren if ((cmd->resp_type & MMC_RSP_136) && (cmd->resp_type & MMC_RSP_BUSY)) 1513f82d89dSTom Warren return -1; 1523f82d89dSTom Warren 1533f82d89dSTom Warren /* 1543f82d89dSTom Warren * CMDREG 1553f82d89dSTom Warren * CMDIDX[13:8] : Command index 1563f82d89dSTom Warren * DATAPRNT[5] : Data Present Select 1573f82d89dSTom Warren * ENCMDIDX[4] : Command Index Check Enable 1583f82d89dSTom Warren * ENCMDCRC[3] : Command CRC Check Enable 1593f82d89dSTom Warren * RSPTYP[1:0] 1603f82d89dSTom Warren * 00 = No Response 1613f82d89dSTom Warren * 01 = Length 136 1623f82d89dSTom Warren * 10 = Length 48 1633f82d89dSTom Warren * 11 = Length 48 Check busy after response 1643f82d89dSTom Warren */ 1653f82d89dSTom Warren if (!(cmd->resp_type & MMC_RSP_PRESENT)) 1663f82d89dSTom Warren flags = TEGRA_MMC_CMDREG_RESP_TYPE_SELECT_NO_RESPONSE; 1673f82d89dSTom Warren else if (cmd->resp_type & MMC_RSP_136) 1683f82d89dSTom Warren flags = TEGRA_MMC_CMDREG_RESP_TYPE_SELECT_LENGTH_136; 1693f82d89dSTom Warren else if (cmd->resp_type & MMC_RSP_BUSY) 1703f82d89dSTom Warren flags = TEGRA_MMC_CMDREG_RESP_TYPE_SELECT_LENGTH_48_BUSY; 1713f82d89dSTom Warren else 1723f82d89dSTom Warren flags = TEGRA_MMC_CMDREG_RESP_TYPE_SELECT_LENGTH_48; 1733f82d89dSTom Warren 1743f82d89dSTom Warren if (cmd->resp_type & MMC_RSP_CRC) 1753f82d89dSTom Warren flags |= TEGRA_MMC_TRNMOD_CMD_CRC_CHECK; 1763f82d89dSTom Warren if (cmd->resp_type & MMC_RSP_OPCODE) 1773f82d89dSTom Warren flags |= TEGRA_MMC_TRNMOD_CMD_INDEX_CHECK; 1783f82d89dSTom Warren if (data) 1793f82d89dSTom Warren flags |= TEGRA_MMC_TRNMOD_DATA_PRESENT_SELECT_DATA_TRANSFER; 1803f82d89dSTom Warren 1813f82d89dSTom Warren debug("cmd: %d\n", cmd->cmdidx); 1823f82d89dSTom Warren 1833f82d89dSTom Warren writew((cmd->cmdidx << 8) | flags, &host->reg->cmdreg); 1843f82d89dSTom Warren 1853f82d89dSTom Warren for (i = 0; i < retry; i++) { 1863f82d89dSTom Warren mask = readl(&host->reg->norintsts); 1873f82d89dSTom Warren /* Command Complete */ 1883f82d89dSTom Warren if (mask & TEGRA_MMC_NORINTSTS_CMD_COMPLETE) { 1893f82d89dSTom Warren if (!data) 1903f82d89dSTom Warren writel(mask, &host->reg->norintsts); 1913f82d89dSTom Warren break; 1923f82d89dSTom Warren } 1933f82d89dSTom Warren } 1943f82d89dSTom Warren 1953f82d89dSTom Warren if (i == retry) { 1963f82d89dSTom Warren printf("%s: waiting for status update\n", __func__); 1973f82d89dSTom Warren writel(mask, &host->reg->norintsts); 1983f82d89dSTom Warren return TIMEOUT; 1993f82d89dSTom Warren } 2003f82d89dSTom Warren 2013f82d89dSTom Warren if (mask & TEGRA_MMC_NORINTSTS_CMD_TIMEOUT) { 2023f82d89dSTom Warren /* Timeout Error */ 2033f82d89dSTom Warren debug("timeout: %08x cmd %d\n", mask, cmd->cmdidx); 2043f82d89dSTom Warren writel(mask, &host->reg->norintsts); 2053f82d89dSTom Warren return TIMEOUT; 2063f82d89dSTom Warren } else if (mask & TEGRA_MMC_NORINTSTS_ERR_INTERRUPT) { 2073f82d89dSTom Warren /* Error Interrupt */ 2083f82d89dSTom Warren debug("error: %08x cmd %d\n", mask, cmd->cmdidx); 2093f82d89dSTom Warren writel(mask, &host->reg->norintsts); 2103f82d89dSTom Warren return -1; 2113f82d89dSTom Warren } 2123f82d89dSTom Warren 2133f82d89dSTom Warren if (cmd->resp_type & MMC_RSP_PRESENT) { 2143f82d89dSTom Warren if (cmd->resp_type & MMC_RSP_136) { 2153f82d89dSTom Warren /* CRC is stripped so we need to do some shifting. */ 2163f82d89dSTom Warren for (i = 0; i < 4; i++) { 2173f82d89dSTom Warren unsigned int offset = 2183f82d89dSTom Warren (unsigned int)(&host->reg->rspreg3 - i); 2193f82d89dSTom Warren cmd->response[i] = readl(offset) << 8; 2203f82d89dSTom Warren 2213f82d89dSTom Warren if (i != 3) { 2223f82d89dSTom Warren cmd->response[i] |= 2233f82d89dSTom Warren readb(offset - 1); 2243f82d89dSTom Warren } 2253f82d89dSTom Warren debug("cmd->resp[%d]: %08x\n", 2263f82d89dSTom Warren i, cmd->response[i]); 2273f82d89dSTom Warren } 2283f82d89dSTom Warren } else if (cmd->resp_type & MMC_RSP_BUSY) { 2293f82d89dSTom Warren for (i = 0; i < retry; i++) { 2303f82d89dSTom Warren /* PRNTDATA[23:20] : DAT[3:0] Line Signal */ 2313f82d89dSTom Warren if (readl(&host->reg->prnsts) 2323f82d89dSTom Warren & (1 << 20)) /* DAT[0] */ 2333f82d89dSTom Warren break; 2343f82d89dSTom Warren } 2353f82d89dSTom Warren 2363f82d89dSTom Warren if (i == retry) { 2373f82d89dSTom Warren printf("%s: card is still busy\n", __func__); 2383f82d89dSTom Warren writel(mask, &host->reg->norintsts); 2393f82d89dSTom Warren return TIMEOUT; 2403f82d89dSTom Warren } 2413f82d89dSTom Warren 2423f82d89dSTom Warren cmd->response[0] = readl(&host->reg->rspreg0); 2433f82d89dSTom Warren debug("cmd->resp[0]: %08x\n", cmd->response[0]); 2443f82d89dSTom Warren } else { 2453f82d89dSTom Warren cmd->response[0] = readl(&host->reg->rspreg0); 2463f82d89dSTom Warren debug("cmd->resp[0]: %08x\n", cmd->response[0]); 2473f82d89dSTom Warren } 2483f82d89dSTom Warren } 2493f82d89dSTom Warren 2503f82d89dSTom Warren if (data) { 2513f82d89dSTom Warren unsigned long start = get_timer(0); 2523f82d89dSTom Warren 2533f82d89dSTom Warren while (1) { 2543f82d89dSTom Warren mask = readl(&host->reg->norintsts); 2553f82d89dSTom Warren 2563f82d89dSTom Warren if (mask & TEGRA_MMC_NORINTSTS_ERR_INTERRUPT) { 2573f82d89dSTom Warren /* Error Interrupt */ 2583f82d89dSTom Warren writel(mask, &host->reg->norintsts); 2593f82d89dSTom Warren printf("%s: error during transfer: 0x%08x\n", 2603f82d89dSTom Warren __func__, mask); 2613f82d89dSTom Warren return -1; 2623f82d89dSTom Warren } else if (mask & TEGRA_MMC_NORINTSTS_DMA_INTERRUPT) { 2633f82d89dSTom Warren /* 2643f82d89dSTom Warren * DMA Interrupt, restart the transfer where 2653f82d89dSTom Warren * it was interrupted. 2663f82d89dSTom Warren */ 2673f82d89dSTom Warren unsigned int address = readl(&host->reg->sysad); 2683f82d89dSTom Warren 2693f82d89dSTom Warren debug("DMA end\n"); 2703f82d89dSTom Warren writel(TEGRA_MMC_NORINTSTS_DMA_INTERRUPT, 2713f82d89dSTom Warren &host->reg->norintsts); 2723f82d89dSTom Warren writel(address, &host->reg->sysad); 2733f82d89dSTom Warren } else if (mask & TEGRA_MMC_NORINTSTS_XFER_COMPLETE) { 2743f82d89dSTom Warren /* Transfer Complete */ 2753f82d89dSTom Warren debug("r/w is done\n"); 2763f82d89dSTom Warren break; 2773f82d89dSTom Warren } else if (get_timer(start) > 2000UL) { 2783f82d89dSTom Warren writel(mask, &host->reg->norintsts); 2793f82d89dSTom Warren printf("%s: MMC Timeout\n" 2803f82d89dSTom Warren " Interrupt status 0x%08x\n" 2813f82d89dSTom Warren " Interrupt status enable 0x%08x\n" 2823f82d89dSTom Warren " Interrupt signal enable 0x%08x\n" 2833f82d89dSTom Warren " Present status 0x%08x\n", 2843f82d89dSTom Warren __func__, mask, 2853f82d89dSTom Warren readl(&host->reg->norintstsen), 2863f82d89dSTom Warren readl(&host->reg->norintsigen), 2873f82d89dSTom Warren readl(&host->reg->prnsts)); 2883f82d89dSTom Warren return -1; 2893f82d89dSTom Warren } 2903f82d89dSTom Warren } 2913f82d89dSTom Warren writel(mask, &host->reg->norintsts); 2923f82d89dSTom Warren } 2933f82d89dSTom Warren 2943f82d89dSTom Warren udelay(1000); 2953f82d89dSTom Warren return 0; 2963f82d89dSTom Warren } 2973f82d89dSTom Warren 29819815399SStephen Warren static int mmc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, 29919815399SStephen Warren struct mmc_data *data) 30019815399SStephen Warren { 30119815399SStephen Warren void *buf; 30219815399SStephen Warren unsigned int bbflags; 30319815399SStephen Warren size_t len; 30419815399SStephen Warren struct bounce_buffer bbstate; 30519815399SStephen Warren int ret; 30619815399SStephen Warren 30719815399SStephen Warren if (data) { 30819815399SStephen Warren if (data->flags & MMC_DATA_READ) { 30919815399SStephen Warren buf = data->dest; 31019815399SStephen Warren bbflags = GEN_BB_WRITE; 31119815399SStephen Warren } else { 31219815399SStephen Warren buf = (void *)data->src; 31319815399SStephen Warren bbflags = GEN_BB_READ; 31419815399SStephen Warren } 31519815399SStephen Warren len = data->blocks * data->blocksize; 31619815399SStephen Warren 31719815399SStephen Warren bounce_buffer_start(&bbstate, buf, len, bbflags); 31819815399SStephen Warren } 31919815399SStephen Warren 32019815399SStephen Warren ret = mmc_send_cmd_bounced(mmc, cmd, data, &bbstate); 32119815399SStephen Warren 32219815399SStephen Warren if (data) 32319815399SStephen Warren bounce_buffer_stop(&bbstate); 32419815399SStephen Warren 32519815399SStephen Warren return ret; 32619815399SStephen Warren } 32719815399SStephen Warren 3283f82d89dSTom Warren static void mmc_change_clock(struct mmc_host *host, uint clock) 3293f82d89dSTom Warren { 3303f82d89dSTom Warren int div; 3313f82d89dSTom Warren unsigned short clk; 3323f82d89dSTom Warren unsigned long timeout; 3333f82d89dSTom Warren 3343f82d89dSTom Warren debug(" mmc_change_clock called\n"); 3353f82d89dSTom Warren 3363f82d89dSTom Warren /* 33729f3e3f2STom Warren * Change Tegra SDMMCx clock divisor here. Source is 216MHz, 3383f82d89dSTom Warren * PLLP_OUT0 3393f82d89dSTom Warren */ 3403f82d89dSTom Warren if (clock == 0) 3413f82d89dSTom Warren goto out; 3423f82d89dSTom Warren clock_adjust_periph_pll_div(host->mmc_id, CLOCK_ID_PERIPH, clock, 3433f82d89dSTom Warren &div); 3443f82d89dSTom Warren debug("div = %d\n", div); 3453f82d89dSTom Warren 3463f82d89dSTom Warren writew(0, &host->reg->clkcon); 3473f82d89dSTom Warren 3483f82d89dSTom Warren /* 3493f82d89dSTom Warren * CLKCON 3503f82d89dSTom Warren * SELFREQ[15:8] : base clock divided by value 3513f82d89dSTom Warren * ENSDCLK[2] : SD Clock Enable 3523f82d89dSTom Warren * STBLINTCLK[1] : Internal Clock Stable 3533f82d89dSTom Warren * ENINTCLK[0] : Internal Clock Enable 3543f82d89dSTom Warren */ 3553f82d89dSTom Warren div >>= 1; 3563f82d89dSTom Warren clk = ((div << TEGRA_MMC_CLKCON_SDCLK_FREQ_SEL_SHIFT) | 3573f82d89dSTom Warren TEGRA_MMC_CLKCON_INTERNAL_CLOCK_ENABLE); 3583f82d89dSTom Warren writew(clk, &host->reg->clkcon); 3593f82d89dSTom Warren 3603f82d89dSTom Warren /* Wait max 10 ms */ 3613f82d89dSTom Warren timeout = 10; 3623f82d89dSTom Warren while (!(readw(&host->reg->clkcon) & 3633f82d89dSTom Warren TEGRA_MMC_CLKCON_INTERNAL_CLOCK_STABLE)) { 3643f82d89dSTom Warren if (timeout == 0) { 3653f82d89dSTom Warren printf("%s: timeout error\n", __func__); 3663f82d89dSTom Warren return; 3673f82d89dSTom Warren } 3683f82d89dSTom Warren timeout--; 3693f82d89dSTom Warren udelay(1000); 3703f82d89dSTom Warren } 3713f82d89dSTom Warren 3723f82d89dSTom Warren clk |= TEGRA_MMC_CLKCON_SD_CLOCK_ENABLE; 3733f82d89dSTom Warren writew(clk, &host->reg->clkcon); 3743f82d89dSTom Warren 3753f82d89dSTom Warren debug("mmc_change_clock: clkcon = %08X\n", clk); 3763f82d89dSTom Warren 3773f82d89dSTom Warren out: 3783f82d89dSTom Warren host->clock = clock; 3793f82d89dSTom Warren } 3803f82d89dSTom Warren 3813f82d89dSTom Warren static void mmc_set_ios(struct mmc *mmc) 3823f82d89dSTom Warren { 3833f82d89dSTom Warren struct mmc_host *host = mmc->priv; 3843f82d89dSTom Warren unsigned char ctrl; 3853f82d89dSTom Warren debug(" mmc_set_ios called\n"); 3863f82d89dSTom Warren 3873f82d89dSTom Warren debug("bus_width: %x, clock: %d\n", mmc->bus_width, mmc->clock); 3883f82d89dSTom Warren 3893f82d89dSTom Warren /* Change clock first */ 3903f82d89dSTom Warren mmc_change_clock(host, mmc->clock); 3913f82d89dSTom Warren 3923f82d89dSTom Warren ctrl = readb(&host->reg->hostctl); 3933f82d89dSTom Warren 3943f82d89dSTom Warren /* 3953f82d89dSTom Warren * WIDE8[5] 3963f82d89dSTom Warren * 0 = Depend on WIDE4 3973f82d89dSTom Warren * 1 = 8-bit mode 3983f82d89dSTom Warren * WIDE4[1] 3993f82d89dSTom Warren * 1 = 4-bit mode 4003f82d89dSTom Warren * 0 = 1-bit mode 4013f82d89dSTom Warren */ 4023f82d89dSTom Warren if (mmc->bus_width == 8) 4033f82d89dSTom Warren ctrl |= (1 << 5); 4043f82d89dSTom Warren else if (mmc->bus_width == 4) 4053f82d89dSTom Warren ctrl |= (1 << 1); 4063f82d89dSTom Warren else 4073f82d89dSTom Warren ctrl &= ~(1 << 1); 4083f82d89dSTom Warren 4093f82d89dSTom Warren writeb(ctrl, &host->reg->hostctl); 4103f82d89dSTom Warren debug("mmc_set_ios: hostctl = %08X\n", ctrl); 4113f82d89dSTom Warren } 4123f82d89dSTom Warren 4133f82d89dSTom Warren static void mmc_reset(struct mmc_host *host) 4143f82d89dSTom Warren { 4153f82d89dSTom Warren unsigned int timeout; 4163f82d89dSTom Warren debug(" mmc_reset called\n"); 4173f82d89dSTom Warren 4183f82d89dSTom Warren /* 4193f82d89dSTom Warren * RSTALL[0] : Software reset for all 4203f82d89dSTom Warren * 1 = reset 4213f82d89dSTom Warren * 0 = work 4223f82d89dSTom Warren */ 4233f82d89dSTom Warren writeb(TEGRA_MMC_SWRST_SW_RESET_FOR_ALL, &host->reg->swrst); 4243f82d89dSTom Warren 4253f82d89dSTom Warren host->clock = 0; 4263f82d89dSTom Warren 4273f82d89dSTom Warren /* Wait max 100 ms */ 4283f82d89dSTom Warren timeout = 100; 4293f82d89dSTom Warren 4303f82d89dSTom Warren /* hw clears the bit when it's done */ 4313f82d89dSTom Warren while (readb(&host->reg->swrst) & TEGRA_MMC_SWRST_SW_RESET_FOR_ALL) { 4323f82d89dSTom Warren if (timeout == 0) { 4333f82d89dSTom Warren printf("%s: timeout error\n", __func__); 4343f82d89dSTom Warren return; 4353f82d89dSTom Warren } 4363f82d89dSTom Warren timeout--; 4373f82d89dSTom Warren udelay(1000); 4383f82d89dSTom Warren } 4393f82d89dSTom Warren } 4403f82d89dSTom Warren 4413f82d89dSTom Warren static int mmc_core_init(struct mmc *mmc) 4423f82d89dSTom Warren { 4433f82d89dSTom Warren struct mmc_host *host = (struct mmc_host *)mmc->priv; 4443f82d89dSTom Warren unsigned int mask; 4453f82d89dSTom Warren debug(" mmc_core_init called\n"); 4463f82d89dSTom Warren 4473f82d89dSTom Warren mmc_reset(host); 4483f82d89dSTom Warren 4493f82d89dSTom Warren host->version = readw(&host->reg->hcver); 4503f82d89dSTom Warren debug("host version = %x\n", host->version); 4513f82d89dSTom Warren 4523f82d89dSTom Warren /* mask all */ 4533f82d89dSTom Warren writel(0xffffffff, &host->reg->norintstsen); 4543f82d89dSTom Warren writel(0xffffffff, &host->reg->norintsigen); 4553f82d89dSTom Warren 4563f82d89dSTom Warren writeb(0xe, &host->reg->timeoutcon); /* TMCLK * 2^27 */ 4573f82d89dSTom Warren /* 4583f82d89dSTom Warren * NORMAL Interrupt Status Enable Register init 4593f82d89dSTom Warren * [5] ENSTABUFRDRDY : Buffer Read Ready Status Enable 4603f82d89dSTom Warren * [4] ENSTABUFWTRDY : Buffer write Ready Status Enable 4613f82d89dSTom Warren * [3] ENSTADMAINT : DMA boundary interrupt 4623f82d89dSTom Warren * [1] ENSTASTANSCMPLT : Transfre Complete Status Enable 4633f82d89dSTom Warren * [0] ENSTACMDCMPLT : Command Complete Status Enable 4643f82d89dSTom Warren */ 4653f82d89dSTom Warren mask = readl(&host->reg->norintstsen); 4663f82d89dSTom Warren mask &= ~(0xffff); 4673f82d89dSTom Warren mask |= (TEGRA_MMC_NORINTSTSEN_CMD_COMPLETE | 4683f82d89dSTom Warren TEGRA_MMC_NORINTSTSEN_XFER_COMPLETE | 4693f82d89dSTom Warren TEGRA_MMC_NORINTSTSEN_DMA_INTERRUPT | 4703f82d89dSTom Warren TEGRA_MMC_NORINTSTSEN_BUFFER_WRITE_READY | 4713f82d89dSTom Warren TEGRA_MMC_NORINTSTSEN_BUFFER_READ_READY); 4723f82d89dSTom Warren writel(mask, &host->reg->norintstsen); 4733f82d89dSTom Warren 4743f82d89dSTom Warren /* 4753f82d89dSTom Warren * NORMAL Interrupt Signal Enable Register init 4763f82d89dSTom Warren * [1] ENSTACMDCMPLT : Transfer Complete Signal Enable 4773f82d89dSTom Warren */ 4783f82d89dSTom Warren mask = readl(&host->reg->norintsigen); 4793f82d89dSTom Warren mask &= ~(0xffff); 4803f82d89dSTom Warren mask |= TEGRA_MMC_NORINTSIGEN_XFER_COMPLETE; 4813f82d89dSTom Warren writel(mask, &host->reg->norintsigen); 4823f82d89dSTom Warren 4833f82d89dSTom Warren return 0; 4843f82d89dSTom Warren } 4853f82d89dSTom Warren 48629f3e3f2STom Warren int tegra_mmc_getcd(struct mmc *mmc) 4873f82d89dSTom Warren { 4883f82d89dSTom Warren struct mmc_host *host = (struct mmc_host *)mmc->priv; 4893f82d89dSTom Warren 49029f3e3f2STom Warren debug("tegra_mmc_getcd called\n"); 4913f82d89dSTom Warren 492*c9aa831eSTom Warren if (fdt_gpio_isvalid(&host->cd_gpio)) 493*c9aa831eSTom Warren return fdtdec_get_gpio(&host->cd_gpio); 4943f82d89dSTom Warren 4953f82d89dSTom Warren return 1; 4963f82d89dSTom Warren } 4973f82d89dSTom Warren 498*c9aa831eSTom Warren static int do_mmc_init(int dev_index) 4993f82d89dSTom Warren { 5003f82d89dSTom Warren struct mmc_host *host; 5013f82d89dSTom Warren char gpusage[12]; /* "SD/MMCn PWR" or "SD/MMCn CD" */ 5023f82d89dSTom Warren struct mmc *mmc; 5033f82d89dSTom Warren 504*c9aa831eSTom Warren /* DT should have been read & host config filled in */ 5053f82d89dSTom Warren host = &mmc_host[dev_index]; 506*c9aa831eSTom Warren if (!host->enabled) 507*c9aa831eSTom Warren return -1; 508*c9aa831eSTom Warren 509*c9aa831eSTom Warren debug(" do_mmc_init: index %d, bus width %d " 510*c9aa831eSTom Warren "pwr_gpio %d cd_gpio %d\n", 511*c9aa831eSTom Warren dev_index, host->width, 512*c9aa831eSTom Warren host->pwr_gpio.gpio, host->cd_gpio.gpio); 5133f82d89dSTom Warren 5143f82d89dSTom Warren host->clock = 0; 5153f82d89dSTom Warren clock_start_periph_pll(host->mmc_id, CLOCK_ID_PERIPH, 20000000); 5163f82d89dSTom Warren 517*c9aa831eSTom Warren if (fdt_gpio_isvalid(&host->pwr_gpio)) { 5183f82d89dSTom Warren sprintf(gpusage, "SD/MMC%d PWR", dev_index); 519*c9aa831eSTom Warren gpio_request(host->pwr_gpio.gpio, gpusage); 520*c9aa831eSTom Warren gpio_direction_output(host->pwr_gpio.gpio, 1); 521*c9aa831eSTom Warren debug(" Power GPIO name = %s\n", host->pwr_gpio.name); 5223f82d89dSTom Warren } 5233f82d89dSTom Warren 524*c9aa831eSTom Warren if (fdt_gpio_isvalid(&host->cd_gpio)) { 5253f82d89dSTom Warren sprintf(gpusage, "SD/MMC%d CD", dev_index); 526*c9aa831eSTom Warren gpio_request(host->cd_gpio.gpio, gpusage); 527*c9aa831eSTom Warren gpio_direction_input(host->cd_gpio.gpio); 528*c9aa831eSTom Warren debug(" CD GPIO name = %s\n", host->cd_gpio.name); 5293f82d89dSTom Warren } 5303f82d89dSTom Warren 5313f82d89dSTom Warren mmc = &mmc_dev[dev_index]; 5323f82d89dSTom Warren 53329f3e3f2STom Warren sprintf(mmc->name, "Tegra SD/MMC"); 5343f82d89dSTom Warren mmc->priv = host; 5353f82d89dSTom Warren mmc->send_cmd = mmc_send_cmd; 5363f82d89dSTom Warren mmc->set_ios = mmc_set_ios; 5373f82d89dSTom Warren mmc->init = mmc_core_init; 53829f3e3f2STom Warren mmc->getcd = tegra_mmc_getcd; 539d23d8d7eSNikita Kiryanov mmc->getwp = NULL; 5403f82d89dSTom Warren 5413f82d89dSTom Warren mmc->voltages = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195; 5428c0ec0dbSStephen Warren mmc->host_caps = 0; 543*c9aa831eSTom Warren if (host->width == 8) 5448c0ec0dbSStephen Warren mmc->host_caps |= MMC_MODE_8BIT; 545*c9aa831eSTom Warren if (host->width >= 4) 5468c0ec0dbSStephen Warren mmc->host_caps |= MMC_MODE_4BIT; 5473f82d89dSTom Warren mmc->host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS | MMC_MODE_HC; 5483f82d89dSTom Warren 5493f82d89dSTom Warren /* 5503f82d89dSTom Warren * min freq is for card identification, and is the highest 5513f82d89dSTom Warren * low-speed SDIO card frequency (actually 400KHz) 5523f82d89dSTom Warren * max freq is highest HS eMMC clock as per the SD/MMC spec 5533f82d89dSTom Warren * (actually 52MHz) 5543f82d89dSTom Warren */ 5553f82d89dSTom Warren mmc->f_min = 375000; 5563f82d89dSTom Warren mmc->f_max = 48000000; 5573f82d89dSTom Warren 5583f82d89dSTom Warren mmc_register(mmc); 5593f82d89dSTom Warren 5603f82d89dSTom Warren return 0; 5613f82d89dSTom Warren } 562*c9aa831eSTom Warren 563*c9aa831eSTom Warren /** 564*c9aa831eSTom Warren * Get the host address and peripheral ID for a node. 565*c9aa831eSTom Warren * 566*c9aa831eSTom Warren * @param blob fdt blob 567*c9aa831eSTom Warren * @param node Device index (0-3) 568*c9aa831eSTom Warren * @param host Structure to fill in (reg, width, mmc_id) 569*c9aa831eSTom Warren */ 570*c9aa831eSTom Warren static int mmc_get_config(const void *blob, int node, struct mmc_host *host) 571*c9aa831eSTom Warren { 572*c9aa831eSTom Warren debug("%s: node = %d\n", __func__, node); 573*c9aa831eSTom Warren 574*c9aa831eSTom Warren host->enabled = fdtdec_get_is_enabled(blob, node); 575*c9aa831eSTom Warren 576*c9aa831eSTom Warren host->reg = (struct tegra_mmc *)fdtdec_get_addr(blob, node, "reg"); 577*c9aa831eSTom Warren if ((fdt_addr_t)host->reg == FDT_ADDR_T_NONE) { 578*c9aa831eSTom Warren debug("%s: no sdmmc base reg info found\n", __func__); 579*c9aa831eSTom Warren return -FDT_ERR_NOTFOUND; 580*c9aa831eSTom Warren } 581*c9aa831eSTom Warren 582*c9aa831eSTom Warren host->mmc_id = clock_decode_periph_id(blob, node); 583*c9aa831eSTom Warren if (host->mmc_id == PERIPH_ID_NONE) { 584*c9aa831eSTom Warren debug("%s: could not decode periph id\n", __func__); 585*c9aa831eSTom Warren return -FDT_ERR_NOTFOUND; 586*c9aa831eSTom Warren } 587*c9aa831eSTom Warren 588*c9aa831eSTom Warren /* 589*c9aa831eSTom Warren * NOTE: mmc->bus_width is determined by mmc.c dynamically. 590*c9aa831eSTom Warren * TBD: Override it with this value? 591*c9aa831eSTom Warren */ 592*c9aa831eSTom Warren host->width = fdtdec_get_int(blob, node, "bus-width", 0); 593*c9aa831eSTom Warren if (!host->width) 594*c9aa831eSTom Warren debug("%s: no sdmmc width found\n", __func__); 595*c9aa831eSTom Warren 596*c9aa831eSTom Warren /* These GPIOs are optional */ 597*c9aa831eSTom Warren fdtdec_decode_gpio(blob, node, "cd-gpios", &host->cd_gpio); 598*c9aa831eSTom Warren fdtdec_decode_gpio(blob, node, "wp-gpios", &host->wp_gpio); 599*c9aa831eSTom Warren fdtdec_decode_gpio(blob, node, "power-gpios", &host->pwr_gpio); 600*c9aa831eSTom Warren 601*c9aa831eSTom Warren debug("%s: found controller at %p, width = %d, periph_id = %d\n", 602*c9aa831eSTom Warren __func__, host->reg, host->width, host->mmc_id); 603*c9aa831eSTom Warren return 0; 604*c9aa831eSTom Warren } 605*c9aa831eSTom Warren 606*c9aa831eSTom Warren /* 607*c9aa831eSTom Warren * Process a list of nodes, adding them to our list of SDMMC ports. 608*c9aa831eSTom Warren * 609*c9aa831eSTom Warren * @param blob fdt blob 610*c9aa831eSTom Warren * @param node_list list of nodes to process (any <=0 are ignored) 611*c9aa831eSTom Warren * @param count number of nodes to process 612*c9aa831eSTom Warren * @return 0 if ok, -1 on error 613*c9aa831eSTom Warren */ 614*c9aa831eSTom Warren static int process_nodes(const void *blob, int node_list[], int count) 615*c9aa831eSTom Warren { 616*c9aa831eSTom Warren struct mmc_host *host; 617*c9aa831eSTom Warren int i, node; 618*c9aa831eSTom Warren 619*c9aa831eSTom Warren debug("%s: count = %d\n", __func__, count); 620*c9aa831eSTom Warren 621*c9aa831eSTom Warren /* build mmc_host[] for each controller */ 622*c9aa831eSTom Warren for (i = 0; i < count; i++) { 623*c9aa831eSTom Warren node = node_list[i]; 624*c9aa831eSTom Warren if (node <= 0) 625*c9aa831eSTom Warren continue; 626*c9aa831eSTom Warren 627*c9aa831eSTom Warren host = &mmc_host[i]; 628*c9aa831eSTom Warren host->id = i; 629*c9aa831eSTom Warren 630*c9aa831eSTom Warren if (mmc_get_config(blob, node, host)) { 631*c9aa831eSTom Warren printf("%s: failed to decode dev %d\n", __func__, i); 632*c9aa831eSTom Warren return -1; 633*c9aa831eSTom Warren } 634*c9aa831eSTom Warren do_mmc_init(i); 635*c9aa831eSTom Warren } 636*c9aa831eSTom Warren return 0; 637*c9aa831eSTom Warren } 638*c9aa831eSTom Warren 639*c9aa831eSTom Warren void tegra_mmc_init(void) 640*c9aa831eSTom Warren { 641*c9aa831eSTom Warren int node_list[MAX_HOSTS], count; 642*c9aa831eSTom Warren const void *blob = gd->fdt_blob; 643*c9aa831eSTom Warren debug("%s entry\n", __func__); 644*c9aa831eSTom Warren 645*c9aa831eSTom Warren count = fdtdec_find_aliases_for_id(blob, "sdhci", 646*c9aa831eSTom Warren COMPAT_NVIDIA_TEGRA20_SDMMC, node_list, MAX_HOSTS); 647*c9aa831eSTom Warren debug("%s: count of sdhci nodes is %d\n", __func__, count); 648*c9aa831eSTom Warren 649*c9aa831eSTom Warren if (process_nodes(blob, node_list, count)) { 650*c9aa831eSTom Warren printf("%s: Error processing mmc node(s)!\n", __func__); 651*c9aa831eSTom Warren return; 652*c9aa831eSTom Warren } 653*c9aa831eSTom Warren } 654