xref: /rk3399_rockchip-uboot/drivers/mmc/tegra_mmc.c (revision 6a474db4894d37f2edf4ed12e23b9e46f7a8aa3d)
13f82d89dSTom Warren /*
23f82d89dSTom Warren  * (C) Copyright 2009 SAMSUNG Electronics
33f82d89dSTom Warren  * Minkyu Kang <mk7.kang@samsung.com>
43f82d89dSTom Warren  * Jaehoon Chung <jh80.chung@samsung.com>
5*6a474db4STom Warren  * Portions Copyright 2011-2016 NVIDIA Corporation
63f82d89dSTom Warren  *
71a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
83f82d89dSTom Warren  */
93f82d89dSTom Warren 
1019815399SStephen Warren #include <bouncebuf.h>
113f82d89dSTom Warren #include <common.h>
12c0493076SStephen Warren #include <dm/device.h>
13915ffa52SJaehoon Chung #include <errno.h>
143f82d89dSTom Warren #include <asm/gpio.h>
153f82d89dSTom Warren #include <asm/io.h>
1639f63332SStephen Warren #ifndef CONFIG_TEGRA186
173f82d89dSTom Warren #include <asm/arch/clock.h>
18150c2493STom Warren #include <asm/arch-tegra/clk_rst.h>
1939f63332SStephen Warren #endif
20150c2493STom Warren #include <asm/arch-tegra/tegra_mmc.h>
21150c2493STom Warren #include <mmc.h>
223f82d89dSTom Warren 
23c0493076SStephen Warren /*
24c0493076SStephen Warren  * FIXME: TODO: This driver contains a number of ifdef CONFIG_TEGRA186 that
25c0493076SStephen Warren  * should not be present. These are needed because newer Tegra SoCs support
26c0493076SStephen Warren  * only the standard clock/reset APIs, whereas older Tegra SoCs support only
27c0493076SStephen Warren  * a custom Tegra-specific API. ASAP the older Tegra SoCs' code should be
28c0493076SStephen Warren  * fixed to implement the standard APIs, and all drivers converted to solely
29c0493076SStephen Warren  * use the new standard APIs, with no ifdefs.
30c0493076SStephen Warren  */
31c0493076SStephen Warren 
32c9aa831eSTom Warren DECLARE_GLOBAL_DATA_PTR;
333f82d89dSTom Warren 
34f53c4e4bSStephen Warren struct tegra_mmc_priv {
35f53c4e4bSStephen Warren 	struct tegra_mmc *reg;
36f53c4e4bSStephen Warren #ifdef CONFIG_TEGRA186
37f53c4e4bSStephen Warren 	struct reset_ctl reset_ctl;
38f53c4e4bSStephen Warren 	struct clk clk;
39f53c4e4bSStephen Warren #else
40f53c4e4bSStephen Warren 	enum periph_id mmc_id;	/* Peripheral ID: PERIPH_ID_... */
41f53c4e4bSStephen Warren #endif
42f53c4e4bSStephen Warren 	struct gpio_desc cd_gpio;	/* Change Detect GPIO */
43f53c4e4bSStephen Warren 	struct gpio_desc pwr_gpio;	/* Power GPIO */
44f53c4e4bSStephen Warren 	struct gpio_desc wp_gpio;	/* Write Protect GPIO */
45f53c4e4bSStephen Warren 	unsigned int version;	/* SDHCI spec. version */
46f53c4e4bSStephen Warren 	unsigned int clock;	/* Current clock (MHz) */
47f53c4e4bSStephen Warren 	struct mmc_config cfg;	/* mmc configuration */
48*6a474db4STom Warren 	struct mmc *mmc;
49f53c4e4bSStephen Warren };
50f53c4e4bSStephen Warren 
51f53c4e4bSStephen Warren static void tegra_mmc_set_power(struct tegra_mmc_priv *priv,
52f53c4e4bSStephen Warren 				unsigned short power)
532d348a16STom Warren {
542d348a16STom Warren 	u8 pwr = 0;
552d348a16STom Warren 	debug("%s: power = %x\n", __func__, power);
562d348a16STom Warren 
572d348a16STom Warren 	if (power != (unsigned short)-1) {
582d348a16STom Warren 		switch (1 << power) {
592d348a16STom Warren 		case MMC_VDD_165_195:
602d348a16STom Warren 			pwr = TEGRA_MMC_PWRCTL_SD_BUS_VOLTAGE_V1_8;
612d348a16STom Warren 			break;
622d348a16STom Warren 		case MMC_VDD_29_30:
632d348a16STom Warren 		case MMC_VDD_30_31:
642d348a16STom Warren 			pwr = TEGRA_MMC_PWRCTL_SD_BUS_VOLTAGE_V3_0;
652d348a16STom Warren 			break;
662d348a16STom Warren 		case MMC_VDD_32_33:
672d348a16STom Warren 		case MMC_VDD_33_34:
682d348a16STom Warren 			pwr = TEGRA_MMC_PWRCTL_SD_BUS_VOLTAGE_V3_3;
692d348a16STom Warren 			break;
702d348a16STom Warren 		}
712d348a16STom Warren 	}
722d348a16STom Warren 	debug("%s: pwr = %X\n", __func__, pwr);
732d348a16STom Warren 
742d348a16STom Warren 	/* Set the bus voltage first (if any) */
75f53c4e4bSStephen Warren 	writeb(pwr, &priv->reg->pwrcon);
762d348a16STom Warren 	if (pwr == 0)
772d348a16STom Warren 		return;
782d348a16STom Warren 
792d348a16STom Warren 	/* Now enable bus power */
802d348a16STom Warren 	pwr |= TEGRA_MMC_PWRCTL_SD_BUS_POWER;
81f53c4e4bSStephen Warren 	writeb(pwr, &priv->reg->pwrcon);
822d348a16STom Warren }
832d348a16STom Warren 
84f53c4e4bSStephen Warren static void tegra_mmc_prepare_data(struct tegra_mmc_priv *priv,
85f53c4e4bSStephen Warren 				   struct mmc_data *data,
8619815399SStephen Warren 				   struct bounce_buffer *bbstate)
873f82d89dSTom Warren {
883f82d89dSTom Warren 	unsigned char ctrl;
893f82d89dSTom Warren 
903f82d89dSTom Warren 
9119815399SStephen Warren 	debug("buf: %p (%p), data->blocks: %u, data->blocksize: %u\n",
9219815399SStephen Warren 		bbstate->bounce_buffer, bbstate->user_buffer, data->blocks,
9319815399SStephen Warren 		data->blocksize);
9419815399SStephen Warren 
95f53c4e4bSStephen Warren 	writel((u32)(unsigned long)bbstate->bounce_buffer, &priv->reg->sysad);
963f82d89dSTom Warren 	/*
973f82d89dSTom Warren 	 * DMASEL[4:3]
983f82d89dSTom Warren 	 * 00 = Selects SDMA
993f82d89dSTom Warren 	 * 01 = Reserved
1003f82d89dSTom Warren 	 * 10 = Selects 32-bit Address ADMA2
1013f82d89dSTom Warren 	 * 11 = Selects 64-bit Address ADMA2
1023f82d89dSTom Warren 	 */
103f53c4e4bSStephen Warren 	ctrl = readb(&priv->reg->hostctl);
1043f82d89dSTom Warren 	ctrl &= ~TEGRA_MMC_HOSTCTL_DMASEL_MASK;
1053f82d89dSTom Warren 	ctrl |= TEGRA_MMC_HOSTCTL_DMASEL_SDMA;
106f53c4e4bSStephen Warren 	writeb(ctrl, &priv->reg->hostctl);
1073f82d89dSTom Warren 
1083f82d89dSTom Warren 	/* We do not handle DMA boundaries, so set it to max (512 KiB) */
109f53c4e4bSStephen Warren 	writew((7 << 12) | (data->blocksize & 0xFFF), &priv->reg->blksize);
110f53c4e4bSStephen Warren 	writew(data->blocks, &priv->reg->blkcnt);
1113f82d89dSTom Warren }
1123f82d89dSTom Warren 
113f53c4e4bSStephen Warren static void tegra_mmc_set_transfer_mode(struct tegra_mmc_priv *priv,
114f53c4e4bSStephen Warren 					struct mmc_data *data)
1153f82d89dSTom Warren {
1163f82d89dSTom Warren 	unsigned short mode;
1173f82d89dSTom Warren 	debug(" mmc_set_transfer_mode called\n");
1183f82d89dSTom Warren 	/*
1193f82d89dSTom Warren 	 * TRNMOD
1203f82d89dSTom Warren 	 * MUL1SIN0[5]	: Multi/Single Block Select
1213f82d89dSTom Warren 	 * RD1WT0[4]	: Data Transfer Direction Select
1223f82d89dSTom Warren 	 *	1 = read
1233f82d89dSTom Warren 	 *	0 = write
1243f82d89dSTom Warren 	 * ENACMD12[2]	: Auto CMD12 Enable
1253f82d89dSTom Warren 	 * ENBLKCNT[1]	: Block Count Enable
1263f82d89dSTom Warren 	 * ENDMA[0]	: DMA Enable
1273f82d89dSTom Warren 	 */
1283f82d89dSTom Warren 	mode = (TEGRA_MMC_TRNMOD_DMA_ENABLE |
1293f82d89dSTom Warren 		TEGRA_MMC_TRNMOD_BLOCK_COUNT_ENABLE);
1303f82d89dSTom Warren 
1313f82d89dSTom Warren 	if (data->blocks > 1)
1323f82d89dSTom Warren 		mode |= TEGRA_MMC_TRNMOD_MULTI_BLOCK_SELECT;
1333f82d89dSTom Warren 
1343f82d89dSTom Warren 	if (data->flags & MMC_DATA_READ)
1353f82d89dSTom Warren 		mode |= TEGRA_MMC_TRNMOD_DATA_XFER_DIR_SEL_READ;
1363f82d89dSTom Warren 
137f53c4e4bSStephen Warren 	writew(mode, &priv->reg->trnmod);
1383f82d89dSTom Warren }
1393f82d89dSTom Warren 
140f53c4e4bSStephen Warren static int tegra_mmc_wait_inhibit(struct tegra_mmc_priv *priv,
1413f82d89dSTom Warren 				  struct mmc_cmd *cmd,
1423f82d89dSTom Warren 				  struct mmc_data *data,
1433f82d89dSTom Warren 				  unsigned int timeout)
1443f82d89dSTom Warren {
1453f82d89dSTom Warren 	/*
1463f82d89dSTom Warren 	 * PRNSTS
1473f82d89dSTom Warren 	 * CMDINHDAT[1] : Command Inhibit (DAT)
1483f82d89dSTom Warren 	 * CMDINHCMD[0] : Command Inhibit (CMD)
1493f82d89dSTom Warren 	 */
1503f82d89dSTom Warren 	unsigned int mask = TEGRA_MMC_PRNSTS_CMD_INHIBIT_CMD;
1513f82d89dSTom Warren 
1523f82d89dSTom Warren 	/*
1533f82d89dSTom Warren 	 * We shouldn't wait for data inhibit for stop commands, even
1543f82d89dSTom Warren 	 * though they might use busy signaling
1553f82d89dSTom Warren 	 */
1563f82d89dSTom Warren 	if ((data == NULL) && (cmd->resp_type & MMC_RSP_BUSY))
1573f82d89dSTom Warren 		mask |= TEGRA_MMC_PRNSTS_CMD_INHIBIT_DAT;
1583f82d89dSTom Warren 
159f53c4e4bSStephen Warren 	while (readl(&priv->reg->prnsts) & mask) {
1603f82d89dSTom Warren 		if (timeout == 0) {
1613f82d89dSTom Warren 			printf("%s: timeout error\n", __func__);
1623f82d89dSTom Warren 			return -1;
1633f82d89dSTom Warren 		}
1643f82d89dSTom Warren 		timeout--;
1653f82d89dSTom Warren 		udelay(1000);
1663f82d89dSTom Warren 	}
1673f82d89dSTom Warren 
1683f82d89dSTom Warren 	return 0;
1693f82d89dSTom Warren }
1703f82d89dSTom Warren 
171f53c4e4bSStephen Warren static int tegra_mmc_send_cmd_bounced(struct mmc *mmc, struct mmc_cmd *cmd,
172f53c4e4bSStephen Warren 				      struct mmc_data *data,
173f53c4e4bSStephen Warren 				      struct bounce_buffer *bbstate)
1743f82d89dSTom Warren {
175f53c4e4bSStephen Warren 	struct tegra_mmc_priv *priv = mmc->priv;
1763f82d89dSTom Warren 	int flags, i;
1773f82d89dSTom Warren 	int result;
1783f82d89dSTom Warren 	unsigned int mask = 0;
1793f82d89dSTom Warren 	unsigned int retry = 0x100000;
1803f82d89dSTom Warren 	debug(" mmc_send_cmd called\n");
1813f82d89dSTom Warren 
182f53c4e4bSStephen Warren 	result = tegra_mmc_wait_inhibit(priv, cmd, data, 10 /* ms */);
1833f82d89dSTom Warren 
1843f82d89dSTom Warren 	if (result < 0)
1853f82d89dSTom Warren 		return result;
1863f82d89dSTom Warren 
1873f82d89dSTom Warren 	if (data)
188f53c4e4bSStephen Warren 		tegra_mmc_prepare_data(priv, data, bbstate);
1893f82d89dSTom Warren 
1903f82d89dSTom Warren 	debug("cmd->arg: %08x\n", cmd->cmdarg);
191f53c4e4bSStephen Warren 	writel(cmd->cmdarg, &priv->reg->argument);
1923f82d89dSTom Warren 
1933f82d89dSTom Warren 	if (data)
194f53c4e4bSStephen Warren 		tegra_mmc_set_transfer_mode(priv, data);
1953f82d89dSTom Warren 
1963f82d89dSTom Warren 	if ((cmd->resp_type & MMC_RSP_136) && (cmd->resp_type & MMC_RSP_BUSY))
1973f82d89dSTom Warren 		return -1;
1983f82d89dSTom Warren 
1993f82d89dSTom Warren 	/*
2003f82d89dSTom Warren 	 * CMDREG
2013f82d89dSTom Warren 	 * CMDIDX[13:8]	: Command index
2023f82d89dSTom Warren 	 * DATAPRNT[5]	: Data Present Select
2033f82d89dSTom Warren 	 * ENCMDIDX[4]	: Command Index Check Enable
2043f82d89dSTom Warren 	 * ENCMDCRC[3]	: Command CRC Check Enable
2053f82d89dSTom Warren 	 * RSPTYP[1:0]
2063f82d89dSTom Warren 	 *	00 = No Response
2073f82d89dSTom Warren 	 *	01 = Length 136
2083f82d89dSTom Warren 	 *	10 = Length 48
2093f82d89dSTom Warren 	 *	11 = Length 48 Check busy after response
2103f82d89dSTom Warren 	 */
2113f82d89dSTom Warren 	if (!(cmd->resp_type & MMC_RSP_PRESENT))
2123f82d89dSTom Warren 		flags = TEGRA_MMC_CMDREG_RESP_TYPE_SELECT_NO_RESPONSE;
2133f82d89dSTom Warren 	else if (cmd->resp_type & MMC_RSP_136)
2143f82d89dSTom Warren 		flags = TEGRA_MMC_CMDREG_RESP_TYPE_SELECT_LENGTH_136;
2153f82d89dSTom Warren 	else if (cmd->resp_type & MMC_RSP_BUSY)
2163f82d89dSTom Warren 		flags = TEGRA_MMC_CMDREG_RESP_TYPE_SELECT_LENGTH_48_BUSY;
2173f82d89dSTom Warren 	else
2183f82d89dSTom Warren 		flags = TEGRA_MMC_CMDREG_RESP_TYPE_SELECT_LENGTH_48;
2193f82d89dSTom Warren 
2203f82d89dSTom Warren 	if (cmd->resp_type & MMC_RSP_CRC)
2213f82d89dSTom Warren 		flags |= TEGRA_MMC_TRNMOD_CMD_CRC_CHECK;
2223f82d89dSTom Warren 	if (cmd->resp_type & MMC_RSP_OPCODE)
2233f82d89dSTom Warren 		flags |= TEGRA_MMC_TRNMOD_CMD_INDEX_CHECK;
2243f82d89dSTom Warren 	if (data)
2253f82d89dSTom Warren 		flags |= TEGRA_MMC_TRNMOD_DATA_PRESENT_SELECT_DATA_TRANSFER;
2263f82d89dSTom Warren 
2273f82d89dSTom Warren 	debug("cmd: %d\n", cmd->cmdidx);
2283f82d89dSTom Warren 
229f53c4e4bSStephen Warren 	writew((cmd->cmdidx << 8) | flags, &priv->reg->cmdreg);
2303f82d89dSTom Warren 
2313f82d89dSTom Warren 	for (i = 0; i < retry; i++) {
232f53c4e4bSStephen Warren 		mask = readl(&priv->reg->norintsts);
2333f82d89dSTom Warren 		/* Command Complete */
2343f82d89dSTom Warren 		if (mask & TEGRA_MMC_NORINTSTS_CMD_COMPLETE) {
2353f82d89dSTom Warren 			if (!data)
236f53c4e4bSStephen Warren 				writel(mask, &priv->reg->norintsts);
2373f82d89dSTom Warren 			break;
2383f82d89dSTom Warren 		}
2393f82d89dSTom Warren 	}
2403f82d89dSTom Warren 
2413f82d89dSTom Warren 	if (i == retry) {
2423f82d89dSTom Warren 		printf("%s: waiting for status update\n", __func__);
243f53c4e4bSStephen Warren 		writel(mask, &priv->reg->norintsts);
244915ffa52SJaehoon Chung 		return -ETIMEDOUT;
2453f82d89dSTom Warren 	}
2463f82d89dSTom Warren 
2473f82d89dSTom Warren 	if (mask & TEGRA_MMC_NORINTSTS_CMD_TIMEOUT) {
2483f82d89dSTom Warren 		/* Timeout Error */
2493f82d89dSTom Warren 		debug("timeout: %08x cmd %d\n", mask, cmd->cmdidx);
250f53c4e4bSStephen Warren 		writel(mask, &priv->reg->norintsts);
251915ffa52SJaehoon Chung 		return -ETIMEDOUT;
2523f82d89dSTom Warren 	} else if (mask & TEGRA_MMC_NORINTSTS_ERR_INTERRUPT) {
2533f82d89dSTom Warren 		/* Error Interrupt */
2543f82d89dSTom Warren 		debug("error: %08x cmd %d\n", mask, cmd->cmdidx);
255f53c4e4bSStephen Warren 		writel(mask, &priv->reg->norintsts);
2563f82d89dSTom Warren 		return -1;
2573f82d89dSTom Warren 	}
2583f82d89dSTom Warren 
2593f82d89dSTom Warren 	if (cmd->resp_type & MMC_RSP_PRESENT) {
2603f82d89dSTom Warren 		if (cmd->resp_type & MMC_RSP_136) {
2613f82d89dSTom Warren 			/* CRC is stripped so we need to do some shifting. */
2623f82d89dSTom Warren 			for (i = 0; i < 4; i++) {
263f53c4e4bSStephen Warren 				unsigned long offset = (unsigned long)
264f53c4e4bSStephen Warren 					(&priv->reg->rspreg3 - i);
2653f82d89dSTom Warren 				cmd->response[i] = readl(offset) << 8;
2663f82d89dSTom Warren 
2673f82d89dSTom Warren 				if (i != 3) {
2683f82d89dSTom Warren 					cmd->response[i] |=
2693f82d89dSTom Warren 						readb(offset - 1);
2703f82d89dSTom Warren 				}
2713f82d89dSTom Warren 				debug("cmd->resp[%d]: %08x\n",
2723f82d89dSTom Warren 						i, cmd->response[i]);
2733f82d89dSTom Warren 			}
2743f82d89dSTom Warren 		} else if (cmd->resp_type & MMC_RSP_BUSY) {
2753f82d89dSTom Warren 			for (i = 0; i < retry; i++) {
2763f82d89dSTom Warren 				/* PRNTDATA[23:20] : DAT[3:0] Line Signal */
277f53c4e4bSStephen Warren 				if (readl(&priv->reg->prnsts)
2783f82d89dSTom Warren 					& (1 << 20))	/* DAT[0] */
2793f82d89dSTom Warren 					break;
2803f82d89dSTom Warren 			}
2813f82d89dSTom Warren 
2823f82d89dSTom Warren 			if (i == retry) {
2833f82d89dSTom Warren 				printf("%s: card is still busy\n", __func__);
284f53c4e4bSStephen Warren 				writel(mask, &priv->reg->norintsts);
285915ffa52SJaehoon Chung 				return -ETIMEDOUT;
2863f82d89dSTom Warren 			}
2873f82d89dSTom Warren 
288f53c4e4bSStephen Warren 			cmd->response[0] = readl(&priv->reg->rspreg0);
2893f82d89dSTom Warren 			debug("cmd->resp[0]: %08x\n", cmd->response[0]);
2903f82d89dSTom Warren 		} else {
291f53c4e4bSStephen Warren 			cmd->response[0] = readl(&priv->reg->rspreg0);
2923f82d89dSTom Warren 			debug("cmd->resp[0]: %08x\n", cmd->response[0]);
2933f82d89dSTom Warren 		}
2943f82d89dSTom Warren 	}
2953f82d89dSTom Warren 
2963f82d89dSTom Warren 	if (data) {
2973f82d89dSTom Warren 		unsigned long	start = get_timer(0);
2983f82d89dSTom Warren 
2993f82d89dSTom Warren 		while (1) {
300f53c4e4bSStephen Warren 			mask = readl(&priv->reg->norintsts);
3013f82d89dSTom Warren 
3023f82d89dSTom Warren 			if (mask & TEGRA_MMC_NORINTSTS_ERR_INTERRUPT) {
3033f82d89dSTom Warren 				/* Error Interrupt */
304f53c4e4bSStephen Warren 				writel(mask, &priv->reg->norintsts);
3053f82d89dSTom Warren 				printf("%s: error during transfer: 0x%08x\n",
3063f82d89dSTom Warren 						__func__, mask);
3073f82d89dSTom Warren 				return -1;
3083f82d89dSTom Warren 			} else if (mask & TEGRA_MMC_NORINTSTS_DMA_INTERRUPT) {
3093f82d89dSTom Warren 				/*
3103f82d89dSTom Warren 				 * DMA Interrupt, restart the transfer where
3113f82d89dSTom Warren 				 * it was interrupted.
3123f82d89dSTom Warren 				 */
313f53c4e4bSStephen Warren 				unsigned int address = readl(&priv->reg->sysad);
3143f82d89dSTom Warren 
3153f82d89dSTom Warren 				debug("DMA end\n");
3163f82d89dSTom Warren 				writel(TEGRA_MMC_NORINTSTS_DMA_INTERRUPT,
317f53c4e4bSStephen Warren 				       &priv->reg->norintsts);
318f53c4e4bSStephen Warren 				writel(address, &priv->reg->sysad);
3193f82d89dSTom Warren 			} else if (mask & TEGRA_MMC_NORINTSTS_XFER_COMPLETE) {
3203f82d89dSTom Warren 				/* Transfer Complete */
3213f82d89dSTom Warren 				debug("r/w is done\n");
3223f82d89dSTom Warren 				break;
32309fb7361SMarcel Ziswiler 			} else if (get_timer(start) > 8000UL) {
324f53c4e4bSStephen Warren 				writel(mask, &priv->reg->norintsts);
3253f82d89dSTom Warren 				printf("%s: MMC Timeout\n"
3263f82d89dSTom Warren 				       "    Interrupt status        0x%08x\n"
3273f82d89dSTom Warren 				       "    Interrupt status enable 0x%08x\n"
3283f82d89dSTom Warren 				       "    Interrupt signal enable 0x%08x\n"
3293f82d89dSTom Warren 				       "    Present status          0x%08x\n",
3303f82d89dSTom Warren 				       __func__, mask,
331f53c4e4bSStephen Warren 				       readl(&priv->reg->norintstsen),
332f53c4e4bSStephen Warren 				       readl(&priv->reg->norintsigen),
333f53c4e4bSStephen Warren 				       readl(&priv->reg->prnsts));
3343f82d89dSTom Warren 				return -1;
3353f82d89dSTom Warren 			}
3363f82d89dSTom Warren 		}
337f53c4e4bSStephen Warren 		writel(mask, &priv->reg->norintsts);
3383f82d89dSTom Warren 	}
3393f82d89dSTom Warren 
3403f82d89dSTom Warren 	udelay(1000);
3413f82d89dSTom Warren 	return 0;
3423f82d89dSTom Warren }
3433f82d89dSTom Warren 
344ab769f22SPantelis Antoniou static int tegra_mmc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd,
34519815399SStephen Warren 			      struct mmc_data *data)
34619815399SStephen Warren {
34719815399SStephen Warren 	void *buf;
34819815399SStephen Warren 	unsigned int bbflags;
34919815399SStephen Warren 	size_t len;
35019815399SStephen Warren 	struct bounce_buffer bbstate;
35119815399SStephen Warren 	int ret;
35219815399SStephen Warren 
35319815399SStephen Warren 	if (data) {
35419815399SStephen Warren 		if (data->flags & MMC_DATA_READ) {
35519815399SStephen Warren 			buf = data->dest;
35619815399SStephen Warren 			bbflags = GEN_BB_WRITE;
35719815399SStephen Warren 		} else {
35819815399SStephen Warren 			buf = (void *)data->src;
35919815399SStephen Warren 			bbflags = GEN_BB_READ;
36019815399SStephen Warren 		}
36119815399SStephen Warren 		len = data->blocks * data->blocksize;
36219815399SStephen Warren 
36319815399SStephen Warren 		bounce_buffer_start(&bbstate, buf, len, bbflags);
36419815399SStephen Warren 	}
36519815399SStephen Warren 
366f53c4e4bSStephen Warren 	ret = tegra_mmc_send_cmd_bounced(mmc, cmd, data, &bbstate);
36719815399SStephen Warren 
36819815399SStephen Warren 	if (data)
36919815399SStephen Warren 		bounce_buffer_stop(&bbstate);
37019815399SStephen Warren 
37119815399SStephen Warren 	return ret;
37219815399SStephen Warren }
37319815399SStephen Warren 
374f53c4e4bSStephen Warren static void tegra_mmc_change_clock(struct tegra_mmc_priv *priv, uint clock)
3753f82d89dSTom Warren {
3763f82d89dSTom Warren 	int div;
3773f82d89dSTom Warren 	unsigned short clk;
3783f82d89dSTom Warren 	unsigned long timeout;
3793f82d89dSTom Warren 
3803f82d89dSTom Warren 	debug(" mmc_change_clock called\n");
3813f82d89dSTom Warren 
3823f82d89dSTom Warren 	/*
3832d348a16STom Warren 	 * Change Tegra SDMMCx clock divisor here. Source is PLLP_OUT0
3843f82d89dSTom Warren 	 */
3853f82d89dSTom Warren 	if (clock == 0)
3863f82d89dSTom Warren 		goto out;
387c0493076SStephen Warren #ifdef CONFIG_TEGRA186
388c0493076SStephen Warren 	{
389f53c4e4bSStephen Warren 		ulong rate = clk_set_rate(&priv->clk, clock);
390c0493076SStephen Warren 		div = (rate + clock - 1) / clock;
391c0493076SStephen Warren 	}
392c0493076SStephen Warren #else
393f53c4e4bSStephen Warren 	clock_adjust_periph_pll_div(priv->mmc_id, CLOCK_ID_PERIPH, clock,
3943f82d89dSTom Warren 				    &div);
39539f63332SStephen Warren #endif
3963f82d89dSTom Warren 	debug("div = %d\n", div);
3973f82d89dSTom Warren 
398f53c4e4bSStephen Warren 	writew(0, &priv->reg->clkcon);
3993f82d89dSTom Warren 
4003f82d89dSTom Warren 	/*
4013f82d89dSTom Warren 	 * CLKCON
4023f82d89dSTom Warren 	 * SELFREQ[15:8]	: base clock divided by value
4033f82d89dSTom Warren 	 * ENSDCLK[2]		: SD Clock Enable
4043f82d89dSTom Warren 	 * STBLINTCLK[1]	: Internal Clock Stable
4053f82d89dSTom Warren 	 * ENINTCLK[0]		: Internal Clock Enable
4063f82d89dSTom Warren 	 */
4073f82d89dSTom Warren 	div >>= 1;
4083f82d89dSTom Warren 	clk = ((div << TEGRA_MMC_CLKCON_SDCLK_FREQ_SEL_SHIFT) |
4093f82d89dSTom Warren 	       TEGRA_MMC_CLKCON_INTERNAL_CLOCK_ENABLE);
410f53c4e4bSStephen Warren 	writew(clk, &priv->reg->clkcon);
4113f82d89dSTom Warren 
4123f82d89dSTom Warren 	/* Wait max 10 ms */
4133f82d89dSTom Warren 	timeout = 10;
414f53c4e4bSStephen Warren 	while (!(readw(&priv->reg->clkcon) &
4153f82d89dSTom Warren 		 TEGRA_MMC_CLKCON_INTERNAL_CLOCK_STABLE)) {
4163f82d89dSTom Warren 		if (timeout == 0) {
4173f82d89dSTom Warren 			printf("%s: timeout error\n", __func__);
4183f82d89dSTom Warren 			return;
4193f82d89dSTom Warren 		}
4203f82d89dSTom Warren 		timeout--;
4213f82d89dSTom Warren 		udelay(1000);
4223f82d89dSTom Warren 	}
4233f82d89dSTom Warren 
4243f82d89dSTom Warren 	clk |= TEGRA_MMC_CLKCON_SD_CLOCK_ENABLE;
425f53c4e4bSStephen Warren 	writew(clk, &priv->reg->clkcon);
4263f82d89dSTom Warren 
4273f82d89dSTom Warren 	debug("mmc_change_clock: clkcon = %08X\n", clk);
4283f82d89dSTom Warren 
4293f82d89dSTom Warren out:
430f53c4e4bSStephen Warren 	priv->clock = clock;
4313f82d89dSTom Warren }
4323f82d89dSTom Warren 
433ab769f22SPantelis Antoniou static void tegra_mmc_set_ios(struct mmc *mmc)
4343f82d89dSTom Warren {
435f53c4e4bSStephen Warren 	struct tegra_mmc_priv *priv = mmc->priv;
4363f82d89dSTom Warren 	unsigned char ctrl;
4373f82d89dSTom Warren 	debug(" mmc_set_ios called\n");
4383f82d89dSTom Warren 
4393f82d89dSTom Warren 	debug("bus_width: %x, clock: %d\n", mmc->bus_width, mmc->clock);
4403f82d89dSTom Warren 
4413f82d89dSTom Warren 	/* Change clock first */
442f53c4e4bSStephen Warren 	tegra_mmc_change_clock(priv, mmc->clock);
4433f82d89dSTom Warren 
444f53c4e4bSStephen Warren 	ctrl = readb(&priv->reg->hostctl);
4453f82d89dSTom Warren 
4463f82d89dSTom Warren 	/*
4473f82d89dSTom Warren 	 * WIDE8[5]
4483f82d89dSTom Warren 	 * 0 = Depend on WIDE4
4493f82d89dSTom Warren 	 * 1 = 8-bit mode
4503f82d89dSTom Warren 	 * WIDE4[1]
4513f82d89dSTom Warren 	 * 1 = 4-bit mode
4523f82d89dSTom Warren 	 * 0 = 1-bit mode
4533f82d89dSTom Warren 	 */
4543f82d89dSTom Warren 	if (mmc->bus_width == 8)
4553f82d89dSTom Warren 		ctrl |= (1 << 5);
4563f82d89dSTom Warren 	else if (mmc->bus_width == 4)
4573f82d89dSTom Warren 		ctrl |= (1 << 1);
4583f82d89dSTom Warren 	else
4593f82d89dSTom Warren 		ctrl &= ~(1 << 1);
4603f82d89dSTom Warren 
461f53c4e4bSStephen Warren 	writeb(ctrl, &priv->reg->hostctl);
4623f82d89dSTom Warren 	debug("mmc_set_ios: hostctl = %08X\n", ctrl);
4633f82d89dSTom Warren }
4643f82d89dSTom Warren 
465f53c4e4bSStephen Warren static void tegra_mmc_pad_init(struct tegra_mmc_priv *priv)
4666b83588eSStephen Warren {
4676b83588eSStephen Warren #if defined(CONFIG_TEGRA30)
4686b83588eSStephen Warren 	u32 val;
4696b83588eSStephen Warren 
470f53c4e4bSStephen Warren 	debug("%s: sdmmc address = %08x\n", __func__, (unsigned int)priv->reg);
4716b83588eSStephen Warren 
4726b83588eSStephen Warren 	/* Set the pad drive strength for SDMMC1 or 3 only */
473f53c4e4bSStephen Warren 	if (priv->reg != (void *)0x78000000 &&
474f53c4e4bSStephen Warren 	    priv->reg != (void *)0x78000400) {
4756b83588eSStephen Warren 		debug("%s: settings are only valid for SDMMC1/SDMMC3!\n",
4766b83588eSStephen Warren 		      __func__);
4776b83588eSStephen Warren 		return;
4786b83588eSStephen Warren 	}
4796b83588eSStephen Warren 
480f53c4e4bSStephen Warren 	val = readl(&priv->reg->sdmemcmppadctl);
4816b83588eSStephen Warren 	val &= 0xFFFFFFF0;
4826b83588eSStephen Warren 	val |= MEMCOMP_PADCTRL_VREF;
483f53c4e4bSStephen Warren 	writel(val, &priv->reg->sdmemcmppadctl);
4846b83588eSStephen Warren 
485f53c4e4bSStephen Warren 	val = readl(&priv->reg->autocalcfg);
4866b83588eSStephen Warren 	val &= 0xFFFF0000;
4876b83588eSStephen Warren 	val |= AUTO_CAL_PU_OFFSET | AUTO_CAL_PD_OFFSET | AUTO_CAL_ENABLED;
488f53c4e4bSStephen Warren 	writel(val, &priv->reg->autocalcfg);
4896b83588eSStephen Warren #endif
4906b83588eSStephen Warren }
4916b83588eSStephen Warren 
492f53c4e4bSStephen Warren static void tegra_mmc_reset(struct tegra_mmc_priv *priv, struct mmc *mmc)
4933f82d89dSTom Warren {
4943f82d89dSTom Warren 	unsigned int timeout;
4953f82d89dSTom Warren 	debug(" mmc_reset called\n");
4963f82d89dSTom Warren 
4973f82d89dSTom Warren 	/*
4983f82d89dSTom Warren 	 * RSTALL[0] : Software reset for all
4993f82d89dSTom Warren 	 * 1 = reset
5003f82d89dSTom Warren 	 * 0 = work
5013f82d89dSTom Warren 	 */
502f53c4e4bSStephen Warren 	writeb(TEGRA_MMC_SWRST_SW_RESET_FOR_ALL, &priv->reg->swrst);
5033f82d89dSTom Warren 
504f53c4e4bSStephen Warren 	priv->clock = 0;
5053f82d89dSTom Warren 
5063f82d89dSTom Warren 	/* Wait max 100 ms */
5073f82d89dSTom Warren 	timeout = 100;
5083f82d89dSTom Warren 
5093f82d89dSTom Warren 	/* hw clears the bit when it's done */
510f53c4e4bSStephen Warren 	while (readb(&priv->reg->swrst) & TEGRA_MMC_SWRST_SW_RESET_FOR_ALL) {
5113f82d89dSTom Warren 		if (timeout == 0) {
5123f82d89dSTom Warren 			printf("%s: timeout error\n", __func__);
5133f82d89dSTom Warren 			return;
5143f82d89dSTom Warren 		}
5153f82d89dSTom Warren 		timeout--;
5163f82d89dSTom Warren 		udelay(1000);
5173f82d89dSTom Warren 	}
5182d348a16STom Warren 
5192d348a16STom Warren 	/* Set SD bus voltage & enable bus power */
520f53c4e4bSStephen Warren 	tegra_mmc_set_power(priv, fls(mmc->cfg->voltages) - 1);
5212d348a16STom Warren 	debug("%s: power control = %02X, host control = %02X\n", __func__,
522f53c4e4bSStephen Warren 		readb(&priv->reg->pwrcon), readb(&priv->reg->hostctl));
5232d348a16STom Warren 
5242d348a16STom Warren 	/* Make sure SDIO pads are set up */
525f53c4e4bSStephen Warren 	tegra_mmc_pad_init(priv);
5263f82d89dSTom Warren }
5273f82d89dSTom Warren 
528*6a474db4STom Warren static int tegra_mmc_init(struct mmc *mmc)
5293f82d89dSTom Warren {
530f53c4e4bSStephen Warren 	struct tegra_mmc_priv *priv = mmc->priv;
5313f82d89dSTom Warren 	unsigned int mask;
532*6a474db4STom Warren 	debug(" tegra_mmc_init called\n");
5333f82d89dSTom Warren 
534f53c4e4bSStephen Warren 	tegra_mmc_reset(priv, mmc);
5353f82d89dSTom Warren 
536f53c4e4bSStephen Warren 	priv->version = readw(&priv->reg->hcver);
537f53c4e4bSStephen Warren 	debug("host version = %x\n", priv->version);
5383f82d89dSTom Warren 
5393f82d89dSTom Warren 	/* mask all */
540f53c4e4bSStephen Warren 	writel(0xffffffff, &priv->reg->norintstsen);
541f53c4e4bSStephen Warren 	writel(0xffffffff, &priv->reg->norintsigen);
5423f82d89dSTom Warren 
543f53c4e4bSStephen Warren 	writeb(0xe, &priv->reg->timeoutcon);	/* TMCLK * 2^27 */
5443f82d89dSTom Warren 	/*
5453f82d89dSTom Warren 	 * NORMAL Interrupt Status Enable Register init
5463f82d89dSTom Warren 	 * [5] ENSTABUFRDRDY : Buffer Read Ready Status Enable
5473f82d89dSTom Warren 	 * [4] ENSTABUFWTRDY : Buffer write Ready Status Enable
5483f82d89dSTom Warren 	 * [3] ENSTADMAINT   : DMA boundary interrupt
5493f82d89dSTom Warren 	 * [1] ENSTASTANSCMPLT : Transfre Complete Status Enable
5503f82d89dSTom Warren 	 * [0] ENSTACMDCMPLT : Command Complete Status Enable
5513f82d89dSTom Warren 	*/
552f53c4e4bSStephen Warren 	mask = readl(&priv->reg->norintstsen);
5533f82d89dSTom Warren 	mask &= ~(0xffff);
5543f82d89dSTom Warren 	mask |= (TEGRA_MMC_NORINTSTSEN_CMD_COMPLETE |
5553f82d89dSTom Warren 		 TEGRA_MMC_NORINTSTSEN_XFER_COMPLETE |
5563f82d89dSTom Warren 		 TEGRA_MMC_NORINTSTSEN_DMA_INTERRUPT |
5573f82d89dSTom Warren 		 TEGRA_MMC_NORINTSTSEN_BUFFER_WRITE_READY |
5583f82d89dSTom Warren 		 TEGRA_MMC_NORINTSTSEN_BUFFER_READ_READY);
559f53c4e4bSStephen Warren 	writel(mask, &priv->reg->norintstsen);
5603f82d89dSTom Warren 
5613f82d89dSTom Warren 	/*
5623f82d89dSTom Warren 	 * NORMAL Interrupt Signal Enable Register init
5633f82d89dSTom Warren 	 * [1] ENSTACMDCMPLT : Transfer Complete Signal Enable
5643f82d89dSTom Warren 	 */
565f53c4e4bSStephen Warren 	mask = readl(&priv->reg->norintsigen);
5663f82d89dSTom Warren 	mask &= ~(0xffff);
5673f82d89dSTom Warren 	mask |= TEGRA_MMC_NORINTSIGEN_XFER_COMPLETE;
568f53c4e4bSStephen Warren 	writel(mask, &priv->reg->norintsigen);
5693f82d89dSTom Warren 
5703f82d89dSTom Warren 	return 0;
5713f82d89dSTom Warren }
5723f82d89dSTom Warren 
57319d7bf3dSJeroen Hofstee static int tegra_mmc_getcd(struct mmc *mmc)
5743f82d89dSTom Warren {
575f53c4e4bSStephen Warren 	struct tegra_mmc_priv *priv = mmc->priv;
5763f82d89dSTom Warren 
57729f3e3f2STom Warren 	debug("tegra_mmc_getcd called\n");
5783f82d89dSTom Warren 
579f53c4e4bSStephen Warren 	if (dm_gpio_is_valid(&priv->cd_gpio))
580f53c4e4bSStephen Warren 		return dm_gpio_get_value(&priv->cd_gpio);
5813f82d89dSTom Warren 
5823f82d89dSTom Warren 	return 1;
5833f82d89dSTom Warren }
5843f82d89dSTom Warren 
585ab769f22SPantelis Antoniou static const struct mmc_ops tegra_mmc_ops = {
586ab769f22SPantelis Antoniou 	.send_cmd	= tegra_mmc_send_cmd,
587ab769f22SPantelis Antoniou 	.set_ios	= tegra_mmc_set_ios,
588*6a474db4STom Warren 	.init		= tegra_mmc_init,
589ab769f22SPantelis Antoniou 	.getcd		= tegra_mmc_getcd,
590ab769f22SPantelis Antoniou };
591ab769f22SPantelis Antoniou 
592*6a474db4STom Warren static int tegra_mmc_probe(struct udevice *dev)
5933f82d89dSTom Warren {
594*6a474db4STom Warren 	struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
595*6a474db4STom Warren 	struct tegra_mmc_priv *priv = dev_get_priv(dev);
596*6a474db4STom Warren 	int bus_width;
597c0493076SStephen Warren #ifdef CONFIG_TEGRA186
598c0493076SStephen Warren 	int ret;
599c0493076SStephen Warren #endif
6003f82d89dSTom Warren 
601f53c4e4bSStephen Warren 	priv->cfg.name = "Tegra SD/MMC";
602f53c4e4bSStephen Warren 	priv->cfg.ops = &tegra_mmc_ops;
6033f82d89dSTom Warren 
604*6a474db4STom Warren 	bus_width = fdtdec_get_int(gd->fdt_blob, dev->of_offset, "bus-width",
605*6a474db4STom Warren 				   1);
606*6a474db4STom Warren 
607f53c4e4bSStephen Warren 	priv->cfg.voltages = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195;
608f53c4e4bSStephen Warren 	priv->cfg.host_caps = 0;
609*6a474db4STom Warren 	if (bus_width == 8)
610f53c4e4bSStephen Warren 		priv->cfg.host_caps |= MMC_MODE_8BIT;
611*6a474db4STom Warren 	if (bus_width >= 4)
612f53c4e4bSStephen Warren 		priv->cfg.host_caps |= MMC_MODE_4BIT;
613f53c4e4bSStephen Warren 	priv->cfg.host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS;
6143f82d89dSTom Warren 
6153f82d89dSTom Warren 	/*
6163f82d89dSTom Warren 	 * min freq is for card identification, and is the highest
6173f82d89dSTom Warren 	 *  low-speed SDIO card frequency (actually 400KHz)
6183f82d89dSTom Warren 	 * max freq is highest HS eMMC clock as per the SD/MMC spec
6193f82d89dSTom Warren 	 *  (actually 52MHz)
6203f82d89dSTom Warren 	 */
621f53c4e4bSStephen Warren 	priv->cfg.f_min = 375000;
622f53c4e4bSStephen Warren 	priv->cfg.f_max = 48000000;
6233f82d89dSTom Warren 
624f53c4e4bSStephen Warren 	priv->cfg.b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
62593bfd616SPantelis Antoniou 
626*6a474db4STom Warren 	priv->reg = (void *)dev_get_addr(dev);
627c9aa831eSTom Warren 
628c0493076SStephen Warren #ifdef CONFIG_TEGRA186
629*6a474db4STom Warren 	ret = reset_get_by_name(dev, "sdhci", &priv->reset_ctl);
630c0493076SStephen Warren 	if (ret) {
631eb3f68afSStephen Warren 		debug("reset_get_by_name() failed: %d\n", ret);
632c0493076SStephen Warren 		return ret;
633c0493076SStephen Warren 	}
634*6a474db4STom Warren 	ret = clk_get_by_index(dev, 0, &priv->clk);
635c0493076SStephen Warren 	if (ret) {
636c0493076SStephen Warren 		debug("clk_get_by_index() failed: %d\n", ret);
637c0493076SStephen Warren 		return ret;
638c0493076SStephen Warren 	}
639*6a474db4STom Warren 
640*6a474db4STom Warren 	ret = reset_assert(&priv->reset_ctl);
641*6a474db4STom Warren 	if (ret)
642*6a474db4STom Warren 		return ret;
643*6a474db4STom Warren 	ret = clk_enable(&priv->clk);
644*6a474db4STom Warren 	if (ret)
645*6a474db4STom Warren 		return ret;
646*6a474db4STom Warren 	ret = clk_set_rate(&priv->clk, 20000000);
647*6a474db4STom Warren 	if (IS_ERR_VALUE(ret))
648*6a474db4STom Warren 		return ret;
649*6a474db4STom Warren 	ret = reset_deassert(&priv->reset_ctl);
650*6a474db4STom Warren 	if (ret)
651*6a474db4STom Warren 		return ret;
652c0493076SStephen Warren #else
653*6a474db4STom Warren 	priv->mmc_id = clock_decode_periph_id(gd->fdt_blob, dev->of_offset);
654f53c4e4bSStephen Warren 	if (priv->mmc_id == PERIPH_ID_NONE) {
655c9aa831eSTom Warren 		debug("%s: could not decode periph id\n", __func__);
656c9aa831eSTom Warren 		return -FDT_ERR_NOTFOUND;
657c9aa831eSTom Warren 	}
658c9aa831eSTom Warren 
659*6a474db4STom Warren 	clock_start_periph_pll(priv->mmc_id, CLOCK_ID_PERIPH, 20000000);
660*6a474db4STom Warren #endif
661c9aa831eSTom Warren 
662c9aa831eSTom Warren 	/* These GPIOs are optional */
663*6a474db4STom Warren 	gpio_request_by_name(dev, "cd-gpios", 0, &priv->cd_gpio,
6640347960bSSimon Glass 			     GPIOD_IS_IN);
665*6a474db4STom Warren 	gpio_request_by_name(dev, "wp-gpios", 0, &priv->wp_gpio,
6660347960bSSimon Glass 			     GPIOD_IS_IN);
667*6a474db4STom Warren 	gpio_request_by_name(dev, "power-gpios", 0,
668f53c4e4bSStephen Warren 			     &priv->pwr_gpio, GPIOD_IS_OUT);
669*6a474db4STom Warren 	if (dm_gpio_is_valid(&priv->pwr_gpio))
670*6a474db4STom Warren 		dm_gpio_set_value(&priv->pwr_gpio, 1);
671c9aa831eSTom Warren 
672*6a474db4STom Warren 	priv->mmc = mmc_create(&priv->cfg, priv);
673*6a474db4STom Warren 	if (priv->mmc == NULL)
674c9aa831eSTom Warren 		return -1;
675*6a474db4STom Warren 
676*6a474db4STom Warren 	priv->mmc->dev = dev;
677*6a474db4STom Warren 	upriv->mmc = priv->mmc;
678*6a474db4STom Warren 
679c9aa831eSTom Warren 	return 0;
680c9aa831eSTom Warren }
681c9aa831eSTom Warren 
682*6a474db4STom Warren static const struct udevice_id tegra_mmc_ids[] = {
683*6a474db4STom Warren 	{ .compatible = "nvidia,tegra20-sdhci" },
684*6a474db4STom Warren 	{ .compatible = "nvidia,tegra30-sdhci" },
685*6a474db4STom Warren 	{ .compatible = "nvidia,tegra114-sdhci" },
686*6a474db4STom Warren 	{ .compatible = "nvidia,tegra124-sdhci" },
687*6a474db4STom Warren 	{ .compatible = "nvidia,tegra210-sdhci" },
688*6a474db4STom Warren 	{ .compatible = "nvidia,tegra186-sdhci" },
689*6a474db4STom Warren 	{ }
690*6a474db4STom Warren };
691c9aa831eSTom Warren 
692*6a474db4STom Warren U_BOOT_DRIVER(tegra_mmc_drv) = {
693*6a474db4STom Warren 	.name		= "tegra_mmc",
694*6a474db4STom Warren 	.id		= UCLASS_MMC,
695*6a474db4STom Warren 	.of_match	= tegra_mmc_ids,
696*6a474db4STom Warren 	.probe		= tegra_mmc_probe,
697*6a474db4STom Warren 	.priv_auto_alloc_size = sizeof(struct tegra_mmc_priv),
698*6a474db4STom Warren };
699