xref: /rk3399_rockchip-uboot/drivers/mmc/sunxi_mmc.c (revision 034e226bc77e6b2137acaa5094d9886c8bc9a07e)
1e24ea55cSIan Campbell /*
2e24ea55cSIan Campbell  * (C) Copyright 2007-2011
3e24ea55cSIan Campbell  * Allwinner Technology Co., Ltd. <www.allwinnertech.com>
4e24ea55cSIan Campbell  * Aaron <leafy.myeh@allwinnertech.com>
5e24ea55cSIan Campbell  *
6e24ea55cSIan Campbell  * MMC driver for allwinner sunxi platform.
7e24ea55cSIan Campbell  *
8e24ea55cSIan Campbell  * SPDX-License-Identifier:	GPL-2.0+
9e24ea55cSIan Campbell  */
10e24ea55cSIan Campbell 
11e24ea55cSIan Campbell #include <common.h>
1290641f82SHans de Goede #include <errno.h>
13e24ea55cSIan Campbell #include <malloc.h>
14e24ea55cSIan Campbell #include <mmc.h>
15e24ea55cSIan Campbell #include <asm/io.h>
16e24ea55cSIan Campbell #include <asm/arch/clock.h>
17e24ea55cSIan Campbell #include <asm/arch/cpu.h>
18cd82113aSHans de Goede #include <asm/arch/gpio.h>
19e24ea55cSIan Campbell #include <asm/arch/mmc.h>
20cd82113aSHans de Goede #include <asm-generic/gpio.h>
21e24ea55cSIan Campbell 
22e3c794e2SSimon Glass struct sunxi_mmc_priv {
23e24ea55cSIan Campbell 	unsigned mmc_no;
24e24ea55cSIan Campbell 	uint32_t *mclkreg;
25e24ea55cSIan Campbell 	unsigned fatal_err;
26e24ea55cSIan Campbell 	struct sunxi_mmc *reg;
27e24ea55cSIan Campbell 	struct mmc_config cfg;
28e24ea55cSIan Campbell };
29e24ea55cSIan Campbell 
30e24ea55cSIan Campbell /* support 4 mmc hosts */
31e3c794e2SSimon Glass struct sunxi_mmc_priv mmc_host[4];
32e24ea55cSIan Campbell 
33967325feSHans de Goede static int sunxi_mmc_getcd_gpio(int sdc_no)
34967325feSHans de Goede {
35967325feSHans de Goede 	switch (sdc_no) {
36967325feSHans de Goede 	case 0: return sunxi_name_to_gpio(CONFIG_MMC0_CD_PIN);
37967325feSHans de Goede 	case 1: return sunxi_name_to_gpio(CONFIG_MMC1_CD_PIN);
38967325feSHans de Goede 	case 2: return sunxi_name_to_gpio(CONFIG_MMC2_CD_PIN);
39967325feSHans de Goede 	case 3: return sunxi_name_to_gpio(CONFIG_MMC3_CD_PIN);
40967325feSHans de Goede 	}
4190641f82SHans de Goede 	return -EINVAL;
42967325feSHans de Goede }
43967325feSHans de Goede 
44e24ea55cSIan Campbell static int mmc_resource_init(int sdc_no)
45e24ea55cSIan Campbell {
463f5af12aSSimon Glass 	struct sunxi_mmc_priv *priv = &mmc_host[sdc_no];
47e24ea55cSIan Campbell 	struct sunxi_ccm_reg *ccm = (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
48967325feSHans de Goede 	int cd_pin, ret = 0;
49e24ea55cSIan Campbell 
50e24ea55cSIan Campbell 	debug("init mmc %d resource\n", sdc_no);
51e24ea55cSIan Campbell 
52e24ea55cSIan Campbell 	switch (sdc_no) {
53e24ea55cSIan Campbell 	case 0:
543f5af12aSSimon Glass 		priv->reg = (struct sunxi_mmc *)SUNXI_MMC0_BASE;
553f5af12aSSimon Glass 		priv->mclkreg = &ccm->sd0_clk_cfg;
56e24ea55cSIan Campbell 		break;
57e24ea55cSIan Campbell 	case 1:
583f5af12aSSimon Glass 		priv->reg = (struct sunxi_mmc *)SUNXI_MMC1_BASE;
593f5af12aSSimon Glass 		priv->mclkreg = &ccm->sd1_clk_cfg;
60e24ea55cSIan Campbell 		break;
61e24ea55cSIan Campbell 	case 2:
623f5af12aSSimon Glass 		priv->reg = (struct sunxi_mmc *)SUNXI_MMC2_BASE;
633f5af12aSSimon Glass 		priv->mclkreg = &ccm->sd2_clk_cfg;
64e24ea55cSIan Campbell 		break;
65e24ea55cSIan Campbell 	case 3:
663f5af12aSSimon Glass 		priv->reg = (struct sunxi_mmc *)SUNXI_MMC3_BASE;
673f5af12aSSimon Glass 		priv->mclkreg = &ccm->sd3_clk_cfg;
68e24ea55cSIan Campbell 		break;
69e24ea55cSIan Campbell 	default:
70e24ea55cSIan Campbell 		printf("Wrong mmc number %d\n", sdc_no);
71e24ea55cSIan Campbell 		return -1;
72e24ea55cSIan Campbell 	}
733f5af12aSSimon Glass 	priv->mmc_no = sdc_no;
74e24ea55cSIan Campbell 
75967325feSHans de Goede 	cd_pin = sunxi_mmc_getcd_gpio(sdc_no);
7690641f82SHans de Goede 	if (cd_pin >= 0) {
77967325feSHans de Goede 		ret = gpio_request(cd_pin, "mmc_cd");
781c09fa38SHans de Goede 		if (!ret) {
791c09fa38SHans de Goede 			sunxi_gpio_set_pull(cd_pin, SUNXI_GPIO_PULL_UP);
80b0c4ae1aSAxel Lin 			ret = gpio_direction_input(cd_pin);
81b0c4ae1aSAxel Lin 		}
821c09fa38SHans de Goede 	}
83967325feSHans de Goede 
84967325feSHans de Goede 	return ret;
85e24ea55cSIan Campbell }
86e24ea55cSIan Campbell 
873f5af12aSSimon Glass static int mmc_set_mod_clk(struct sunxi_mmc_priv *priv, unsigned int hz)
88fc3a8325SHans de Goede {
89fc3a8325SHans de Goede 	unsigned int pll, pll_hz, div, n, oclk_dly, sclk_dly;
90fc3a8325SHans de Goede 
91fc3a8325SHans de Goede 	if (hz <= 24000000) {
92fc3a8325SHans de Goede 		pll = CCM_MMC_CTRL_OSCM24;
93fc3a8325SHans de Goede 		pll_hz = 24000000;
94fc3a8325SHans de Goede 	} else {
95daf22636SHans de Goede #ifdef CONFIG_MACH_SUN9I
96daf22636SHans de Goede 		pll = CCM_MMC_CTRL_PLL_PERIPH0;
97daf22636SHans de Goede 		pll_hz = clock_get_pll4_periph0();
98daf22636SHans de Goede #else
99fc3a8325SHans de Goede 		pll = CCM_MMC_CTRL_PLL6;
100fc3a8325SHans de Goede 		pll_hz = clock_get_pll6();
101daf22636SHans de Goede #endif
102fc3a8325SHans de Goede 	}
103fc3a8325SHans de Goede 
104fc3a8325SHans de Goede 	div = pll_hz / hz;
105fc3a8325SHans de Goede 	if (pll_hz % hz)
106fc3a8325SHans de Goede 		div++;
107fc3a8325SHans de Goede 
108fc3a8325SHans de Goede 	n = 0;
109fc3a8325SHans de Goede 	while (div > 16) {
110fc3a8325SHans de Goede 		n++;
111fc3a8325SHans de Goede 		div = (div + 1) / 2;
112fc3a8325SHans de Goede 	}
113fc3a8325SHans de Goede 
114fc3a8325SHans de Goede 	if (n > 3) {
1153f5af12aSSimon Glass 		printf("mmc %u error cannot set clock to %u\n", priv->mmc_no,
1163f5af12aSSimon Glass 		       hz);
117fc3a8325SHans de Goede 		return -1;
118fc3a8325SHans de Goede 	}
119fc3a8325SHans de Goede 
120fc3a8325SHans de Goede 	/* determine delays */
121fc3a8325SHans de Goede 	if (hz <= 400000) {
122fc3a8325SHans de Goede 		oclk_dly = 0;
123be90974cSHans de Goede 		sclk_dly = 0;
124fc3a8325SHans de Goede 	} else if (hz <= 25000000) {
125fc3a8325SHans de Goede 		oclk_dly = 0;
126fc3a8325SHans de Goede 		sclk_dly = 5;
127be90974cSHans de Goede #ifdef CONFIG_MACH_SUN9I
128fc3a8325SHans de Goede 	} else if (hz <= 50000000) {
129be90974cSHans de Goede 		oclk_dly = 5;
130be90974cSHans de Goede 		sclk_dly = 4;
131fc3a8325SHans de Goede 	} else {
132fc3a8325SHans de Goede 		/* hz > 50000000 */
133fc3a8325SHans de Goede 		oclk_dly = 2;
134fc3a8325SHans de Goede 		sclk_dly = 4;
135be90974cSHans de Goede #else
136be90974cSHans de Goede 	} else if (hz <= 50000000) {
137be90974cSHans de Goede 		oclk_dly = 3;
138be90974cSHans de Goede 		sclk_dly = 4;
139be90974cSHans de Goede 	} else {
140be90974cSHans de Goede 		/* hz > 50000000 */
141be90974cSHans de Goede 		oclk_dly = 1;
142be90974cSHans de Goede 		sclk_dly = 4;
143be90974cSHans de Goede #endif
144fc3a8325SHans de Goede 	}
145fc3a8325SHans de Goede 
146fc3a8325SHans de Goede 	writel(CCM_MMC_CTRL_ENABLE | pll | CCM_MMC_CTRL_SCLK_DLY(sclk_dly) |
147fc3a8325SHans de Goede 	       CCM_MMC_CTRL_N(n) | CCM_MMC_CTRL_OCLK_DLY(oclk_dly) |
1483f5af12aSSimon Glass 	       CCM_MMC_CTRL_M(div), priv->mclkreg);
149fc3a8325SHans de Goede 
150fc3a8325SHans de Goede 	debug("mmc %u set mod-clk req %u parent %u n %u m %u rate %u\n",
1513f5af12aSSimon Glass 	      priv->mmc_no, hz, pll_hz, 1u << n, div, pll_hz / (1u << n) / div);
152fc3a8325SHans de Goede 
153fc3a8325SHans de Goede 	return 0;
154fc3a8325SHans de Goede }
155fc3a8325SHans de Goede 
156e24ea55cSIan Campbell static int mmc_clk_io_on(int sdc_no)
157e24ea55cSIan Campbell {
1583f5af12aSSimon Glass 	struct sunxi_mmc_priv *priv = &mmc_host[sdc_no];
159e24ea55cSIan Campbell 	struct sunxi_ccm_reg *ccm = (struct sunxi_ccm_reg *)SUNXI_CCM_BASE;
160e24ea55cSIan Campbell 
161e24ea55cSIan Campbell 	debug("init mmc %d clock and io\n", sdc_no);
162e24ea55cSIan Campbell 
163e24ea55cSIan Campbell 	/* config ahb clock */
164e24ea55cSIan Campbell 	setbits_le32(&ccm->ahb_gate0, 1 << AHB_GATE_OFFSET_MMC(sdc_no));
165e24ea55cSIan Campbell 
16644d8ae5bSHans de Goede #ifdef CONFIG_SUNXI_GEN_SUN6I
1671d1bd42eSHans de Goede 	/* unassert reset */
1681d1bd42eSHans de Goede 	setbits_le32(&ccm->ahb_reset0_cfg, 1 << AHB_RESET_OFFSET_MMC(sdc_no));
1691d1bd42eSHans de Goede #endif
170daf22636SHans de Goede #if defined(CONFIG_MACH_SUN9I)
171daf22636SHans de Goede 	/* sun9i has a mmc-common module, also set the gate and reset there */
172daf22636SHans de Goede 	writel(SUNXI_MMC_COMMON_CLK_GATE | SUNXI_MMC_COMMON_RESET,
173daf22636SHans de Goede 	       SUNXI_MMC_COMMON_BASE + 4 * sdc_no);
174daf22636SHans de Goede #endif
1751d1bd42eSHans de Goede 
1763f5af12aSSimon Glass 	return mmc_set_mod_clk(priv, 24000000);
177e24ea55cSIan Campbell }
178e24ea55cSIan Campbell 
179*034e226bSSimon Glass static int mmc_update_clk(struct sunxi_mmc_priv *priv)
180e24ea55cSIan Campbell {
181e24ea55cSIan Campbell 	unsigned int cmd;
182e24ea55cSIan Campbell 	unsigned timeout_msecs = 2000;
183e24ea55cSIan Campbell 
184e24ea55cSIan Campbell 	cmd = SUNXI_MMC_CMD_START |
185e24ea55cSIan Campbell 	      SUNXI_MMC_CMD_UPCLK_ONLY |
186e24ea55cSIan Campbell 	      SUNXI_MMC_CMD_WAIT_PRE_OVER;
1873f5af12aSSimon Glass 	writel(cmd, &priv->reg->cmd);
1883f5af12aSSimon Glass 	while (readl(&priv->reg->cmd) & SUNXI_MMC_CMD_START) {
189e24ea55cSIan Campbell 		if (!timeout_msecs--)
190e24ea55cSIan Campbell 			return -1;
191e24ea55cSIan Campbell 		udelay(1000);
192e24ea55cSIan Campbell 	}
193e24ea55cSIan Campbell 
194e24ea55cSIan Campbell 	/* clock update sets various irq status bits, clear these */
1953f5af12aSSimon Glass 	writel(readl(&priv->reg->rint), &priv->reg->rint);
196e24ea55cSIan Campbell 
197e24ea55cSIan Campbell 	return 0;
198e24ea55cSIan Campbell }
199e24ea55cSIan Campbell 
200*034e226bSSimon Glass static int mmc_config_clock(struct sunxi_mmc_priv *priv, struct mmc *mmc)
201e24ea55cSIan Campbell {
2023f5af12aSSimon Glass 	unsigned rval = readl(&priv->reg->clkcr);
203e24ea55cSIan Campbell 
204e24ea55cSIan Campbell 	/* Disable Clock */
205e24ea55cSIan Campbell 	rval &= ~SUNXI_MMC_CLK_ENABLE;
2063f5af12aSSimon Glass 	writel(rval, &priv->reg->clkcr);
207*034e226bSSimon Glass 	if (mmc_update_clk(priv))
208e24ea55cSIan Campbell 		return -1;
209e24ea55cSIan Campbell 
210fc3a8325SHans de Goede 	/* Set mod_clk to new rate */
2113f5af12aSSimon Glass 	if (mmc_set_mod_clk(priv, mmc->clock))
212e24ea55cSIan Campbell 		return -1;
213fc3a8325SHans de Goede 
214fc3a8325SHans de Goede 	/* Clear internal divider */
215fc3a8325SHans de Goede 	rval &= ~SUNXI_MMC_CLK_DIVIDER_MASK;
2163f5af12aSSimon Glass 	writel(rval, &priv->reg->clkcr);
217fc3a8325SHans de Goede 
218e24ea55cSIan Campbell 	/* Re-enable Clock */
219e24ea55cSIan Campbell 	rval |= SUNXI_MMC_CLK_ENABLE;
2203f5af12aSSimon Glass 	writel(rval, &priv->reg->clkcr);
221*034e226bSSimon Glass 	if (mmc_update_clk(priv))
222e24ea55cSIan Campbell 		return -1;
223e24ea55cSIan Campbell 
224e24ea55cSIan Campbell 	return 0;
225e24ea55cSIan Campbell }
226e24ea55cSIan Campbell 
227*034e226bSSimon Glass static int sunxi_mmc_set_ios_common(struct sunxi_mmc_priv *priv,
228*034e226bSSimon Glass 				    struct mmc *mmc)
229e24ea55cSIan Campbell {
230fc3a8325SHans de Goede 	debug("set ios: bus_width: %x, clock: %d\n",
231fc3a8325SHans de Goede 	      mmc->bus_width, mmc->clock);
232e24ea55cSIan Campbell 
233e24ea55cSIan Campbell 	/* Change clock first */
234*034e226bSSimon Glass 	if (mmc->clock && mmc_config_clock(priv, mmc) != 0) {
2353f5af12aSSimon Glass 		priv->fatal_err = 1;
23607b0b9c0SJaehoon Chung 		return -EINVAL;
237e24ea55cSIan Campbell 	}
238e24ea55cSIan Campbell 
239e24ea55cSIan Campbell 	/* Change bus width */
240e24ea55cSIan Campbell 	if (mmc->bus_width == 8)
2413f5af12aSSimon Glass 		writel(0x2, &priv->reg->width);
242e24ea55cSIan Campbell 	else if (mmc->bus_width == 4)
2433f5af12aSSimon Glass 		writel(0x1, &priv->reg->width);
244e24ea55cSIan Campbell 	else
2453f5af12aSSimon Glass 		writel(0x0, &priv->reg->width);
24607b0b9c0SJaehoon Chung 
24707b0b9c0SJaehoon Chung 	return 0;
248e24ea55cSIan Campbell }
249e24ea55cSIan Campbell 
2505abdb156SSiarhei Siamashka static int sunxi_mmc_core_init(struct mmc *mmc)
251e24ea55cSIan Campbell {
2523f5af12aSSimon Glass 	struct sunxi_mmc_priv *priv = mmc->priv;
253e24ea55cSIan Campbell 
254e24ea55cSIan Campbell 	/* Reset controller */
2553f5af12aSSimon Glass 	writel(SUNXI_MMC_GCTRL_RESET, &priv->reg->gctrl);
256b6ae6765SHans de Goede 	udelay(1000);
257e24ea55cSIan Campbell 
258e24ea55cSIan Campbell 	return 0;
259e24ea55cSIan Campbell }
260e24ea55cSIan Campbell 
261*034e226bSSimon Glass static int mmc_trans_data_by_cpu(struct sunxi_mmc_priv *priv, struct mmc *mmc,
262*034e226bSSimon Glass 				 struct mmc_data *data)
263e24ea55cSIan Campbell {
264e24ea55cSIan Campbell 	const int reading = !!(data->flags & MMC_DATA_READ);
265e24ea55cSIan Campbell 	const uint32_t status_bit = reading ? SUNXI_MMC_STATUS_FIFO_EMPTY :
266e24ea55cSIan Campbell 					      SUNXI_MMC_STATUS_FIFO_FULL;
267e24ea55cSIan Campbell 	unsigned i;
268e24ea55cSIan Campbell 	unsigned *buff = (unsigned int *)(reading ? data->dest : data->src);
26928f69b9aSYousong Zhou 	unsigned byte_cnt = data->blocksize * data->blocks;
27026c0c157STobias Doerffel 	unsigned timeout_usecs = (byte_cnt >> 8) * 1000;
27126c0c157STobias Doerffel 	if (timeout_usecs < 2000000)
27226c0c157STobias Doerffel 		timeout_usecs = 2000000;
273e24ea55cSIan Campbell 
274b6ae6765SHans de Goede 	/* Always read / write data through the CPU */
2753f5af12aSSimon Glass 	setbits_le32(&priv->reg->gctrl, SUNXI_MMC_GCTRL_ACCESS_BY_AHB);
276b6ae6765SHans de Goede 
277e24ea55cSIan Campbell 	for (i = 0; i < (byte_cnt >> 2); i++) {
2783f5af12aSSimon Glass 		while (readl(&priv->reg->status) & status_bit) {
27926c0c157STobias Doerffel 			if (!timeout_usecs--)
280e24ea55cSIan Campbell 				return -1;
28126c0c157STobias Doerffel 			udelay(1);
282e24ea55cSIan Campbell 		}
283e24ea55cSIan Campbell 
284e24ea55cSIan Campbell 		if (reading)
2853f5af12aSSimon Glass 			buff[i] = readl(&priv->reg->fifo);
286e24ea55cSIan Campbell 		else
2873f5af12aSSimon Glass 			writel(buff[i], &priv->reg->fifo);
288e24ea55cSIan Campbell 	}
289e24ea55cSIan Campbell 
290e24ea55cSIan Campbell 	return 0;
291e24ea55cSIan Campbell }
292e24ea55cSIan Campbell 
293*034e226bSSimon Glass static int mmc_rint_wait(struct sunxi_mmc_priv *priv, struct mmc *mmc,
294*034e226bSSimon Glass 			 uint timeout_msecs, uint done_bit, const char *what)
295e24ea55cSIan Campbell {
296e24ea55cSIan Campbell 	unsigned int status;
297e24ea55cSIan Campbell 
298e24ea55cSIan Campbell 	do {
2993f5af12aSSimon Glass 		status = readl(&priv->reg->rint);
300e24ea55cSIan Campbell 		if (!timeout_msecs-- ||
301e24ea55cSIan Campbell 		    (status & SUNXI_MMC_RINT_INTERRUPT_ERROR_BIT)) {
302e24ea55cSIan Campbell 			debug("%s timeout %x\n", what,
303e24ea55cSIan Campbell 			      status & SUNXI_MMC_RINT_INTERRUPT_ERROR_BIT);
304915ffa52SJaehoon Chung 			return -ETIMEDOUT;
305e24ea55cSIan Campbell 		}
306e24ea55cSIan Campbell 		udelay(1000);
307e24ea55cSIan Campbell 	} while (!(status & done_bit));
308e24ea55cSIan Campbell 
309e24ea55cSIan Campbell 	return 0;
310e24ea55cSIan Campbell }
311e24ea55cSIan Campbell 
312*034e226bSSimon Glass static int sunxi_mmc_send_cmd_common(struct sunxi_mmc_priv *priv,
313*034e226bSSimon Glass 				     struct mmc *mmc, struct mmc_cmd *cmd,
314e24ea55cSIan Campbell 				     struct mmc_data *data)
315e24ea55cSIan Campbell {
316e24ea55cSIan Campbell 	unsigned int cmdval = SUNXI_MMC_CMD_START;
317e24ea55cSIan Campbell 	unsigned int timeout_msecs;
318e24ea55cSIan Campbell 	int error = 0;
319e24ea55cSIan Campbell 	unsigned int status = 0;
320e24ea55cSIan Campbell 	unsigned int bytecnt = 0;
321e24ea55cSIan Campbell 
3223f5af12aSSimon Glass 	if (priv->fatal_err)
323e24ea55cSIan Campbell 		return -1;
324e24ea55cSIan Campbell 	if (cmd->resp_type & MMC_RSP_BUSY)
325e24ea55cSIan Campbell 		debug("mmc cmd %d check rsp busy\n", cmd->cmdidx);
326e24ea55cSIan Campbell 	if (cmd->cmdidx == 12)
327e24ea55cSIan Campbell 		return 0;
328e24ea55cSIan Campbell 
329e24ea55cSIan Campbell 	if (!cmd->cmdidx)
330e24ea55cSIan Campbell 		cmdval |= SUNXI_MMC_CMD_SEND_INIT_SEQ;
331e24ea55cSIan Campbell 	if (cmd->resp_type & MMC_RSP_PRESENT)
332e24ea55cSIan Campbell 		cmdval |= SUNXI_MMC_CMD_RESP_EXPIRE;
333e24ea55cSIan Campbell 	if (cmd->resp_type & MMC_RSP_136)
334e24ea55cSIan Campbell 		cmdval |= SUNXI_MMC_CMD_LONG_RESPONSE;
335e24ea55cSIan Campbell 	if (cmd->resp_type & MMC_RSP_CRC)
336e24ea55cSIan Campbell 		cmdval |= SUNXI_MMC_CMD_CHK_RESPONSE_CRC;
337e24ea55cSIan Campbell 
338e24ea55cSIan Campbell 	if (data) {
3390ea5a04fSAlexander Graf 		if ((u32)(long)data->dest & 0x3) {
340e24ea55cSIan Campbell 			error = -1;
341e24ea55cSIan Campbell 			goto out;
342e24ea55cSIan Campbell 		}
343e24ea55cSIan Campbell 
344e24ea55cSIan Campbell 		cmdval |= SUNXI_MMC_CMD_DATA_EXPIRE|SUNXI_MMC_CMD_WAIT_PRE_OVER;
345e24ea55cSIan Campbell 		if (data->flags & MMC_DATA_WRITE)
346e24ea55cSIan Campbell 			cmdval |= SUNXI_MMC_CMD_WRITE;
347e24ea55cSIan Campbell 		if (data->blocks > 1)
348e24ea55cSIan Campbell 			cmdval |= SUNXI_MMC_CMD_AUTO_STOP;
3493f5af12aSSimon Glass 		writel(data->blocksize, &priv->reg->blksz);
3503f5af12aSSimon Glass 		writel(data->blocks * data->blocksize, &priv->reg->bytecnt);
351e24ea55cSIan Campbell 	}
352e24ea55cSIan Campbell 
3533f5af12aSSimon Glass 	debug("mmc %d, cmd %d(0x%08x), arg 0x%08x\n", priv->mmc_no,
354e24ea55cSIan Campbell 	      cmd->cmdidx, cmdval | cmd->cmdidx, cmd->cmdarg);
3553f5af12aSSimon Glass 	writel(cmd->cmdarg, &priv->reg->arg);
356e24ea55cSIan Campbell 
357e24ea55cSIan Campbell 	if (!data)
3583f5af12aSSimon Glass 		writel(cmdval | cmd->cmdidx, &priv->reg->cmd);
359e24ea55cSIan Campbell 
360e24ea55cSIan Campbell 	/*
361e24ea55cSIan Campbell 	 * transfer data and check status
362e24ea55cSIan Campbell 	 * STATREG[2] : FIFO empty
363e24ea55cSIan Campbell 	 * STATREG[3] : FIFO full
364e24ea55cSIan Campbell 	 */
365e24ea55cSIan Campbell 	if (data) {
366e24ea55cSIan Campbell 		int ret = 0;
367e24ea55cSIan Campbell 
368e24ea55cSIan Campbell 		bytecnt = data->blocksize * data->blocks;
369e24ea55cSIan Campbell 		debug("trans data %d bytes\n", bytecnt);
3703f5af12aSSimon Glass 		writel(cmdval | cmd->cmdidx, &priv->reg->cmd);
371*034e226bSSimon Glass 		ret = mmc_trans_data_by_cpu(priv, mmc, data);
372e24ea55cSIan Campbell 		if (ret) {
3733f5af12aSSimon Glass 			error = readl(&priv->reg->rint) &
374e24ea55cSIan Campbell 				SUNXI_MMC_RINT_INTERRUPT_ERROR_BIT;
375915ffa52SJaehoon Chung 			error = -ETIMEDOUT;
376e24ea55cSIan Campbell 			goto out;
377e24ea55cSIan Campbell 		}
378e24ea55cSIan Campbell 	}
379e24ea55cSIan Campbell 
380*034e226bSSimon Glass 	error = mmc_rint_wait(priv, mmc, 1000, SUNXI_MMC_RINT_COMMAND_DONE,
381*034e226bSSimon Glass 			      "cmd");
382e24ea55cSIan Campbell 	if (error)
383e24ea55cSIan Campbell 		goto out;
384e24ea55cSIan Campbell 
385e24ea55cSIan Campbell 	if (data) {
386b6ae6765SHans de Goede 		timeout_msecs = 120;
387e24ea55cSIan Campbell 		debug("cacl timeout %x msec\n", timeout_msecs);
388*034e226bSSimon Glass 		error = mmc_rint_wait(priv, mmc, timeout_msecs,
389e24ea55cSIan Campbell 				      data->blocks > 1 ?
390e24ea55cSIan Campbell 				      SUNXI_MMC_RINT_AUTO_COMMAND_DONE :
391e24ea55cSIan Campbell 				      SUNXI_MMC_RINT_DATA_OVER,
392e24ea55cSIan Campbell 				      "data");
393e24ea55cSIan Campbell 		if (error)
394e24ea55cSIan Campbell 			goto out;
395e24ea55cSIan Campbell 	}
396e24ea55cSIan Campbell 
397e24ea55cSIan Campbell 	if (cmd->resp_type & MMC_RSP_BUSY) {
398e24ea55cSIan Campbell 		timeout_msecs = 2000;
399e24ea55cSIan Campbell 		do {
4003f5af12aSSimon Glass 			status = readl(&priv->reg->status);
401e24ea55cSIan Campbell 			if (!timeout_msecs--) {
402e24ea55cSIan Campbell 				debug("busy timeout\n");
403915ffa52SJaehoon Chung 				error = -ETIMEDOUT;
404e24ea55cSIan Campbell 				goto out;
405e24ea55cSIan Campbell 			}
406e24ea55cSIan Campbell 			udelay(1000);
407e24ea55cSIan Campbell 		} while (status & SUNXI_MMC_STATUS_CARD_DATA_BUSY);
408e24ea55cSIan Campbell 	}
409e24ea55cSIan Campbell 
410e24ea55cSIan Campbell 	if (cmd->resp_type & MMC_RSP_136) {
4113f5af12aSSimon Glass 		cmd->response[0] = readl(&priv->reg->resp3);
4123f5af12aSSimon Glass 		cmd->response[1] = readl(&priv->reg->resp2);
4133f5af12aSSimon Glass 		cmd->response[2] = readl(&priv->reg->resp1);
4143f5af12aSSimon Glass 		cmd->response[3] = readl(&priv->reg->resp0);
415e24ea55cSIan Campbell 		debug("mmc resp 0x%08x 0x%08x 0x%08x 0x%08x\n",
416e24ea55cSIan Campbell 		      cmd->response[3], cmd->response[2],
417e24ea55cSIan Campbell 		      cmd->response[1], cmd->response[0]);
418e24ea55cSIan Campbell 	} else {
4193f5af12aSSimon Glass 		cmd->response[0] = readl(&priv->reg->resp0);
420e24ea55cSIan Campbell 		debug("mmc resp 0x%08x\n", cmd->response[0]);
421e24ea55cSIan Campbell 	}
422e24ea55cSIan Campbell out:
423e24ea55cSIan Campbell 	if (error < 0) {
4243f5af12aSSimon Glass 		writel(SUNXI_MMC_GCTRL_RESET, &priv->reg->gctrl);
425*034e226bSSimon Glass 		mmc_update_clk(priv);
426e24ea55cSIan Campbell 	}
4273f5af12aSSimon Glass 	writel(0xffffffff, &priv->reg->rint);
4283f5af12aSSimon Glass 	writel(readl(&priv->reg->gctrl) | SUNXI_MMC_GCTRL_FIFO_RESET,
4293f5af12aSSimon Glass 	       &priv->reg->gctrl);
430e24ea55cSIan Campbell 
431e24ea55cSIan Campbell 	return error;
432e24ea55cSIan Campbell }
433e24ea55cSIan Campbell 
434*034e226bSSimon Glass static int sunxi_mmc_set_ios_legacy(struct mmc *mmc)
435*034e226bSSimon Glass {
436*034e226bSSimon Glass 	struct sunxi_mmc_priv *priv = mmc->priv;
437*034e226bSSimon Glass 
438*034e226bSSimon Glass 	return sunxi_mmc_set_ios_common(priv, mmc);
439*034e226bSSimon Glass }
440*034e226bSSimon Glass 
441*034e226bSSimon Glass static int sunxi_mmc_send_cmd_legacy(struct mmc *mmc, struct mmc_cmd *cmd,
442*034e226bSSimon Glass 				     struct mmc_data *data)
443*034e226bSSimon Glass {
444*034e226bSSimon Glass 	struct sunxi_mmc_priv *priv = mmc->priv;
445*034e226bSSimon Glass 
446*034e226bSSimon Glass 	return sunxi_mmc_send_cmd_common(priv, mmc, cmd, data);
447*034e226bSSimon Glass }
448*034e226bSSimon Glass 
449*034e226bSSimon Glass static int sunxi_mmc_getcd_legacy(struct mmc *mmc)
450cd82113aSHans de Goede {
4513f5af12aSSimon Glass 	struct sunxi_mmc_priv *priv = mmc->priv;
452967325feSHans de Goede 	int cd_pin;
453cd82113aSHans de Goede 
4543f5af12aSSimon Glass 	cd_pin = sunxi_mmc_getcd_gpio(priv->mmc_no);
45590641f82SHans de Goede 	if (cd_pin < 0)
456cd82113aSHans de Goede 		return 1;
457cd82113aSHans de Goede 
458b0c4ae1aSAxel Lin 	return !gpio_get_value(cd_pin);
459cd82113aSHans de Goede }
460cd82113aSHans de Goede 
461e24ea55cSIan Campbell static const struct mmc_ops sunxi_mmc_ops = {
462*034e226bSSimon Glass 	.send_cmd	= sunxi_mmc_send_cmd_legacy,
463*034e226bSSimon Glass 	.set_ios	= sunxi_mmc_set_ios_legacy,
4645abdb156SSiarhei Siamashka 	.init		= sunxi_mmc_core_init,
465*034e226bSSimon Glass 	.getcd		= sunxi_mmc_getcd_legacy,
466e24ea55cSIan Campbell };
467e24ea55cSIan Campbell 
468e79c7c88SHans de Goede struct mmc *sunxi_mmc_init(int sdc_no)
469e24ea55cSIan Campbell {
470*034e226bSSimon Glass 	struct sunxi_mmc_priv *priv = &mmc_host[sdc_no];
471*034e226bSSimon Glass 	struct mmc_config *cfg = &priv->cfg;
472e24ea55cSIan Campbell 
473*034e226bSSimon Glass 	memset(priv, '\0', sizeof(struct sunxi_mmc_priv));
474e24ea55cSIan Campbell 
475e24ea55cSIan Campbell 	cfg->name = "SUNXI SD/MMC";
476e24ea55cSIan Campbell 	cfg->ops  = &sunxi_mmc_ops;
477e24ea55cSIan Campbell 
478e24ea55cSIan Campbell 	cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34;
479e24ea55cSIan Campbell 	cfg->host_caps = MMC_MODE_4BIT;
480fb013184SMaxime Ripard #if defined(CONFIG_MACH_SUN50I) || defined(CONFIG_MACH_SUN8I)
481d96ebc46SSiarhei Siamashka 	if (sdc_no == 2)
482d96ebc46SSiarhei Siamashka 		cfg->host_caps = MMC_MODE_8BIT;
483d96ebc46SSiarhei Siamashka #endif
4845a20397bSRob Herring 	cfg->host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS;
485e24ea55cSIan Campbell 	cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
486e24ea55cSIan Campbell 
487e24ea55cSIan Campbell 	cfg->f_min = 400000;
488e24ea55cSIan Campbell 	cfg->f_max = 52000000;
489e24ea55cSIan Campbell 
490967325feSHans de Goede 	if (mmc_resource_init(sdc_no) != 0)
491967325feSHans de Goede 		return NULL;
492967325feSHans de Goede 
493e24ea55cSIan Campbell 	mmc_clk_io_on(sdc_no);
494e24ea55cSIan Campbell 
495*034e226bSSimon Glass 	return mmc_create(cfg, mmc_host);
496e24ea55cSIan Campbell }
497