xref: /rk3399_rockchip-uboot/drivers/mmc/stm32_sdmmc2.c (revision f1ba13f8e2acf648740a4a8a3594509a3e16b3aa)
1*f1ba13f8SMasahiro Yamada /*
2*f1ba13f8SMasahiro Yamada  * Copyright (C) 2017, STMicroelectronics - All Rights Reserved
3*f1ba13f8SMasahiro Yamada  * Author(s): Patrice Chotard, <patrice.chotard@st.com> for STMicroelectronics.
4*f1ba13f8SMasahiro Yamada  *
5*f1ba13f8SMasahiro Yamada  * SPDX-License-Identifier:	GPL-2.0+
6*f1ba13f8SMasahiro Yamada  */
7*f1ba13f8SMasahiro Yamada 
8*f1ba13f8SMasahiro Yamada #include <common.h>
9*f1ba13f8SMasahiro Yamada #include <clk.h>
10*f1ba13f8SMasahiro Yamada #include <dm.h>
11*f1ba13f8SMasahiro Yamada #include <fdtdec.h>
12*f1ba13f8SMasahiro Yamada #include <linux/libfdt.h>
13*f1ba13f8SMasahiro Yamada #include <mmc.h>
14*f1ba13f8SMasahiro Yamada #include <reset.h>
15*f1ba13f8SMasahiro Yamada #include <asm/io.h>
16*f1ba13f8SMasahiro Yamada #include <asm/gpio.h>
17*f1ba13f8SMasahiro Yamada #include <linux/iopoll.h>
18*f1ba13f8SMasahiro Yamada 
19*f1ba13f8SMasahiro Yamada struct stm32_sdmmc2_plat {
20*f1ba13f8SMasahiro Yamada 	struct mmc_config cfg;
21*f1ba13f8SMasahiro Yamada 	struct mmc mmc;
22*f1ba13f8SMasahiro Yamada };
23*f1ba13f8SMasahiro Yamada 
24*f1ba13f8SMasahiro Yamada struct stm32_sdmmc2_priv {
25*f1ba13f8SMasahiro Yamada 	fdt_addr_t base;
26*f1ba13f8SMasahiro Yamada 	struct clk clk;
27*f1ba13f8SMasahiro Yamada 	struct reset_ctl reset_ctl;
28*f1ba13f8SMasahiro Yamada 	struct gpio_desc cd_gpio;
29*f1ba13f8SMasahiro Yamada 	u32 clk_reg_msk;
30*f1ba13f8SMasahiro Yamada 	u32 pwr_reg_msk;
31*f1ba13f8SMasahiro Yamada };
32*f1ba13f8SMasahiro Yamada 
33*f1ba13f8SMasahiro Yamada struct stm32_sdmmc2_ctx {
34*f1ba13f8SMasahiro Yamada 	u32 cache_start;
35*f1ba13f8SMasahiro Yamada 	u32 cache_end;
36*f1ba13f8SMasahiro Yamada 	u32 data_length;
37*f1ba13f8SMasahiro Yamada 	bool dpsm_abort;
38*f1ba13f8SMasahiro Yamada };
39*f1ba13f8SMasahiro Yamada 
40*f1ba13f8SMasahiro Yamada /* SDMMC REGISTERS OFFSET */
41*f1ba13f8SMasahiro Yamada #define SDMMC_POWER		0x00	/* SDMMC power control             */
42*f1ba13f8SMasahiro Yamada #define SDMMC_CLKCR		0x04	/* SDMMC clock control             */
43*f1ba13f8SMasahiro Yamada #define SDMMC_ARG		0x08	/* SDMMC argument                  */
44*f1ba13f8SMasahiro Yamada #define SDMMC_CMD		0x0C	/* SDMMC command                   */
45*f1ba13f8SMasahiro Yamada #define SDMMC_RESP1		0x14	/* SDMMC response 1                */
46*f1ba13f8SMasahiro Yamada #define SDMMC_RESP2		0x18	/* SDMMC response 2                */
47*f1ba13f8SMasahiro Yamada #define SDMMC_RESP3		0x1C	/* SDMMC response 3                */
48*f1ba13f8SMasahiro Yamada #define SDMMC_RESP4		0x20	/* SDMMC response 4                */
49*f1ba13f8SMasahiro Yamada #define SDMMC_DTIMER		0x24	/* SDMMC data timer                */
50*f1ba13f8SMasahiro Yamada #define SDMMC_DLEN		0x28	/* SDMMC data length               */
51*f1ba13f8SMasahiro Yamada #define SDMMC_DCTRL		0x2C	/* SDMMC data control              */
52*f1ba13f8SMasahiro Yamada #define SDMMC_DCOUNT		0x30	/* SDMMC data counter              */
53*f1ba13f8SMasahiro Yamada #define SDMMC_STA		0x34	/* SDMMC status                    */
54*f1ba13f8SMasahiro Yamada #define SDMMC_ICR		0x38	/* SDMMC interrupt clear           */
55*f1ba13f8SMasahiro Yamada #define SDMMC_MASK		0x3C	/* SDMMC mask                      */
56*f1ba13f8SMasahiro Yamada #define SDMMC_IDMACTRL		0x50	/* SDMMC DMA control               */
57*f1ba13f8SMasahiro Yamada #define SDMMC_IDMABASE0		0x58	/* SDMMC DMA buffer 0 base address */
58*f1ba13f8SMasahiro Yamada 
59*f1ba13f8SMasahiro Yamada /* SDMMC_POWER register */
60*f1ba13f8SMasahiro Yamada #define SDMMC_POWER_PWRCTRL		GENMASK(1, 0)
61*f1ba13f8SMasahiro Yamada #define SDMMC_POWER_VSWITCH		BIT(2)
62*f1ba13f8SMasahiro Yamada #define SDMMC_POWER_VSWITCHEN		BIT(3)
63*f1ba13f8SMasahiro Yamada #define SDMMC_POWER_DIRPOL		BIT(4)
64*f1ba13f8SMasahiro Yamada 
65*f1ba13f8SMasahiro Yamada /* SDMMC_CLKCR register */
66*f1ba13f8SMasahiro Yamada #define SDMMC_CLKCR_CLKDIV		GENMASK(9, 0)
67*f1ba13f8SMasahiro Yamada #define SDMMC_CLKCR_CLKDIV_MAX		SDMMC_CLKCR_CLKDIV
68*f1ba13f8SMasahiro Yamada #define SDMMC_CLKCR_PWRSAV		BIT(12)
69*f1ba13f8SMasahiro Yamada #define SDMMC_CLKCR_WIDBUS_4		BIT(14)
70*f1ba13f8SMasahiro Yamada #define SDMMC_CLKCR_WIDBUS_8		BIT(15)
71*f1ba13f8SMasahiro Yamada #define SDMMC_CLKCR_NEGEDGE		BIT(16)
72*f1ba13f8SMasahiro Yamada #define SDMMC_CLKCR_HWFC_EN		BIT(17)
73*f1ba13f8SMasahiro Yamada #define SDMMC_CLKCR_DDR			BIT(18)
74*f1ba13f8SMasahiro Yamada #define SDMMC_CLKCR_BUSSPEED		BIT(19)
75*f1ba13f8SMasahiro Yamada #define SDMMC_CLKCR_SELCLKRX		GENMASK(21, 20)
76*f1ba13f8SMasahiro Yamada 
77*f1ba13f8SMasahiro Yamada /* SDMMC_CMD register */
78*f1ba13f8SMasahiro Yamada #define SDMMC_CMD_CMDINDEX		GENMASK(5, 0)
79*f1ba13f8SMasahiro Yamada #define SDMMC_CMD_CMDTRANS		BIT(6)
80*f1ba13f8SMasahiro Yamada #define SDMMC_CMD_CMDSTOP		BIT(7)
81*f1ba13f8SMasahiro Yamada #define SDMMC_CMD_WAITRESP		GENMASK(9, 8)
82*f1ba13f8SMasahiro Yamada #define SDMMC_CMD_WAITRESP_0		BIT(8)
83*f1ba13f8SMasahiro Yamada #define SDMMC_CMD_WAITRESP_1		BIT(9)
84*f1ba13f8SMasahiro Yamada #define SDMMC_CMD_WAITINT		BIT(10)
85*f1ba13f8SMasahiro Yamada #define SDMMC_CMD_WAITPEND		BIT(11)
86*f1ba13f8SMasahiro Yamada #define SDMMC_CMD_CPSMEN		BIT(12)
87*f1ba13f8SMasahiro Yamada #define SDMMC_CMD_DTHOLD		BIT(13)
88*f1ba13f8SMasahiro Yamada #define SDMMC_CMD_BOOTMODE		BIT(14)
89*f1ba13f8SMasahiro Yamada #define SDMMC_CMD_BOOTEN		BIT(15)
90*f1ba13f8SMasahiro Yamada #define SDMMC_CMD_CMDSUSPEND		BIT(16)
91*f1ba13f8SMasahiro Yamada 
92*f1ba13f8SMasahiro Yamada /* SDMMC_DCTRL register */
93*f1ba13f8SMasahiro Yamada #define SDMMC_DCTRL_DTEN		BIT(0)
94*f1ba13f8SMasahiro Yamada #define SDMMC_DCTRL_DTDIR		BIT(1)
95*f1ba13f8SMasahiro Yamada #define SDMMC_DCTRL_DTMODE		GENMASK(3, 2)
96*f1ba13f8SMasahiro Yamada #define SDMMC_DCTRL_DBLOCKSIZE		GENMASK(7, 4)
97*f1ba13f8SMasahiro Yamada #define SDMMC_DCTRL_DBLOCKSIZE_SHIFT	4
98*f1ba13f8SMasahiro Yamada #define SDMMC_DCTRL_RWSTART		BIT(8)
99*f1ba13f8SMasahiro Yamada #define SDMMC_DCTRL_RWSTOP		BIT(9)
100*f1ba13f8SMasahiro Yamada #define SDMMC_DCTRL_RWMOD		BIT(10)
101*f1ba13f8SMasahiro Yamada #define SDMMC_DCTRL_SDMMCEN		BIT(11)
102*f1ba13f8SMasahiro Yamada #define SDMMC_DCTRL_BOOTACKEN		BIT(12)
103*f1ba13f8SMasahiro Yamada #define SDMMC_DCTRL_FIFORST		BIT(13)
104*f1ba13f8SMasahiro Yamada 
105*f1ba13f8SMasahiro Yamada /* SDMMC_STA register */
106*f1ba13f8SMasahiro Yamada #define SDMMC_STA_CCRCFAIL		BIT(0)
107*f1ba13f8SMasahiro Yamada #define SDMMC_STA_DCRCFAIL		BIT(1)
108*f1ba13f8SMasahiro Yamada #define SDMMC_STA_CTIMEOUT		BIT(2)
109*f1ba13f8SMasahiro Yamada #define SDMMC_STA_DTIMEOUT		BIT(3)
110*f1ba13f8SMasahiro Yamada #define SDMMC_STA_TXUNDERR		BIT(4)
111*f1ba13f8SMasahiro Yamada #define SDMMC_STA_RXOVERR		BIT(5)
112*f1ba13f8SMasahiro Yamada #define SDMMC_STA_CMDREND		BIT(6)
113*f1ba13f8SMasahiro Yamada #define SDMMC_STA_CMDSENT		BIT(7)
114*f1ba13f8SMasahiro Yamada #define SDMMC_STA_DATAEND		BIT(8)
115*f1ba13f8SMasahiro Yamada #define SDMMC_STA_DHOLD			BIT(9)
116*f1ba13f8SMasahiro Yamada #define SDMMC_STA_DBCKEND		BIT(10)
117*f1ba13f8SMasahiro Yamada #define SDMMC_STA_DABORT		BIT(11)
118*f1ba13f8SMasahiro Yamada #define SDMMC_STA_DPSMACT		BIT(12)
119*f1ba13f8SMasahiro Yamada #define SDMMC_STA_CPSMACT		BIT(13)
120*f1ba13f8SMasahiro Yamada #define SDMMC_STA_TXFIFOHE		BIT(14)
121*f1ba13f8SMasahiro Yamada #define SDMMC_STA_RXFIFOHF		BIT(15)
122*f1ba13f8SMasahiro Yamada #define SDMMC_STA_TXFIFOF		BIT(16)
123*f1ba13f8SMasahiro Yamada #define SDMMC_STA_RXFIFOF		BIT(17)
124*f1ba13f8SMasahiro Yamada #define SDMMC_STA_TXFIFOE		BIT(18)
125*f1ba13f8SMasahiro Yamada #define SDMMC_STA_RXFIFOE		BIT(19)
126*f1ba13f8SMasahiro Yamada #define SDMMC_STA_BUSYD0		BIT(20)
127*f1ba13f8SMasahiro Yamada #define SDMMC_STA_BUSYD0END		BIT(21)
128*f1ba13f8SMasahiro Yamada #define SDMMC_STA_SDMMCIT		BIT(22)
129*f1ba13f8SMasahiro Yamada #define SDMMC_STA_ACKFAIL		BIT(23)
130*f1ba13f8SMasahiro Yamada #define SDMMC_STA_ACKTIMEOUT		BIT(24)
131*f1ba13f8SMasahiro Yamada #define SDMMC_STA_VSWEND		BIT(25)
132*f1ba13f8SMasahiro Yamada #define SDMMC_STA_CKSTOP		BIT(26)
133*f1ba13f8SMasahiro Yamada #define SDMMC_STA_IDMATE		BIT(27)
134*f1ba13f8SMasahiro Yamada #define SDMMC_STA_IDMABTC		BIT(28)
135*f1ba13f8SMasahiro Yamada 
136*f1ba13f8SMasahiro Yamada /* SDMMC_ICR register */
137*f1ba13f8SMasahiro Yamada #define SDMMC_ICR_CCRCFAILC		BIT(0)
138*f1ba13f8SMasahiro Yamada #define SDMMC_ICR_DCRCFAILC		BIT(1)
139*f1ba13f8SMasahiro Yamada #define SDMMC_ICR_CTIMEOUTC		BIT(2)
140*f1ba13f8SMasahiro Yamada #define SDMMC_ICR_DTIMEOUTC		BIT(3)
141*f1ba13f8SMasahiro Yamada #define SDMMC_ICR_TXUNDERRC		BIT(4)
142*f1ba13f8SMasahiro Yamada #define SDMMC_ICR_RXOVERRC		BIT(5)
143*f1ba13f8SMasahiro Yamada #define SDMMC_ICR_CMDRENDC		BIT(6)
144*f1ba13f8SMasahiro Yamada #define SDMMC_ICR_CMDSENTC		BIT(7)
145*f1ba13f8SMasahiro Yamada #define SDMMC_ICR_DATAENDC		BIT(8)
146*f1ba13f8SMasahiro Yamada #define SDMMC_ICR_DHOLDC		BIT(9)
147*f1ba13f8SMasahiro Yamada #define SDMMC_ICR_DBCKENDC		BIT(10)
148*f1ba13f8SMasahiro Yamada #define SDMMC_ICR_DABORTC		BIT(11)
149*f1ba13f8SMasahiro Yamada #define SDMMC_ICR_BUSYD0ENDC		BIT(21)
150*f1ba13f8SMasahiro Yamada #define SDMMC_ICR_SDMMCITC		BIT(22)
151*f1ba13f8SMasahiro Yamada #define SDMMC_ICR_ACKFAILC		BIT(23)
152*f1ba13f8SMasahiro Yamada #define SDMMC_ICR_ACKTIMEOUTC		BIT(24)
153*f1ba13f8SMasahiro Yamada #define SDMMC_ICR_VSWENDC		BIT(25)
154*f1ba13f8SMasahiro Yamada #define SDMMC_ICR_CKSTOPC		BIT(26)
155*f1ba13f8SMasahiro Yamada #define SDMMC_ICR_IDMATEC		BIT(27)
156*f1ba13f8SMasahiro Yamada #define SDMMC_ICR_IDMABTCC		BIT(28)
157*f1ba13f8SMasahiro Yamada #define SDMMC_ICR_STATIC_FLAGS		((GENMASK(28, 21)) | (GENMASK(11, 0)))
158*f1ba13f8SMasahiro Yamada 
159*f1ba13f8SMasahiro Yamada /* SDMMC_MASK register */
160*f1ba13f8SMasahiro Yamada #define SDMMC_MASK_CCRCFAILIE		BIT(0)
161*f1ba13f8SMasahiro Yamada #define SDMMC_MASK_DCRCFAILIE		BIT(1)
162*f1ba13f8SMasahiro Yamada #define SDMMC_MASK_CTIMEOUTIE		BIT(2)
163*f1ba13f8SMasahiro Yamada #define SDMMC_MASK_DTIMEOUTIE		BIT(3)
164*f1ba13f8SMasahiro Yamada #define SDMMC_MASK_TXUNDERRIE		BIT(4)
165*f1ba13f8SMasahiro Yamada #define SDMMC_MASK_RXOVERRIE		BIT(5)
166*f1ba13f8SMasahiro Yamada #define SDMMC_MASK_CMDRENDIE		BIT(6)
167*f1ba13f8SMasahiro Yamada #define SDMMC_MASK_CMDSENTIE		BIT(7)
168*f1ba13f8SMasahiro Yamada #define SDMMC_MASK_DATAENDIE		BIT(8)
169*f1ba13f8SMasahiro Yamada #define SDMMC_MASK_DHOLDIE		BIT(9)
170*f1ba13f8SMasahiro Yamada #define SDMMC_MASK_DBCKENDIE		BIT(10)
171*f1ba13f8SMasahiro Yamada #define SDMMC_MASK_DABORTIE		BIT(11)
172*f1ba13f8SMasahiro Yamada #define SDMMC_MASK_TXFIFOHEIE		BIT(14)
173*f1ba13f8SMasahiro Yamada #define SDMMC_MASK_RXFIFOHFIE		BIT(15)
174*f1ba13f8SMasahiro Yamada #define SDMMC_MASK_RXFIFOFIE		BIT(17)
175*f1ba13f8SMasahiro Yamada #define SDMMC_MASK_TXFIFOEIE		BIT(18)
176*f1ba13f8SMasahiro Yamada #define SDMMC_MASK_BUSYD0ENDIE		BIT(21)
177*f1ba13f8SMasahiro Yamada #define SDMMC_MASK_SDMMCITIE		BIT(22)
178*f1ba13f8SMasahiro Yamada #define SDMMC_MASK_ACKFAILIE		BIT(23)
179*f1ba13f8SMasahiro Yamada #define SDMMC_MASK_ACKTIMEOUTIE		BIT(24)
180*f1ba13f8SMasahiro Yamada #define SDMMC_MASK_VSWENDIE		BIT(25)
181*f1ba13f8SMasahiro Yamada #define SDMMC_MASK_CKSTOPIE		BIT(26)
182*f1ba13f8SMasahiro Yamada #define SDMMC_MASK_IDMABTCIE		BIT(28)
183*f1ba13f8SMasahiro Yamada 
184*f1ba13f8SMasahiro Yamada /* SDMMC_IDMACTRL register */
185*f1ba13f8SMasahiro Yamada #define SDMMC_IDMACTRL_IDMAEN		BIT(0)
186*f1ba13f8SMasahiro Yamada 
187*f1ba13f8SMasahiro Yamada #define SDMMC_CMD_TIMEOUT		0xFFFFFFFF
188*f1ba13f8SMasahiro Yamada 
189*f1ba13f8SMasahiro Yamada DECLARE_GLOBAL_DATA_PTR;
190*f1ba13f8SMasahiro Yamada 
stm32_sdmmc2_start_data(struct stm32_sdmmc2_priv * priv,struct mmc_data * data,struct stm32_sdmmc2_ctx * ctx)191*f1ba13f8SMasahiro Yamada static void stm32_sdmmc2_start_data(struct stm32_sdmmc2_priv *priv,
192*f1ba13f8SMasahiro Yamada 				    struct mmc_data *data,
193*f1ba13f8SMasahiro Yamada 				    struct stm32_sdmmc2_ctx *ctx)
194*f1ba13f8SMasahiro Yamada {
195*f1ba13f8SMasahiro Yamada 	u32 data_ctrl, idmabase0;
196*f1ba13f8SMasahiro Yamada 
197*f1ba13f8SMasahiro Yamada 	/* Configure the SDMMC DPSM (Data Path State Machine) */
198*f1ba13f8SMasahiro Yamada 	data_ctrl = (__ilog2(data->blocksize) <<
199*f1ba13f8SMasahiro Yamada 		     SDMMC_DCTRL_DBLOCKSIZE_SHIFT) &
200*f1ba13f8SMasahiro Yamada 		    SDMMC_DCTRL_DBLOCKSIZE;
201*f1ba13f8SMasahiro Yamada 
202*f1ba13f8SMasahiro Yamada 	if (data->flags & MMC_DATA_READ) {
203*f1ba13f8SMasahiro Yamada 		data_ctrl |= SDMMC_DCTRL_DTDIR;
204*f1ba13f8SMasahiro Yamada 		idmabase0 = (u32)data->dest;
205*f1ba13f8SMasahiro Yamada 	} else {
206*f1ba13f8SMasahiro Yamada 		idmabase0 = (u32)data->src;
207*f1ba13f8SMasahiro Yamada 	}
208*f1ba13f8SMasahiro Yamada 
209*f1ba13f8SMasahiro Yamada 	/* Set the SDMMC Data TimeOut value */
210*f1ba13f8SMasahiro Yamada 	writel(SDMMC_CMD_TIMEOUT, priv->base + SDMMC_DTIMER);
211*f1ba13f8SMasahiro Yamada 
212*f1ba13f8SMasahiro Yamada 	/* Set the SDMMC DataLength value */
213*f1ba13f8SMasahiro Yamada 	writel(ctx->data_length, priv->base + SDMMC_DLEN);
214*f1ba13f8SMasahiro Yamada 
215*f1ba13f8SMasahiro Yamada 	/* Write to SDMMC DCTRL */
216*f1ba13f8SMasahiro Yamada 	writel(data_ctrl, priv->base + SDMMC_DCTRL);
217*f1ba13f8SMasahiro Yamada 
218*f1ba13f8SMasahiro Yamada 	/* Cache align */
219*f1ba13f8SMasahiro Yamada 	ctx->cache_start = rounddown(idmabase0, ARCH_DMA_MINALIGN);
220*f1ba13f8SMasahiro Yamada 	ctx->cache_end = roundup(idmabase0 + ctx->data_length,
221*f1ba13f8SMasahiro Yamada 				 ARCH_DMA_MINALIGN);
222*f1ba13f8SMasahiro Yamada 
223*f1ba13f8SMasahiro Yamada 	/*
224*f1ba13f8SMasahiro Yamada 	 * Flush data cache before DMA start (clean and invalidate)
225*f1ba13f8SMasahiro Yamada 	 * Clean also needed for read
226*f1ba13f8SMasahiro Yamada 	 * Avoid issue on buffer not cached-aligned
227*f1ba13f8SMasahiro Yamada 	 */
228*f1ba13f8SMasahiro Yamada 	flush_dcache_range(ctx->cache_start, ctx->cache_end);
229*f1ba13f8SMasahiro Yamada 
230*f1ba13f8SMasahiro Yamada 	/* Enable internal DMA */
231*f1ba13f8SMasahiro Yamada 	writel(idmabase0, priv->base + SDMMC_IDMABASE0);
232*f1ba13f8SMasahiro Yamada 	writel(SDMMC_IDMACTRL_IDMAEN, priv->base + SDMMC_IDMACTRL);
233*f1ba13f8SMasahiro Yamada }
234*f1ba13f8SMasahiro Yamada 
stm32_sdmmc2_start_cmd(struct stm32_sdmmc2_priv * priv,struct mmc_cmd * cmd,u32 cmd_param)235*f1ba13f8SMasahiro Yamada static void stm32_sdmmc2_start_cmd(struct stm32_sdmmc2_priv *priv,
236*f1ba13f8SMasahiro Yamada 				   struct mmc_cmd *cmd, u32 cmd_param)
237*f1ba13f8SMasahiro Yamada {
238*f1ba13f8SMasahiro Yamada 	if (readl(priv->base + SDMMC_ARG) & SDMMC_CMD_CPSMEN)
239*f1ba13f8SMasahiro Yamada 		writel(0, priv->base + SDMMC_ARG);
240*f1ba13f8SMasahiro Yamada 
241*f1ba13f8SMasahiro Yamada 	cmd_param |= cmd->cmdidx | SDMMC_CMD_CPSMEN;
242*f1ba13f8SMasahiro Yamada 	if (cmd->resp_type & MMC_RSP_PRESENT) {
243*f1ba13f8SMasahiro Yamada 		if (cmd->resp_type & MMC_RSP_136)
244*f1ba13f8SMasahiro Yamada 			cmd_param |= SDMMC_CMD_WAITRESP;
245*f1ba13f8SMasahiro Yamada 		else if (cmd->resp_type & MMC_RSP_CRC)
246*f1ba13f8SMasahiro Yamada 			cmd_param |= SDMMC_CMD_WAITRESP_0;
247*f1ba13f8SMasahiro Yamada 		else
248*f1ba13f8SMasahiro Yamada 			cmd_param |= SDMMC_CMD_WAITRESP_1;
249*f1ba13f8SMasahiro Yamada 	}
250*f1ba13f8SMasahiro Yamada 
251*f1ba13f8SMasahiro Yamada 	/* Clear flags */
252*f1ba13f8SMasahiro Yamada 	writel(SDMMC_ICR_STATIC_FLAGS, priv->base + SDMMC_ICR);
253*f1ba13f8SMasahiro Yamada 
254*f1ba13f8SMasahiro Yamada 	/* Set SDMMC argument value */
255*f1ba13f8SMasahiro Yamada 	writel(cmd->cmdarg, priv->base + SDMMC_ARG);
256*f1ba13f8SMasahiro Yamada 
257*f1ba13f8SMasahiro Yamada 	/* Set SDMMC command parameters */
258*f1ba13f8SMasahiro Yamada 	writel(cmd_param, priv->base + SDMMC_CMD);
259*f1ba13f8SMasahiro Yamada }
260*f1ba13f8SMasahiro Yamada 
stm32_sdmmc2_end_cmd(struct stm32_sdmmc2_priv * priv,struct mmc_cmd * cmd,struct stm32_sdmmc2_ctx * ctx)261*f1ba13f8SMasahiro Yamada static int stm32_sdmmc2_end_cmd(struct stm32_sdmmc2_priv *priv,
262*f1ba13f8SMasahiro Yamada 				struct mmc_cmd *cmd,
263*f1ba13f8SMasahiro Yamada 				struct stm32_sdmmc2_ctx *ctx)
264*f1ba13f8SMasahiro Yamada {
265*f1ba13f8SMasahiro Yamada 	u32 mask = SDMMC_STA_CTIMEOUT;
266*f1ba13f8SMasahiro Yamada 	u32 status;
267*f1ba13f8SMasahiro Yamada 	int ret;
268*f1ba13f8SMasahiro Yamada 
269*f1ba13f8SMasahiro Yamada 	if (cmd->resp_type & MMC_RSP_PRESENT) {
270*f1ba13f8SMasahiro Yamada 		mask |= SDMMC_STA_CMDREND;
271*f1ba13f8SMasahiro Yamada 		if (cmd->resp_type & MMC_RSP_CRC)
272*f1ba13f8SMasahiro Yamada 			mask |= SDMMC_STA_CCRCFAIL;
273*f1ba13f8SMasahiro Yamada 	} else {
274*f1ba13f8SMasahiro Yamada 		mask |= SDMMC_STA_CMDSENT;
275*f1ba13f8SMasahiro Yamada 	}
276*f1ba13f8SMasahiro Yamada 
277*f1ba13f8SMasahiro Yamada 	/* Polling status register */
278*f1ba13f8SMasahiro Yamada 	ret = readl_poll_timeout(priv->base + SDMMC_STA, status, status & mask,
279*f1ba13f8SMasahiro Yamada 				 10000);
280*f1ba13f8SMasahiro Yamada 
281*f1ba13f8SMasahiro Yamada 	if (ret < 0) {
282*f1ba13f8SMasahiro Yamada 		debug("%s: timeout reading SDMMC_STA register\n", __func__);
283*f1ba13f8SMasahiro Yamada 		ctx->dpsm_abort = true;
284*f1ba13f8SMasahiro Yamada 		return ret;
285*f1ba13f8SMasahiro Yamada 	}
286*f1ba13f8SMasahiro Yamada 
287*f1ba13f8SMasahiro Yamada 	/* Check status */
288*f1ba13f8SMasahiro Yamada 	if (status & SDMMC_STA_CTIMEOUT) {
289*f1ba13f8SMasahiro Yamada 		debug("%s: error SDMMC_STA_CTIMEOUT (0x%x) for cmd %d\n",
290*f1ba13f8SMasahiro Yamada 		      __func__, status, cmd->cmdidx);
291*f1ba13f8SMasahiro Yamada 		ctx->dpsm_abort = true;
292*f1ba13f8SMasahiro Yamada 		return -ETIMEDOUT;
293*f1ba13f8SMasahiro Yamada 	}
294*f1ba13f8SMasahiro Yamada 
295*f1ba13f8SMasahiro Yamada 	if (status & SDMMC_STA_CCRCFAIL && cmd->resp_type & MMC_RSP_CRC) {
296*f1ba13f8SMasahiro Yamada 		debug("%s: error SDMMC_STA_CCRCFAIL (0x%x) for cmd %d\n",
297*f1ba13f8SMasahiro Yamada 		      __func__, status, cmd->cmdidx);
298*f1ba13f8SMasahiro Yamada 		ctx->dpsm_abort = true;
299*f1ba13f8SMasahiro Yamada 		return -EILSEQ;
300*f1ba13f8SMasahiro Yamada 	}
301*f1ba13f8SMasahiro Yamada 
302*f1ba13f8SMasahiro Yamada 	if (status & SDMMC_STA_CMDREND && cmd->resp_type & MMC_RSP_PRESENT) {
303*f1ba13f8SMasahiro Yamada 		cmd->response[0] = readl(priv->base + SDMMC_RESP1);
304*f1ba13f8SMasahiro Yamada 		if (cmd->resp_type & MMC_RSP_136) {
305*f1ba13f8SMasahiro Yamada 			cmd->response[1] = readl(priv->base + SDMMC_RESP2);
306*f1ba13f8SMasahiro Yamada 			cmd->response[2] = readl(priv->base + SDMMC_RESP3);
307*f1ba13f8SMasahiro Yamada 			cmd->response[3] = readl(priv->base + SDMMC_RESP4);
308*f1ba13f8SMasahiro Yamada 		}
309*f1ba13f8SMasahiro Yamada 	}
310*f1ba13f8SMasahiro Yamada 
311*f1ba13f8SMasahiro Yamada 	return 0;
312*f1ba13f8SMasahiro Yamada }
313*f1ba13f8SMasahiro Yamada 
stm32_sdmmc2_end_data(struct stm32_sdmmc2_priv * priv,struct mmc_cmd * cmd,struct mmc_data * data,struct stm32_sdmmc2_ctx * ctx)314*f1ba13f8SMasahiro Yamada static int stm32_sdmmc2_end_data(struct stm32_sdmmc2_priv *priv,
315*f1ba13f8SMasahiro Yamada 				 struct mmc_cmd *cmd,
316*f1ba13f8SMasahiro Yamada 				 struct mmc_data *data,
317*f1ba13f8SMasahiro Yamada 				 struct stm32_sdmmc2_ctx *ctx)
318*f1ba13f8SMasahiro Yamada {
319*f1ba13f8SMasahiro Yamada 	u32 mask = SDMMC_STA_DCRCFAIL | SDMMC_STA_DTIMEOUT |
320*f1ba13f8SMasahiro Yamada 		   SDMMC_STA_IDMATE | SDMMC_STA_DATAEND;
321*f1ba13f8SMasahiro Yamada 	u32 status;
322*f1ba13f8SMasahiro Yamada 
323*f1ba13f8SMasahiro Yamada 	if (data->flags & MMC_DATA_READ)
324*f1ba13f8SMasahiro Yamada 		mask |= SDMMC_STA_RXOVERR;
325*f1ba13f8SMasahiro Yamada 	else
326*f1ba13f8SMasahiro Yamada 		mask |= SDMMC_STA_TXUNDERR;
327*f1ba13f8SMasahiro Yamada 
328*f1ba13f8SMasahiro Yamada 	status = readl(priv->base + SDMMC_STA);
329*f1ba13f8SMasahiro Yamada 	while (!(status & mask))
330*f1ba13f8SMasahiro Yamada 		status = readl(priv->base + SDMMC_STA);
331*f1ba13f8SMasahiro Yamada 
332*f1ba13f8SMasahiro Yamada 	/*
333*f1ba13f8SMasahiro Yamada 	 * Need invalidate the dcache again to avoid any
334*f1ba13f8SMasahiro Yamada 	 * cache-refill during the DMA operations (pre-fetching)
335*f1ba13f8SMasahiro Yamada 	 */
336*f1ba13f8SMasahiro Yamada 	if (data->flags & MMC_DATA_READ)
337*f1ba13f8SMasahiro Yamada 		invalidate_dcache_range(ctx->cache_start, ctx->cache_end);
338*f1ba13f8SMasahiro Yamada 
339*f1ba13f8SMasahiro Yamada 	if (status & SDMMC_STA_DCRCFAIL) {
340*f1ba13f8SMasahiro Yamada 		debug("%s: error SDMMC_STA_DCRCFAIL (0x%x) for cmd %d\n",
341*f1ba13f8SMasahiro Yamada 		      __func__, status, cmd->cmdidx);
342*f1ba13f8SMasahiro Yamada 		if (readl(priv->base + SDMMC_DCOUNT))
343*f1ba13f8SMasahiro Yamada 			ctx->dpsm_abort = true;
344*f1ba13f8SMasahiro Yamada 		return -EILSEQ;
345*f1ba13f8SMasahiro Yamada 	}
346*f1ba13f8SMasahiro Yamada 
347*f1ba13f8SMasahiro Yamada 	if (status & SDMMC_STA_DTIMEOUT) {
348*f1ba13f8SMasahiro Yamada 		debug("%s: error SDMMC_STA_DTIMEOUT (0x%x) for cmd %d\n",
349*f1ba13f8SMasahiro Yamada 		      __func__, status, cmd->cmdidx);
350*f1ba13f8SMasahiro Yamada 		ctx->dpsm_abort = true;
351*f1ba13f8SMasahiro Yamada 		return -ETIMEDOUT;
352*f1ba13f8SMasahiro Yamada 	}
353*f1ba13f8SMasahiro Yamada 
354*f1ba13f8SMasahiro Yamada 	if (status & SDMMC_STA_TXUNDERR) {
355*f1ba13f8SMasahiro Yamada 		debug("%s: error SDMMC_STA_TXUNDERR (0x%x) for cmd %d\n",
356*f1ba13f8SMasahiro Yamada 		      __func__, status, cmd->cmdidx);
357*f1ba13f8SMasahiro Yamada 		ctx->dpsm_abort = true;
358*f1ba13f8SMasahiro Yamada 		return -EIO;
359*f1ba13f8SMasahiro Yamada 	}
360*f1ba13f8SMasahiro Yamada 
361*f1ba13f8SMasahiro Yamada 	if (status & SDMMC_STA_RXOVERR) {
362*f1ba13f8SMasahiro Yamada 		debug("%s: error SDMMC_STA_RXOVERR (0x%x) for cmd %d\n",
363*f1ba13f8SMasahiro Yamada 		      __func__, status, cmd->cmdidx);
364*f1ba13f8SMasahiro Yamada 		ctx->dpsm_abort = true;
365*f1ba13f8SMasahiro Yamada 		return -EIO;
366*f1ba13f8SMasahiro Yamada 	}
367*f1ba13f8SMasahiro Yamada 
368*f1ba13f8SMasahiro Yamada 	if (status & SDMMC_STA_IDMATE) {
369*f1ba13f8SMasahiro Yamada 		debug("%s: error SDMMC_STA_IDMATE (0x%x) for cmd %d\n",
370*f1ba13f8SMasahiro Yamada 		      __func__, status, cmd->cmdidx);
371*f1ba13f8SMasahiro Yamada 		ctx->dpsm_abort = true;
372*f1ba13f8SMasahiro Yamada 		return -EIO;
373*f1ba13f8SMasahiro Yamada 	}
374*f1ba13f8SMasahiro Yamada 
375*f1ba13f8SMasahiro Yamada 	return 0;
376*f1ba13f8SMasahiro Yamada }
377*f1ba13f8SMasahiro Yamada 
stm32_sdmmc2_send_cmd(struct udevice * dev,struct mmc_cmd * cmd,struct mmc_data * data)378*f1ba13f8SMasahiro Yamada static int stm32_sdmmc2_send_cmd(struct udevice *dev, struct mmc_cmd *cmd,
379*f1ba13f8SMasahiro Yamada 				 struct mmc_data *data)
380*f1ba13f8SMasahiro Yamada {
381*f1ba13f8SMasahiro Yamada 	struct stm32_sdmmc2_priv *priv = dev_get_priv(dev);
382*f1ba13f8SMasahiro Yamada 	struct stm32_sdmmc2_ctx ctx;
383*f1ba13f8SMasahiro Yamada 	u32 cmdat = data ? SDMMC_CMD_CMDTRANS : 0;
384*f1ba13f8SMasahiro Yamada 	int ret, retry = 3;
385*f1ba13f8SMasahiro Yamada 
386*f1ba13f8SMasahiro Yamada retry_cmd:
387*f1ba13f8SMasahiro Yamada 	ctx.data_length = 0;
388*f1ba13f8SMasahiro Yamada 	ctx.dpsm_abort = false;
389*f1ba13f8SMasahiro Yamada 
390*f1ba13f8SMasahiro Yamada 	if (data) {
391*f1ba13f8SMasahiro Yamada 		ctx.data_length = data->blocks * data->blocksize;
392*f1ba13f8SMasahiro Yamada 		stm32_sdmmc2_start_data(priv, data, &ctx);
393*f1ba13f8SMasahiro Yamada 	}
394*f1ba13f8SMasahiro Yamada 
395*f1ba13f8SMasahiro Yamada 	stm32_sdmmc2_start_cmd(priv, cmd, cmdat);
396*f1ba13f8SMasahiro Yamada 
397*f1ba13f8SMasahiro Yamada 	debug("%s: send cmd %d data: 0x%x @ 0x%x\n",
398*f1ba13f8SMasahiro Yamada 	      __func__, cmd->cmdidx,
399*f1ba13f8SMasahiro Yamada 	      data ? ctx.data_length : 0, (unsigned int)data);
400*f1ba13f8SMasahiro Yamada 
401*f1ba13f8SMasahiro Yamada 	ret = stm32_sdmmc2_end_cmd(priv, cmd, &ctx);
402*f1ba13f8SMasahiro Yamada 
403*f1ba13f8SMasahiro Yamada 	if (data && !ret)
404*f1ba13f8SMasahiro Yamada 		ret = stm32_sdmmc2_end_data(priv, cmd, data, &ctx);
405*f1ba13f8SMasahiro Yamada 
406*f1ba13f8SMasahiro Yamada 	/* Clear flags */
407*f1ba13f8SMasahiro Yamada 	writel(SDMMC_ICR_STATIC_FLAGS, priv->base + SDMMC_ICR);
408*f1ba13f8SMasahiro Yamada 	if (data)
409*f1ba13f8SMasahiro Yamada 		writel(0x0, priv->base + SDMMC_IDMACTRL);
410*f1ba13f8SMasahiro Yamada 
411*f1ba13f8SMasahiro Yamada 	/*
412*f1ba13f8SMasahiro Yamada 	 * To stop Data Path State Machine, a stop_transmission command
413*f1ba13f8SMasahiro Yamada 	 * shall be send on cmd or data errors.
414*f1ba13f8SMasahiro Yamada 	 */
415*f1ba13f8SMasahiro Yamada 	if (ctx.dpsm_abort && (cmd->cmdidx != MMC_CMD_STOP_TRANSMISSION)) {
416*f1ba13f8SMasahiro Yamada 		struct mmc_cmd stop_cmd;
417*f1ba13f8SMasahiro Yamada 
418*f1ba13f8SMasahiro Yamada 		stop_cmd.cmdidx = MMC_CMD_STOP_TRANSMISSION;
419*f1ba13f8SMasahiro Yamada 		stop_cmd.cmdarg = 0;
420*f1ba13f8SMasahiro Yamada 		stop_cmd.resp_type = MMC_RSP_R1b;
421*f1ba13f8SMasahiro Yamada 
422*f1ba13f8SMasahiro Yamada 		debug("%s: send STOP command to abort dpsm treatments\n",
423*f1ba13f8SMasahiro Yamada 		      __func__);
424*f1ba13f8SMasahiro Yamada 
425*f1ba13f8SMasahiro Yamada 		stm32_sdmmc2_start_cmd(priv, &stop_cmd, SDMMC_CMD_CMDSTOP);
426*f1ba13f8SMasahiro Yamada 		stm32_sdmmc2_end_cmd(priv, &stop_cmd, &ctx);
427*f1ba13f8SMasahiro Yamada 
428*f1ba13f8SMasahiro Yamada 		writel(SDMMC_ICR_STATIC_FLAGS, priv->base + SDMMC_ICR);
429*f1ba13f8SMasahiro Yamada 	}
430*f1ba13f8SMasahiro Yamada 
431*f1ba13f8SMasahiro Yamada 	if ((ret != -ETIMEDOUT) && (ret != 0) && retry) {
432*f1ba13f8SMasahiro Yamada 		printf("%s: cmd %d failed, retrying ...\n",
433*f1ba13f8SMasahiro Yamada 		       __func__, cmd->cmdidx);
434*f1ba13f8SMasahiro Yamada 		retry--;
435*f1ba13f8SMasahiro Yamada 		goto retry_cmd;
436*f1ba13f8SMasahiro Yamada 	}
437*f1ba13f8SMasahiro Yamada 
438*f1ba13f8SMasahiro Yamada 	debug("%s: end for CMD %d, ret = %d\n", __func__, cmd->cmdidx, ret);
439*f1ba13f8SMasahiro Yamada 
440*f1ba13f8SMasahiro Yamada 	return ret;
441*f1ba13f8SMasahiro Yamada }
442*f1ba13f8SMasahiro Yamada 
stm32_sdmmc2_pwron(struct stm32_sdmmc2_priv * priv)443*f1ba13f8SMasahiro Yamada static void stm32_sdmmc2_pwron(struct stm32_sdmmc2_priv *priv)
444*f1ba13f8SMasahiro Yamada {
445*f1ba13f8SMasahiro Yamada 	/* Reset */
446*f1ba13f8SMasahiro Yamada 	reset_assert(&priv->reset_ctl);
447*f1ba13f8SMasahiro Yamada 	udelay(2);
448*f1ba13f8SMasahiro Yamada 	reset_deassert(&priv->reset_ctl);
449*f1ba13f8SMasahiro Yamada 
450*f1ba13f8SMasahiro Yamada 	udelay(1000);
451*f1ba13f8SMasahiro Yamada 
452*f1ba13f8SMasahiro Yamada 	/* Set Power State to ON */
453*f1ba13f8SMasahiro Yamada 	writel(SDMMC_POWER_PWRCTRL | priv->pwr_reg_msk, priv->base + SDMMC_POWER);
454*f1ba13f8SMasahiro Yamada 
455*f1ba13f8SMasahiro Yamada 	/*
456*f1ba13f8SMasahiro Yamada 	 * 1ms: required power up waiting time before starting the
457*f1ba13f8SMasahiro Yamada 	 * SD initialization sequence
458*f1ba13f8SMasahiro Yamada 	 */
459*f1ba13f8SMasahiro Yamada 	udelay(1000);
460*f1ba13f8SMasahiro Yamada }
461*f1ba13f8SMasahiro Yamada 
462*f1ba13f8SMasahiro Yamada #define IS_RISING_EDGE(reg) (reg & SDMMC_CLKCR_NEGEDGE ? 0 : 1)
stm32_sdmmc2_set_ios(struct udevice * dev)463*f1ba13f8SMasahiro Yamada static int stm32_sdmmc2_set_ios(struct udevice *dev)
464*f1ba13f8SMasahiro Yamada {
465*f1ba13f8SMasahiro Yamada 	struct mmc *mmc = mmc_get_mmc_dev(dev);
466*f1ba13f8SMasahiro Yamada 	struct stm32_sdmmc2_priv *priv = dev_get_priv(dev);
467*f1ba13f8SMasahiro Yamada 	struct stm32_sdmmc2_plat *plat = dev_get_platdata(dev);
468*f1ba13f8SMasahiro Yamada 	struct mmc_config *cfg = &plat->cfg;
469*f1ba13f8SMasahiro Yamada 	u32 desired = mmc->clock;
470*f1ba13f8SMasahiro Yamada 	u32 sys_clock = clk_get_rate(&priv->clk);
471*f1ba13f8SMasahiro Yamada 	u32 clk = 0;
472*f1ba13f8SMasahiro Yamada 
473*f1ba13f8SMasahiro Yamada 	debug("%s: bus_with = %d, clock = %d\n", __func__,
474*f1ba13f8SMasahiro Yamada 	      mmc->bus_width, mmc->clock);
475*f1ba13f8SMasahiro Yamada 
476*f1ba13f8SMasahiro Yamada 	if ((mmc->bus_width == 1) && (desired == cfg->f_min))
477*f1ba13f8SMasahiro Yamada 		stm32_sdmmc2_pwron(priv);
478*f1ba13f8SMasahiro Yamada 
479*f1ba13f8SMasahiro Yamada 	/*
480*f1ba13f8SMasahiro Yamada 	 * clk_div = 0 => command and data generated on SDMMCCLK falling edge
481*f1ba13f8SMasahiro Yamada 	 * clk_div > 0 and NEGEDGE = 0 => command and data generated on
482*f1ba13f8SMasahiro Yamada 	 * SDMMCCLK rising edge
483*f1ba13f8SMasahiro Yamada 	 * clk_div > 0 and NEGEDGE = 1 => command and data generated on
484*f1ba13f8SMasahiro Yamada 	 * SDMMCCLK falling edge
485*f1ba13f8SMasahiro Yamada 	 */
486*f1ba13f8SMasahiro Yamada 	if (desired && ((sys_clock > desired) ||
487*f1ba13f8SMasahiro Yamada 			IS_RISING_EDGE(priv->clk_reg_msk))) {
488*f1ba13f8SMasahiro Yamada 		clk = DIV_ROUND_UP(sys_clock, 2 * desired);
489*f1ba13f8SMasahiro Yamada 		if (clk > SDMMC_CLKCR_CLKDIV_MAX)
490*f1ba13f8SMasahiro Yamada 			clk = SDMMC_CLKCR_CLKDIV_MAX;
491*f1ba13f8SMasahiro Yamada 	}
492*f1ba13f8SMasahiro Yamada 
493*f1ba13f8SMasahiro Yamada 	if (mmc->bus_width == 4)
494*f1ba13f8SMasahiro Yamada 		clk |= SDMMC_CLKCR_WIDBUS_4;
495*f1ba13f8SMasahiro Yamada 	if (mmc->bus_width == 8)
496*f1ba13f8SMasahiro Yamada 		clk |= SDMMC_CLKCR_WIDBUS_8;
497*f1ba13f8SMasahiro Yamada 
498*f1ba13f8SMasahiro Yamada 	writel(clk | priv->clk_reg_msk, priv->base + SDMMC_CLKCR);
499*f1ba13f8SMasahiro Yamada 
500*f1ba13f8SMasahiro Yamada 	return 0;
501*f1ba13f8SMasahiro Yamada }
502*f1ba13f8SMasahiro Yamada 
stm32_sdmmc2_getcd(struct udevice * dev)503*f1ba13f8SMasahiro Yamada static int stm32_sdmmc2_getcd(struct udevice *dev)
504*f1ba13f8SMasahiro Yamada {
505*f1ba13f8SMasahiro Yamada 	struct stm32_sdmmc2_priv *priv = dev_get_priv(dev);
506*f1ba13f8SMasahiro Yamada 
507*f1ba13f8SMasahiro Yamada 	debug("stm32_sdmmc2_getcd called\n");
508*f1ba13f8SMasahiro Yamada 
509*f1ba13f8SMasahiro Yamada 	if (dm_gpio_is_valid(&priv->cd_gpio))
510*f1ba13f8SMasahiro Yamada 		return dm_gpio_get_value(&priv->cd_gpio);
511*f1ba13f8SMasahiro Yamada 
512*f1ba13f8SMasahiro Yamada 	return 1;
513*f1ba13f8SMasahiro Yamada }
514*f1ba13f8SMasahiro Yamada 
515*f1ba13f8SMasahiro Yamada static const struct dm_mmc_ops stm32_sdmmc2_ops = {
516*f1ba13f8SMasahiro Yamada 	.send_cmd = stm32_sdmmc2_send_cmd,
517*f1ba13f8SMasahiro Yamada 	.set_ios = stm32_sdmmc2_set_ios,
518*f1ba13f8SMasahiro Yamada 	.get_cd = stm32_sdmmc2_getcd,
519*f1ba13f8SMasahiro Yamada };
520*f1ba13f8SMasahiro Yamada 
stm32_sdmmc2_probe(struct udevice * dev)521*f1ba13f8SMasahiro Yamada static int stm32_sdmmc2_probe(struct udevice *dev)
522*f1ba13f8SMasahiro Yamada {
523*f1ba13f8SMasahiro Yamada 	struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
524*f1ba13f8SMasahiro Yamada 	struct stm32_sdmmc2_plat *plat = dev_get_platdata(dev);
525*f1ba13f8SMasahiro Yamada 	struct stm32_sdmmc2_priv *priv = dev_get_priv(dev);
526*f1ba13f8SMasahiro Yamada 	struct mmc_config *cfg = &plat->cfg;
527*f1ba13f8SMasahiro Yamada 	int ret;
528*f1ba13f8SMasahiro Yamada 
529*f1ba13f8SMasahiro Yamada 	priv->base = dev_read_addr(dev);
530*f1ba13f8SMasahiro Yamada 	if (priv->base == FDT_ADDR_T_NONE)
531*f1ba13f8SMasahiro Yamada 		return -EINVAL;
532*f1ba13f8SMasahiro Yamada 
533*f1ba13f8SMasahiro Yamada 	if (dev_read_bool(dev, "st,negedge"))
534*f1ba13f8SMasahiro Yamada 		priv->clk_reg_msk |= SDMMC_CLKCR_NEGEDGE;
535*f1ba13f8SMasahiro Yamada 	if (dev_read_bool(dev, "st,dirpol"))
536*f1ba13f8SMasahiro Yamada 		priv->pwr_reg_msk |= SDMMC_POWER_DIRPOL;
537*f1ba13f8SMasahiro Yamada 
538*f1ba13f8SMasahiro Yamada 	ret = clk_get_by_index(dev, 0, &priv->clk);
539*f1ba13f8SMasahiro Yamada 	if (ret)
540*f1ba13f8SMasahiro Yamada 		return ret;
541*f1ba13f8SMasahiro Yamada 
542*f1ba13f8SMasahiro Yamada 	ret = clk_enable(&priv->clk);
543*f1ba13f8SMasahiro Yamada 	if (ret)
544*f1ba13f8SMasahiro Yamada 		goto clk_free;
545*f1ba13f8SMasahiro Yamada 
546*f1ba13f8SMasahiro Yamada 	ret = reset_get_by_index(dev, 0, &priv->reset_ctl);
547*f1ba13f8SMasahiro Yamada 	if (ret)
548*f1ba13f8SMasahiro Yamada 		goto clk_disable;
549*f1ba13f8SMasahiro Yamada 
550*f1ba13f8SMasahiro Yamada 	gpio_request_by_name(dev, "cd-gpios", 0, &priv->cd_gpio,
551*f1ba13f8SMasahiro Yamada 			     GPIOD_IS_IN);
552*f1ba13f8SMasahiro Yamada 
553*f1ba13f8SMasahiro Yamada 	cfg->f_min = 400000;
554*f1ba13f8SMasahiro Yamada 	cfg->f_max = dev_read_u32_default(dev, "max-frequency", 52000000);
555*f1ba13f8SMasahiro Yamada 	cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195;
556*f1ba13f8SMasahiro Yamada 	cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
557*f1ba13f8SMasahiro Yamada 	cfg->name = "STM32 SDMMC2";
558*f1ba13f8SMasahiro Yamada 
559*f1ba13f8SMasahiro Yamada 	cfg->host_caps = 0;
560*f1ba13f8SMasahiro Yamada 	if (cfg->f_max > 25000000)
561*f1ba13f8SMasahiro Yamada 		cfg->host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS;
562*f1ba13f8SMasahiro Yamada 
563*f1ba13f8SMasahiro Yamada 	switch (dev_read_u32_default(dev, "bus-width", 1)) {
564*f1ba13f8SMasahiro Yamada 	case 8:
565*f1ba13f8SMasahiro Yamada 		cfg->host_caps |= MMC_MODE_8BIT;
566*f1ba13f8SMasahiro Yamada 	case 4:
567*f1ba13f8SMasahiro Yamada 		cfg->host_caps |= MMC_MODE_4BIT;
568*f1ba13f8SMasahiro Yamada 		break;
569*f1ba13f8SMasahiro Yamada 	case 1:
570*f1ba13f8SMasahiro Yamada 		break;
571*f1ba13f8SMasahiro Yamada 	default:
572*f1ba13f8SMasahiro Yamada 		pr_err("invalid \"bus-width\" property, force to 1\n");
573*f1ba13f8SMasahiro Yamada 	}
574*f1ba13f8SMasahiro Yamada 
575*f1ba13f8SMasahiro Yamada 	upriv->mmc = &plat->mmc;
576*f1ba13f8SMasahiro Yamada 
577*f1ba13f8SMasahiro Yamada 	return 0;
578*f1ba13f8SMasahiro Yamada 
579*f1ba13f8SMasahiro Yamada clk_disable:
580*f1ba13f8SMasahiro Yamada 	clk_disable(&priv->clk);
581*f1ba13f8SMasahiro Yamada clk_free:
582*f1ba13f8SMasahiro Yamada 	clk_free(&priv->clk);
583*f1ba13f8SMasahiro Yamada 
584*f1ba13f8SMasahiro Yamada 	return ret;
585*f1ba13f8SMasahiro Yamada }
586*f1ba13f8SMasahiro Yamada 
stm32_sdmmc_bind(struct udevice * dev)587*f1ba13f8SMasahiro Yamada int stm32_sdmmc_bind(struct udevice *dev)
588*f1ba13f8SMasahiro Yamada {
589*f1ba13f8SMasahiro Yamada 	struct stm32_sdmmc2_plat *plat = dev_get_platdata(dev);
590*f1ba13f8SMasahiro Yamada 
591*f1ba13f8SMasahiro Yamada 	return mmc_bind(dev, &plat->mmc, &plat->cfg);
592*f1ba13f8SMasahiro Yamada }
593*f1ba13f8SMasahiro Yamada 
594*f1ba13f8SMasahiro Yamada static const struct udevice_id stm32_sdmmc2_ids[] = {
595*f1ba13f8SMasahiro Yamada 	{ .compatible = "st,stm32-sdmmc2" },
596*f1ba13f8SMasahiro Yamada 	{ }
597*f1ba13f8SMasahiro Yamada };
598*f1ba13f8SMasahiro Yamada 
599*f1ba13f8SMasahiro Yamada U_BOOT_DRIVER(stm32_sdmmc2) = {
600*f1ba13f8SMasahiro Yamada 	.name = "stm32_sdmmc2",
601*f1ba13f8SMasahiro Yamada 	.id = UCLASS_MMC,
602*f1ba13f8SMasahiro Yamada 	.of_match = stm32_sdmmc2_ids,
603*f1ba13f8SMasahiro Yamada 	.ops = &stm32_sdmmc2_ops,
604*f1ba13f8SMasahiro Yamada 	.probe = stm32_sdmmc2_probe,
605*f1ba13f8SMasahiro Yamada 	.bind = stm32_sdmmc_bind,
606*f1ba13f8SMasahiro Yamada 	.priv_auto_alloc_size = sizeof(struct stm32_sdmmc2_priv),
607*f1ba13f8SMasahiro Yamada 	.platdata_auto_alloc_size = sizeof(struct stm32_sdmmc2_plat),
608*f1ba13f8SMasahiro Yamada };
609