1c5c1af21SChin Liang See /*
2c5c1af21SChin Liang See * (C) Copyright 2013 Altera Corporation <www.altera.com>
3c5c1af21SChin Liang See *
4c5c1af21SChin Liang See * SPDX-License-Identifier: GPL-2.0+
5c5c1af21SChin Liang See */
6c5c1af21SChin Liang See
7c5c1af21SChin Liang See #include <common.h>
8c35ed77aSMarek Vasut #include <asm/arch/clock_manager.h>
9c35ed77aSMarek Vasut #include <asm/arch/system_manager.h>
10c35ed77aSMarek Vasut #include <dm.h>
11c5c1af21SChin Liang See #include <dwmmc.h>
12498d1a62SPavel Machek #include <errno.h>
13c35ed77aSMarek Vasut #include <fdtdec.h>
14*0e00a84cSMasahiro Yamada #include <linux/libfdt.h>
15c35ed77aSMarek Vasut #include <linux/err.h>
16c35ed77aSMarek Vasut #include <malloc.h>
17c35ed77aSMarek Vasut
18c35ed77aSMarek Vasut DECLARE_GLOBAL_DATA_PTR;
19c5c1af21SChin Liang See
20c5c1af21SChin Liang See static const struct socfpga_clock_manager *clock_manager_base =
21c5c1af21SChin Liang See (void *)SOCFPGA_CLKMGR_ADDRESS;
22c5c1af21SChin Liang See static const struct socfpga_system_manager *system_manager_base =
23c5c1af21SChin Liang See (void *)SOCFPGA_SYSMGR_ADDRESS;
24c5c1af21SChin Liang See
25f1a485aaSSimon Glass struct socfpga_dwmci_plat {
26f1a485aaSSimon Glass struct mmc_config cfg;
27f1a485aaSSimon Glass struct mmc mmc;
28f1a485aaSSimon Glass };
29f1a485aaSSimon Glass
30c35ed77aSMarek Vasut /* socfpga implmentation specific driver private data */
319a41404dSChin Liang See struct dwmci_socfpga_priv_data {
32c35ed77aSMarek Vasut struct dwmci_host host;
33c5c1af21SChin Liang See unsigned int drvsel;
34c5c1af21SChin Liang See unsigned int smplsel;
359a41404dSChin Liang See };
369a41404dSChin Liang See
socfpga_dwmci_clksel(struct dwmci_host * host)379a41404dSChin Liang See static void socfpga_dwmci_clksel(struct dwmci_host *host)
389a41404dSChin Liang See {
399a41404dSChin Liang See struct dwmci_socfpga_priv_data *priv = host->priv;
40a1684b61SDinh Nguyen u32 sdmmc_mask = ((priv->smplsel & 0x7) << SYSMGR_SDMMC_SMPLSEL_SHIFT) |
41a1684b61SDinh Nguyen ((priv->drvsel & 0x7) << SYSMGR_SDMMC_DRVSEL_SHIFT);
42c5c1af21SChin Liang See
43c5c1af21SChin Liang See /* Disable SDMMC clock. */
4451fb455fSPavel Machek clrbits_le32(&clock_manager_base->per_pll.en,
45c5c1af21SChin Liang See CLKMGR_PERPLLGRP_EN_SDMMCCLK_MASK);
46c5c1af21SChin Liang See
479a41404dSChin Liang See debug("%s: drvsel %d smplsel %d\n", __func__,
489a41404dSChin Liang See priv->drvsel, priv->smplsel);
49a1684b61SDinh Nguyen writel(sdmmc_mask, &system_manager_base->sdmmcgrp_ctrl);
50c5c1af21SChin Liang See
51c5c1af21SChin Liang See debug("%s: SYSMGR_SDMMCGRP_CTRL_REG = 0x%x\n", __func__,
52c5c1af21SChin Liang See readl(&system_manager_base->sdmmcgrp_ctrl));
53c5c1af21SChin Liang See
54c5c1af21SChin Liang See /* Enable SDMMC clock */
5551fb455fSPavel Machek setbits_le32(&clock_manager_base->per_pll.en,
56c5c1af21SChin Liang See CLKMGR_PERPLLGRP_EN_SDMMCCLK_MASK);
57c5c1af21SChin Liang See }
58c5c1af21SChin Liang See
socfpga_dwmmc_ofdata_to_platdata(struct udevice * dev)59c35ed77aSMarek Vasut static int socfpga_dwmmc_ofdata_to_platdata(struct udevice *dev)
60c5c1af21SChin Liang See {
61129adf5bSMarek Vasut /* FIXME: probe from DT eventually too/ */
62129adf5bSMarek Vasut const unsigned long clk = cm_get_mmc_controller_clk_hz();
63129adf5bSMarek Vasut
64c35ed77aSMarek Vasut struct dwmci_socfpga_priv_data *priv = dev_get_priv(dev);
65c35ed77aSMarek Vasut struct dwmci_host *host = &priv->host;
66c35ed77aSMarek Vasut int fifo_depth;
67498d1a62SPavel Machek
68498d1a62SPavel Machek if (clk == 0) {
69c35ed77aSMarek Vasut printf("DWMMC: MMC clock is zero!");
70498d1a62SPavel Machek return -EINVAL;
71498d1a62SPavel Machek }
7278606497SPavel Machek
73e160f7d4SSimon Glass fifo_depth = fdtdec_get_int(gd->fdt_blob, dev_of_offset(dev),
74c35ed77aSMarek Vasut "fifo-depth", 0);
75129adf5bSMarek Vasut if (fifo_depth < 0) {
76c35ed77aSMarek Vasut printf("DWMMC: Can't get FIFO depth\n");
77129adf5bSMarek Vasut return -EINVAL;
78129adf5bSMarek Vasut }
79129adf5bSMarek Vasut
80c35ed77aSMarek Vasut host->name = dev->name;
81a821c4afSSimon Glass host->ioaddr = (void *)devfdt_get_addr(dev);
82e160f7d4SSimon Glass host->buswidth = fdtdec_get_int(gd->fdt_blob, dev_of_offset(dev),
83c35ed77aSMarek Vasut "bus-width", 4);
84c5c1af21SChin Liang See host->clksel = socfpga_dwmci_clksel;
85c35ed77aSMarek Vasut
86c35ed77aSMarek Vasut /*
87c35ed77aSMarek Vasut * TODO(sjg@chromium.org): Remove the need for this hack.
88c35ed77aSMarek Vasut * We only have one dwmmc block on gen5 SoCFPGA.
89c35ed77aSMarek Vasut */
90c35ed77aSMarek Vasut host->dev_index = 0;
91129adf5bSMarek Vasut /* Fixed clock divide by 4 which due to the SDMMC wrapper */
92498d1a62SPavel Machek host->bus_hz = clk;
93c5c1af21SChin Liang See host->fifoth_val = MSIZE(0x2) |
94129adf5bSMarek Vasut RX_WMARK(fifo_depth / 2 - 1) | TX_WMARK(fifo_depth / 2);
95e160f7d4SSimon Glass priv->drvsel = fdtdec_get_uint(gd->fdt_blob, dev_of_offset(dev),
96c35ed77aSMarek Vasut "drvsel", 3);
97e160f7d4SSimon Glass priv->smplsel = fdtdec_get_uint(gd->fdt_blob, dev_of_offset(dev),
98c35ed77aSMarek Vasut "smplsel", 0);
999a41404dSChin Liang See host->priv = priv;
100c5c1af21SChin Liang See
101129adf5bSMarek Vasut return 0;
102129adf5bSMarek Vasut }
103129adf5bSMarek Vasut
socfpga_dwmmc_probe(struct udevice * dev)104c35ed77aSMarek Vasut static int socfpga_dwmmc_probe(struct udevice *dev)
105129adf5bSMarek Vasut {
106f1a485aaSSimon Glass #ifdef CONFIG_BLK
107f1a485aaSSimon Glass struct socfpga_dwmci_plat *plat = dev_get_platdata(dev);
108f1a485aaSSimon Glass #endif
109c35ed77aSMarek Vasut struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
110c35ed77aSMarek Vasut struct dwmci_socfpga_priv_data *priv = dev_get_priv(dev);
111c35ed77aSMarek Vasut struct dwmci_host *host = &priv->host;
112f1a485aaSSimon Glass
113f1a485aaSSimon Glass #ifdef CONFIG_BLK
114e5113c33SJaehoon Chung dwmci_setup_cfg(&plat->cfg, host, host->bus_hz, 400000);
115f1a485aaSSimon Glass host->mmc = &plat->mmc;
116f1a485aaSSimon Glass #else
117c35ed77aSMarek Vasut int ret;
118129adf5bSMarek Vasut
119c35ed77aSMarek Vasut ret = add_dwmci(host, host->bus_hz, 400000);
120c35ed77aSMarek Vasut if (ret)
121129adf5bSMarek Vasut return ret;
122f1a485aaSSimon Glass #endif
123f1a485aaSSimon Glass host->mmc->priv = &priv->host;
124c35ed77aSMarek Vasut upriv->mmc = host->mmc;
125cffe5d86SSimon Glass host->mmc->dev = dev;
126c35ed77aSMarek Vasut
127c35ed77aSMarek Vasut return 0;
128129adf5bSMarek Vasut }
129c35ed77aSMarek Vasut
socfpga_dwmmc_bind(struct udevice * dev)130f1a485aaSSimon Glass static int socfpga_dwmmc_bind(struct udevice *dev)
131f1a485aaSSimon Glass {
132f1a485aaSSimon Glass #ifdef CONFIG_BLK
133f1a485aaSSimon Glass struct socfpga_dwmci_plat *plat = dev_get_platdata(dev);
134f1a485aaSSimon Glass int ret;
135f1a485aaSSimon Glass
136f1a485aaSSimon Glass ret = dwmci_bind(dev, &plat->mmc, &plat->cfg);
137f1a485aaSSimon Glass if (ret)
138f1a485aaSSimon Glass return ret;
139f1a485aaSSimon Glass #endif
140f1a485aaSSimon Glass
141f1a485aaSSimon Glass return 0;
142f1a485aaSSimon Glass }
143f1a485aaSSimon Glass
144c35ed77aSMarek Vasut static const struct udevice_id socfpga_dwmmc_ids[] = {
145c35ed77aSMarek Vasut { .compatible = "altr,socfpga-dw-mshc" },
146c35ed77aSMarek Vasut { }
147c35ed77aSMarek Vasut };
148c35ed77aSMarek Vasut
149c35ed77aSMarek Vasut U_BOOT_DRIVER(socfpga_dwmmc_drv) = {
150c35ed77aSMarek Vasut .name = "socfpga_dwmmc",
151c35ed77aSMarek Vasut .id = UCLASS_MMC,
152c35ed77aSMarek Vasut .of_match = socfpga_dwmmc_ids,
153c35ed77aSMarek Vasut .ofdata_to_platdata = socfpga_dwmmc_ofdata_to_platdata,
154f55ae197SSylvain Lesne .ops = &dm_dwmci_ops,
155f1a485aaSSimon Glass .bind = socfpga_dwmmc_bind,
156c35ed77aSMarek Vasut .probe = socfpga_dwmmc_probe,
157c35ed77aSMarek Vasut .priv_auto_alloc_size = sizeof(struct dwmci_socfpga_priv_data),
158f55ae197SSylvain Lesne .platdata_auto_alloc_size = sizeof(struct socfpga_dwmci_plat),
159c35ed77aSMarek Vasut };
160