1de941241SSukumar Ghorai /* 2de941241SSukumar Ghorai * (C) Copyright 2008 3de941241SSukumar Ghorai * Texas Instruments, <www.ti.com> 4de941241SSukumar Ghorai * Sukumar Ghorai <s-ghorai@ti.com> 5de941241SSukumar Ghorai * 6de941241SSukumar Ghorai * See file CREDITS for list of people who contributed to this 7de941241SSukumar Ghorai * project. 8de941241SSukumar Ghorai * 9de941241SSukumar Ghorai * This program is free software; you can redistribute it and/or 10de941241SSukumar Ghorai * modify it under the terms of the GNU General Public License as 11de941241SSukumar Ghorai * published by the Free Software Foundation's version 2 of 12de941241SSukumar Ghorai * the License. 13de941241SSukumar Ghorai * 14de941241SSukumar Ghorai * This program is distributed in the hope that it will be useful, 15de941241SSukumar Ghorai * but WITHOUT ANY WARRANTY; without even the implied warranty of 16de941241SSukumar Ghorai * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 17de941241SSukumar Ghorai * GNU General Public License for more details. 18de941241SSukumar Ghorai * 19de941241SSukumar Ghorai * You should have received a copy of the GNU General Public License 20de941241SSukumar Ghorai * along with this program; if not, write to the Free Software 21de941241SSukumar Ghorai * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 22de941241SSukumar Ghorai * MA 02111-1307 USA 23de941241SSukumar Ghorai */ 24de941241SSukumar Ghorai 25de941241SSukumar Ghorai #include <config.h> 26de941241SSukumar Ghorai #include <common.h> 2793bfd616SPantelis Antoniou #include <malloc.h> 28de941241SSukumar Ghorai #include <mmc.h> 29de941241SSukumar Ghorai #include <part.h> 30de941241SSukumar Ghorai #include <i2c.h> 31de941241SSukumar Ghorai #include <twl4030.h> 3214fa2dd0SBalaji T K #include <twl6030.h> 33cb199102SNishanth Menon #include <palmas.h> 34de941241SSukumar Ghorai #include <asm/io.h> 35de941241SSukumar Ghorai #include <asm/arch/mmc_host_def.h> 363b68939fSRoger Quadros #if !defined(CONFIG_SOC_KEYSTONE) 373b68939fSRoger Quadros #include <asm/gpio.h> 3896e0e7b3SDirk Behme #include <asm/arch/sys_proto.h> 393b68939fSRoger Quadros #endif 402a48b3a2STom Rini #ifdef CONFIG_MMC_OMAP36XX_PINS 412a48b3a2STom Rini #include <asm/arch/mux.h> 422a48b3a2STom Rini #endif 43a9d6a7e2SMugunthan V N #include <dm.h> 44a9d6a7e2SMugunthan V N 45a9d6a7e2SMugunthan V N DECLARE_GLOBAL_DATA_PTR; 46de941241SSukumar Ghorai 47ab769f22SPantelis Antoniou /* simplify defines to OMAP_HSMMC_USE_GPIO */ 48ab769f22SPantelis Antoniou #if (defined(CONFIG_OMAP_GPIO) && !defined(CONFIG_SPL_BUILD)) || \ 49ab769f22SPantelis Antoniou (defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_GPIO_SUPPORT)) 50ab769f22SPantelis Antoniou #define OMAP_HSMMC_USE_GPIO 51ab769f22SPantelis Antoniou #else 52ab769f22SPantelis Antoniou #undef OMAP_HSMMC_USE_GPIO 53ab769f22SPantelis Antoniou #endif 54ab769f22SPantelis Antoniou 5525c719e2SGrazvydas Ignotas /* common definitions for all OMAPs */ 5625c719e2SGrazvydas Ignotas #define SYSCTL_SRC (1 << 25) 5725c719e2SGrazvydas Ignotas #define SYSCTL_SRD (1 << 26) 5825c719e2SGrazvydas Ignotas 59cc22b0c0SNikita Kiryanov struct omap_hsmmc_data { 60cc22b0c0SNikita Kiryanov struct hsmmc *base_addr; 6193bfd616SPantelis Antoniou struct mmc_config cfg; 62ab769f22SPantelis Antoniou #ifdef OMAP_HSMMC_USE_GPIO 63a9d6a7e2SMugunthan V N #ifdef CONFIG_DM_MMC 64a9d6a7e2SMugunthan V N struct gpio_desc cd_gpio; /* Change Detect GPIO */ 65a9d6a7e2SMugunthan V N struct gpio_desc wp_gpio; /* Write Protect GPIO */ 66a9d6a7e2SMugunthan V N bool cd_inverted; 67a9d6a7e2SMugunthan V N #else 68e874d5b0SNikita Kiryanov int cd_gpio; 69e3913f56SNikita Kiryanov int wp_gpio; 70ab769f22SPantelis Antoniou #endif 71a9d6a7e2SMugunthan V N #endif 72cc22b0c0SNikita Kiryanov }; 73cc22b0c0SNikita Kiryanov 74eb9a28f6SNishanth Menon /* If we fail after 1 second wait, something is really bad */ 75eb9a28f6SNishanth Menon #define MAX_RETRY_MS 1000 76eb9a28f6SNishanth Menon 77933efe64SSricharan static int mmc_read_data(struct hsmmc *mmc_base, char *buf, unsigned int size); 78933efe64SSricharan static int mmc_write_data(struct hsmmc *mmc_base, const char *buf, 79933efe64SSricharan unsigned int siz); 8014fa2dd0SBalaji T K 81*ae000e23SJean-Jacques Hiblot static inline struct omap_hsmmc_data *omap_hsmmc_get_data(struct mmc *mmc) 82*ae000e23SJean-Jacques Hiblot { 83*ae000e23SJean-Jacques Hiblot #ifdef CONFIG_DM_MMC 84*ae000e23SJean-Jacques Hiblot return dev_get_priv(mmc->dev); 85*ae000e23SJean-Jacques Hiblot #else 86*ae000e23SJean-Jacques Hiblot return (struct omap_hsmmc_data *)mmc->priv; 87*ae000e23SJean-Jacques Hiblot #endif 88*ae000e23SJean-Jacques Hiblot } 89*ae000e23SJean-Jacques Hiblot 90a9d6a7e2SMugunthan V N #if defined(OMAP_HSMMC_USE_GPIO) && !defined(CONFIG_DM_MMC) 91e874d5b0SNikita Kiryanov static int omap_mmc_setup_gpio_in(int gpio, const char *label) 92e874d5b0SNikita Kiryanov { 935915a2adSSimon Glass int ret; 945915a2adSSimon Glass 955915a2adSSimon Glass #ifndef CONFIG_DM_GPIO 96e874d5b0SNikita Kiryanov if (!gpio_is_valid(gpio)) 97e874d5b0SNikita Kiryanov return -1; 985915a2adSSimon Glass #endif 995915a2adSSimon Glass ret = gpio_request(gpio, label); 1005915a2adSSimon Glass if (ret) 1015915a2adSSimon Glass return ret; 102e874d5b0SNikita Kiryanov 1035915a2adSSimon Glass ret = gpio_direction_input(gpio); 1045915a2adSSimon Glass if (ret) 1055915a2adSSimon Glass return ret; 106e874d5b0SNikita Kiryanov 107e874d5b0SNikita Kiryanov return gpio; 108e874d5b0SNikita Kiryanov } 109e874d5b0SNikita Kiryanov #endif 110e874d5b0SNikita Kiryanov 111750121c3SJeroen Hofstee static unsigned char mmc_board_init(struct mmc *mmc) 112de941241SSukumar Ghorai { 113de941241SSukumar Ghorai #if defined(CONFIG_OMAP34XX) 114de941241SSukumar Ghorai t2_t *t2_base = (t2_t *)T2_BASE; 115de941241SSukumar Ghorai struct prcm *prcm_base = (struct prcm *)PRCM_BASE; 116b1e725f2SGrazvydas Ignotas u32 pbias_lite; 1176aca17c9SAdam Ford #ifdef CONFIG_MMC_OMAP36XX_PINS 1186aca17c9SAdam Ford u32 wkup_ctrl = readl(OMAP34XX_CTRL_WKUP_CTRL); 1196aca17c9SAdam Ford #endif 120de941241SSukumar Ghorai 121b1e725f2SGrazvydas Ignotas pbias_lite = readl(&t2_base->pbias_lite); 122b1e725f2SGrazvydas Ignotas pbias_lite &= ~(PBIASLITEPWRDNZ1 | PBIASLITEPWRDNZ0); 1235bfdd1fcSAlbert ARIBAUD \(3ADEV\) #ifdef CONFIG_TARGET_OMAP3_CAIRO 1245bfdd1fcSAlbert ARIBAUD \(3ADEV\) /* for cairo board, we need to set up 1.8 Volt bias level on MMC1 */ 1255bfdd1fcSAlbert ARIBAUD \(3ADEV\) pbias_lite &= ~PBIASLITEVMODE0; 1265bfdd1fcSAlbert ARIBAUD \(3ADEV\) #endif 1276aca17c9SAdam Ford #ifdef CONFIG_MMC_OMAP36XX_PINS 1286aca17c9SAdam Ford if (get_cpu_family() == CPU_OMAP36XX) { 1296aca17c9SAdam Ford /* Disable extended drain IO before changing PBIAS */ 1306aca17c9SAdam Ford wkup_ctrl &= ~OMAP34XX_CTRL_WKUP_CTRL_GPIO_IO_PWRDNZ; 1316aca17c9SAdam Ford writel(wkup_ctrl, OMAP34XX_CTRL_WKUP_CTRL); 1326aca17c9SAdam Ford } 1336aca17c9SAdam Ford #endif 134b1e725f2SGrazvydas Ignotas writel(pbias_lite, &t2_base->pbias_lite); 135aac5450eSPaul Kocialkowski 136b1e725f2SGrazvydas Ignotas writel(pbias_lite | PBIASLITEPWRDNZ1 | 137de941241SSukumar Ghorai PBIASSPEEDCTRL0 | PBIASLITEPWRDNZ0, 138de941241SSukumar Ghorai &t2_base->pbias_lite); 139de941241SSukumar Ghorai 1406aca17c9SAdam Ford #ifdef CONFIG_MMC_OMAP36XX_PINS 1416aca17c9SAdam Ford if (get_cpu_family() == CPU_OMAP36XX) 1426aca17c9SAdam Ford /* Enable extended drain IO after changing PBIAS */ 1436aca17c9SAdam Ford writel(wkup_ctrl | 1446aca17c9SAdam Ford OMAP34XX_CTRL_WKUP_CTRL_GPIO_IO_PWRDNZ, 1456aca17c9SAdam Ford OMAP34XX_CTRL_WKUP_CTRL); 1466aca17c9SAdam Ford #endif 147de941241SSukumar Ghorai writel(readl(&t2_base->devconf0) | MMCSDIO1ADPCLKISEL, 148de941241SSukumar Ghorai &t2_base->devconf0); 149de941241SSukumar Ghorai 150de941241SSukumar Ghorai writel(readl(&t2_base->devconf1) | MMCSDIO2ADPCLKISEL, 151de941241SSukumar Ghorai &t2_base->devconf1); 152de941241SSukumar Ghorai 153bbbc1ae9SJonathan Solnit /* Change from default of 52MHz to 26MHz if necessary */ 15493bfd616SPantelis Antoniou if (!(mmc->cfg->host_caps & MMC_MODE_HS_52MHz)) 155bbbc1ae9SJonathan Solnit writel(readl(&t2_base->ctl_prog_io1) & ~CTLPROGIO1SPEEDCTRL, 156bbbc1ae9SJonathan Solnit &t2_base->ctl_prog_io1); 157bbbc1ae9SJonathan Solnit 158de941241SSukumar Ghorai writel(readl(&prcm_base->fclken1_core) | 159de941241SSukumar Ghorai EN_MMC1 | EN_MMC2 | EN_MMC3, 160de941241SSukumar Ghorai &prcm_base->fclken1_core); 161de941241SSukumar Ghorai 162de941241SSukumar Ghorai writel(readl(&prcm_base->iclken1_core) | 163de941241SSukumar Ghorai EN_MMC1 | EN_MMC2 | EN_MMC3, 164de941241SSukumar Ghorai &prcm_base->iclken1_core); 165de941241SSukumar Ghorai #endif 166de941241SSukumar Ghorai 167b4b06006SLokesh Vutla #if defined(CONFIG_OMAP54XX) || defined(CONFIG_OMAP44XX) 16814fa2dd0SBalaji T K /* PBIAS config needed for MMC1 only */ 169bcce53d0SSimon Glass if (mmc->block_dev.devnum == 0) 170b4b06006SLokesh Vutla vmmc_pbias_config(LDO_VOLT_3V0); 171dd23e59dSBalaji T K #endif 172de941241SSukumar Ghorai 173de941241SSukumar Ghorai return 0; 174de941241SSukumar Ghorai } 175de941241SSukumar Ghorai 176933efe64SSricharan void mmc_init_stream(struct hsmmc *mmc_base) 177de941241SSukumar Ghorai { 178eb9a28f6SNishanth Menon ulong start; 179de941241SSukumar Ghorai 180de941241SSukumar Ghorai writel(readl(&mmc_base->con) | INIT_INITSTREAM, &mmc_base->con); 181de941241SSukumar Ghorai 182de941241SSukumar Ghorai writel(MMC_CMD0, &mmc_base->cmd); 183eb9a28f6SNishanth Menon start = get_timer(0); 184eb9a28f6SNishanth Menon while (!(readl(&mmc_base->stat) & CC_MASK)) { 185eb9a28f6SNishanth Menon if (get_timer(0) - start > MAX_RETRY_MS) { 186eb9a28f6SNishanth Menon printf("%s: timedout waiting for cc!\n", __func__); 187eb9a28f6SNishanth Menon return; 188eb9a28f6SNishanth Menon } 189eb9a28f6SNishanth Menon } 190de941241SSukumar Ghorai writel(CC_MASK, &mmc_base->stat) 191de941241SSukumar Ghorai ; 192de941241SSukumar Ghorai writel(MMC_CMD0, &mmc_base->cmd) 193de941241SSukumar Ghorai ; 194eb9a28f6SNishanth Menon start = get_timer(0); 195eb9a28f6SNishanth Menon while (!(readl(&mmc_base->stat) & CC_MASK)) { 196eb9a28f6SNishanth Menon if (get_timer(0) - start > MAX_RETRY_MS) { 197eb9a28f6SNishanth Menon printf("%s: timedout waiting for cc2!\n", __func__); 198eb9a28f6SNishanth Menon return; 199eb9a28f6SNishanth Menon } 200eb9a28f6SNishanth Menon } 201de941241SSukumar Ghorai writel(readl(&mmc_base->con) & ~INIT_INITSTREAM, &mmc_base->con); 202de941241SSukumar Ghorai } 203de941241SSukumar Ghorai 204ab769f22SPantelis Antoniou static int omap_hsmmc_init_setup(struct mmc *mmc) 205de941241SSukumar Ghorai { 206*ae000e23SJean-Jacques Hiblot struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc); 207cc22b0c0SNikita Kiryanov struct hsmmc *mmc_base; 208de941241SSukumar Ghorai unsigned int reg_val; 209de941241SSukumar Ghorai unsigned int dsor; 210eb9a28f6SNishanth Menon ulong start; 211de941241SSukumar Ghorai 212*ae000e23SJean-Jacques Hiblot mmc_base = priv->base_addr; 21314fa2dd0SBalaji T K mmc_board_init(mmc); 214de941241SSukumar Ghorai 215de941241SSukumar Ghorai writel(readl(&mmc_base->sysconfig) | MMC_SOFTRESET, 216de941241SSukumar Ghorai &mmc_base->sysconfig); 217eb9a28f6SNishanth Menon start = get_timer(0); 218eb9a28f6SNishanth Menon while ((readl(&mmc_base->sysstatus) & RESETDONE) == 0) { 219eb9a28f6SNishanth Menon if (get_timer(0) - start > MAX_RETRY_MS) { 220eb9a28f6SNishanth Menon printf("%s: timedout waiting for cc2!\n", __func__); 221915ffa52SJaehoon Chung return -ETIMEDOUT; 222eb9a28f6SNishanth Menon } 223eb9a28f6SNishanth Menon } 224de941241SSukumar Ghorai writel(readl(&mmc_base->sysctl) | SOFTRESETALL, &mmc_base->sysctl); 225eb9a28f6SNishanth Menon start = get_timer(0); 226eb9a28f6SNishanth Menon while ((readl(&mmc_base->sysctl) & SOFTRESETALL) != 0x0) { 227eb9a28f6SNishanth Menon if (get_timer(0) - start > MAX_RETRY_MS) { 228eb9a28f6SNishanth Menon printf("%s: timedout waiting for softresetall!\n", 229eb9a28f6SNishanth Menon __func__); 230915ffa52SJaehoon Chung return -ETIMEDOUT; 231eb9a28f6SNishanth Menon } 232eb9a28f6SNishanth Menon } 233de941241SSukumar Ghorai writel(DTW_1_BITMODE | SDBP_PWROFF | SDVS_3V0, &mmc_base->hctl); 234de941241SSukumar Ghorai writel(readl(&mmc_base->capa) | VS30_3V0SUP | VS18_1V8SUP, 235de941241SSukumar Ghorai &mmc_base->capa); 236de941241SSukumar Ghorai 237de941241SSukumar Ghorai reg_val = readl(&mmc_base->con) & RESERVED_MASK; 238de941241SSukumar Ghorai 239de941241SSukumar Ghorai writel(CTPL_MMC_SD | reg_val | WPP_ACTIVEHIGH | CDP_ACTIVEHIGH | 240de941241SSukumar Ghorai MIT_CTO | DW8_1_4BITMODE | MODE_FUNC | STR_BLOCK | 241de941241SSukumar Ghorai HR_NOHOSTRESP | INIT_NOINIT | NOOPENDRAIN, &mmc_base->con); 242de941241SSukumar Ghorai 243de941241SSukumar Ghorai dsor = 240; 244de941241SSukumar Ghorai mmc_reg_out(&mmc_base->sysctl, (ICE_MASK | DTO_MASK | CEN_MASK), 245de941241SSukumar Ghorai (ICE_STOP | DTO_15THDTO | CEN_DISABLE)); 246de941241SSukumar Ghorai mmc_reg_out(&mmc_base->sysctl, ICE_MASK | CLKD_MASK, 247de941241SSukumar Ghorai (dsor << CLKD_OFFSET) | ICE_OSCILLATE); 248eb9a28f6SNishanth Menon start = get_timer(0); 249eb9a28f6SNishanth Menon while ((readl(&mmc_base->sysctl) & ICS_MASK) == ICS_NOTREADY) { 250eb9a28f6SNishanth Menon if (get_timer(0) - start > MAX_RETRY_MS) { 251eb9a28f6SNishanth Menon printf("%s: timedout waiting for ics!\n", __func__); 252915ffa52SJaehoon Chung return -ETIMEDOUT; 253eb9a28f6SNishanth Menon } 254eb9a28f6SNishanth Menon } 255de941241SSukumar Ghorai writel(readl(&mmc_base->sysctl) | CEN_ENABLE, &mmc_base->sysctl); 256de941241SSukumar Ghorai 257de941241SSukumar Ghorai writel(readl(&mmc_base->hctl) | SDBP_PWRON, &mmc_base->hctl); 258de941241SSukumar Ghorai 259de941241SSukumar Ghorai writel(IE_BADA | IE_CERR | IE_DEB | IE_DCRC | IE_DTO | IE_CIE | 260de941241SSukumar Ghorai IE_CEB | IE_CCRC | IE_CTO | IE_BRR | IE_BWR | IE_TC | IE_CC, 261de941241SSukumar Ghorai &mmc_base->ie); 262de941241SSukumar Ghorai 263de941241SSukumar Ghorai mmc_init_stream(mmc_base); 264de941241SSukumar Ghorai 265de941241SSukumar Ghorai return 0; 266de941241SSukumar Ghorai } 267de941241SSukumar Ghorai 26825c719e2SGrazvydas Ignotas /* 26925c719e2SGrazvydas Ignotas * MMC controller internal finite state machine reset 27025c719e2SGrazvydas Ignotas * 27125c719e2SGrazvydas Ignotas * Used to reset command or data internal state machines, using respectively 27225c719e2SGrazvydas Ignotas * SRC or SRD bit of SYSCTL register 27325c719e2SGrazvydas Ignotas */ 27425c719e2SGrazvydas Ignotas static void mmc_reset_controller_fsm(struct hsmmc *mmc_base, u32 bit) 27525c719e2SGrazvydas Ignotas { 27625c719e2SGrazvydas Ignotas ulong start; 27725c719e2SGrazvydas Ignotas 27825c719e2SGrazvydas Ignotas mmc_reg_out(&mmc_base->sysctl, bit, bit); 27925c719e2SGrazvydas Ignotas 28061a6cc27SOleksandr Tyshchenko /* 28161a6cc27SOleksandr Tyshchenko * CMD(DAT) lines reset procedures are slightly different 28261a6cc27SOleksandr Tyshchenko * for OMAP3 and OMAP4(AM335x,OMAP5,DRA7xx). 28361a6cc27SOleksandr Tyshchenko * According to OMAP3 TRM: 28461a6cc27SOleksandr Tyshchenko * Set SRC(SRD) bit in MMCHS_SYSCTL register to 0x1 and wait until it 28561a6cc27SOleksandr Tyshchenko * returns to 0x0. 28661a6cc27SOleksandr Tyshchenko * According to OMAP4(AM335x,OMAP5,DRA7xx) TRMs, CMD(DATA) lines reset 28761a6cc27SOleksandr Tyshchenko * procedure steps must be as follows: 28861a6cc27SOleksandr Tyshchenko * 1. Initiate CMD(DAT) line reset by writing 0x1 to SRC(SRD) bit in 28961a6cc27SOleksandr Tyshchenko * MMCHS_SYSCTL register (SD_SYSCTL for AM335x). 29061a6cc27SOleksandr Tyshchenko * 2. Poll the SRC(SRD) bit until it is set to 0x1. 29161a6cc27SOleksandr Tyshchenko * 3. Wait until the SRC (SRD) bit returns to 0x0 29261a6cc27SOleksandr Tyshchenko * (reset procedure is completed). 29361a6cc27SOleksandr Tyshchenko */ 29461a6cc27SOleksandr Tyshchenko #if defined(CONFIG_OMAP44XX) || defined(CONFIG_OMAP54XX) || \ 295dce55b93SNikita Kiryanov defined(CONFIG_AM33XX) || defined(CONFIG_AM43XX) 29661a6cc27SOleksandr Tyshchenko if (!(readl(&mmc_base->sysctl) & bit)) { 29761a6cc27SOleksandr Tyshchenko start = get_timer(0); 29861a6cc27SOleksandr Tyshchenko while (!(readl(&mmc_base->sysctl) & bit)) { 29961a6cc27SOleksandr Tyshchenko if (get_timer(0) - start > MAX_RETRY_MS) 30061a6cc27SOleksandr Tyshchenko return; 30161a6cc27SOleksandr Tyshchenko } 30261a6cc27SOleksandr Tyshchenko } 30361a6cc27SOleksandr Tyshchenko #endif 30425c719e2SGrazvydas Ignotas start = get_timer(0); 30525c719e2SGrazvydas Ignotas while ((readl(&mmc_base->sysctl) & bit) != 0) { 30625c719e2SGrazvydas Ignotas if (get_timer(0) - start > MAX_RETRY_MS) { 30725c719e2SGrazvydas Ignotas printf("%s: timedout waiting for sysctl %x to clear\n", 30825c719e2SGrazvydas Ignotas __func__, bit); 30925c719e2SGrazvydas Ignotas return; 31025c719e2SGrazvydas Ignotas } 31125c719e2SGrazvydas Ignotas } 31225c719e2SGrazvydas Ignotas } 313de941241SSukumar Ghorai 314ab769f22SPantelis Antoniou static int omap_hsmmc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, 315de941241SSukumar Ghorai struct mmc_data *data) 316de941241SSukumar Ghorai { 317*ae000e23SJean-Jacques Hiblot struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc); 318cc22b0c0SNikita Kiryanov struct hsmmc *mmc_base; 319de941241SSukumar Ghorai unsigned int flags, mmc_stat; 320eb9a28f6SNishanth Menon ulong start; 321de941241SSukumar Ghorai 322*ae000e23SJean-Jacques Hiblot mmc_base = priv->base_addr; 323eb9a28f6SNishanth Menon start = get_timer(0); 324a7778f8fSTom Rini while ((readl(&mmc_base->pstate) & (DATI_MASK | CMDI_MASK)) != 0) { 325eb9a28f6SNishanth Menon if (get_timer(0) - start > MAX_RETRY_MS) { 326a7778f8fSTom Rini printf("%s: timedout waiting on cmd inhibit to clear\n", 327a7778f8fSTom Rini __func__); 328915ffa52SJaehoon Chung return -ETIMEDOUT; 329eb9a28f6SNishanth Menon } 330eb9a28f6SNishanth Menon } 331de941241SSukumar Ghorai writel(0xFFFFFFFF, &mmc_base->stat); 332eb9a28f6SNishanth Menon start = get_timer(0); 333eb9a28f6SNishanth Menon while (readl(&mmc_base->stat)) { 334eb9a28f6SNishanth Menon if (get_timer(0) - start > MAX_RETRY_MS) { 33515ceb1deSGrazvydas Ignotas printf("%s: timedout waiting for STAT (%x) to clear\n", 33615ceb1deSGrazvydas Ignotas __func__, readl(&mmc_base->stat)); 337915ffa52SJaehoon Chung return -ETIMEDOUT; 338eb9a28f6SNishanth Menon } 339eb9a28f6SNishanth Menon } 340de941241SSukumar Ghorai /* 341de941241SSukumar Ghorai * CMDREG 342de941241SSukumar Ghorai * CMDIDX[13:8] : Command index 343de941241SSukumar Ghorai * DATAPRNT[5] : Data Present Select 344de941241SSukumar Ghorai * ENCMDIDX[4] : Command Index Check Enable 345de941241SSukumar Ghorai * ENCMDCRC[3] : Command CRC Check Enable 346de941241SSukumar Ghorai * RSPTYP[1:0] 347de941241SSukumar Ghorai * 00 = No Response 348de941241SSukumar Ghorai * 01 = Length 136 349de941241SSukumar Ghorai * 10 = Length 48 350de941241SSukumar Ghorai * 11 = Length 48 Check busy after response 351de941241SSukumar Ghorai */ 352de941241SSukumar Ghorai /* Delay added before checking the status of frq change 353de941241SSukumar Ghorai * retry not supported by mmc.c(core file) 354de941241SSukumar Ghorai */ 355de941241SSukumar Ghorai if (cmd->cmdidx == SD_CMD_APP_SEND_SCR) 356de941241SSukumar Ghorai udelay(50000); /* wait 50 ms */ 357de941241SSukumar Ghorai 358de941241SSukumar Ghorai if (!(cmd->resp_type & MMC_RSP_PRESENT)) 359de941241SSukumar Ghorai flags = 0; 360de941241SSukumar Ghorai else if (cmd->resp_type & MMC_RSP_136) 361de941241SSukumar Ghorai flags = RSP_TYPE_LGHT136 | CICE_NOCHECK; 362de941241SSukumar Ghorai else if (cmd->resp_type & MMC_RSP_BUSY) 363de941241SSukumar Ghorai flags = RSP_TYPE_LGHT48B; 364de941241SSukumar Ghorai else 365de941241SSukumar Ghorai flags = RSP_TYPE_LGHT48; 366de941241SSukumar Ghorai 367de941241SSukumar Ghorai /* enable default flags */ 368de941241SSukumar Ghorai flags = flags | (CMD_TYPE_NORMAL | CICE_NOCHECK | CCCE_NOCHECK | 369de941241SSukumar Ghorai MSBS_SGLEBLK | ACEN_DISABLE | BCE_DISABLE | DE_DISABLE); 370de941241SSukumar Ghorai 371de941241SSukumar Ghorai if (cmd->resp_type & MMC_RSP_CRC) 372de941241SSukumar Ghorai flags |= CCCE_CHECK; 373de941241SSukumar Ghorai if (cmd->resp_type & MMC_RSP_OPCODE) 374de941241SSukumar Ghorai flags |= CICE_CHECK; 375de941241SSukumar Ghorai 376de941241SSukumar Ghorai if (data) { 377de941241SSukumar Ghorai if ((cmd->cmdidx == MMC_CMD_READ_MULTIPLE_BLOCK) || 378de941241SSukumar Ghorai (cmd->cmdidx == MMC_CMD_WRITE_MULTIPLE_BLOCK)) { 379de941241SSukumar Ghorai flags |= (MSBS_MULTIBLK | BCE_ENABLE); 380de941241SSukumar Ghorai data->blocksize = 512; 381de941241SSukumar Ghorai writel(data->blocksize | (data->blocks << 16), 382de941241SSukumar Ghorai &mmc_base->blk); 383de941241SSukumar Ghorai } else 384de941241SSukumar Ghorai writel(data->blocksize | NBLK_STPCNT, &mmc_base->blk); 385de941241SSukumar Ghorai 386de941241SSukumar Ghorai if (data->flags & MMC_DATA_READ) 387de941241SSukumar Ghorai flags |= (DP_DATA | DDIR_READ); 388de941241SSukumar Ghorai else 389de941241SSukumar Ghorai flags |= (DP_DATA | DDIR_WRITE); 390de941241SSukumar Ghorai } 391de941241SSukumar Ghorai 392de941241SSukumar Ghorai writel(cmd->cmdarg, &mmc_base->arg); 393152ba363SLubomir Popov udelay(20); /* To fix "No status update" error on eMMC */ 394de941241SSukumar Ghorai writel((cmd->cmdidx << 24) | flags, &mmc_base->cmd); 395de941241SSukumar Ghorai 396eb9a28f6SNishanth Menon start = get_timer(0); 397de941241SSukumar Ghorai do { 398de941241SSukumar Ghorai mmc_stat = readl(&mmc_base->stat); 399eb9a28f6SNishanth Menon if (get_timer(0) - start > MAX_RETRY_MS) { 400de941241SSukumar Ghorai printf("%s : timeout: No status update\n", __func__); 401915ffa52SJaehoon Chung return -ETIMEDOUT; 402de941241SSukumar Ghorai } 403eb9a28f6SNishanth Menon } while (!mmc_stat); 404de941241SSukumar Ghorai 40525c719e2SGrazvydas Ignotas if ((mmc_stat & IE_CTO) != 0) { 40625c719e2SGrazvydas Ignotas mmc_reset_controller_fsm(mmc_base, SYSCTL_SRC); 407915ffa52SJaehoon Chung return -ETIMEDOUT; 40825c719e2SGrazvydas Ignotas } else if ((mmc_stat & ERRI_MASK) != 0) 409de941241SSukumar Ghorai return -1; 410de941241SSukumar Ghorai 411de941241SSukumar Ghorai if (mmc_stat & CC_MASK) { 412de941241SSukumar Ghorai writel(CC_MASK, &mmc_base->stat); 413de941241SSukumar Ghorai if (cmd->resp_type & MMC_RSP_PRESENT) { 414de941241SSukumar Ghorai if (cmd->resp_type & MMC_RSP_136) { 415de941241SSukumar Ghorai /* response type 2 */ 416de941241SSukumar Ghorai cmd->response[3] = readl(&mmc_base->rsp10); 417de941241SSukumar Ghorai cmd->response[2] = readl(&mmc_base->rsp32); 418de941241SSukumar Ghorai cmd->response[1] = readl(&mmc_base->rsp54); 419de941241SSukumar Ghorai cmd->response[0] = readl(&mmc_base->rsp76); 420de941241SSukumar Ghorai } else 421de941241SSukumar Ghorai /* response types 1, 1b, 3, 4, 5, 6 */ 422de941241SSukumar Ghorai cmd->response[0] = readl(&mmc_base->rsp10); 423de941241SSukumar Ghorai } 424de941241SSukumar Ghorai } 425de941241SSukumar Ghorai 426de941241SSukumar Ghorai if (data && (data->flags & MMC_DATA_READ)) { 427de941241SSukumar Ghorai mmc_read_data(mmc_base, data->dest, 428de941241SSukumar Ghorai data->blocksize * data->blocks); 429de941241SSukumar Ghorai } else if (data && (data->flags & MMC_DATA_WRITE)) { 430de941241SSukumar Ghorai mmc_write_data(mmc_base, data->src, 431de941241SSukumar Ghorai data->blocksize * data->blocks); 432de941241SSukumar Ghorai } 433de941241SSukumar Ghorai return 0; 434de941241SSukumar Ghorai } 435de941241SSukumar Ghorai 436933efe64SSricharan static int mmc_read_data(struct hsmmc *mmc_base, char *buf, unsigned int size) 437de941241SSukumar Ghorai { 438de941241SSukumar Ghorai unsigned int *output_buf = (unsigned int *)buf; 439de941241SSukumar Ghorai unsigned int mmc_stat; 440de941241SSukumar Ghorai unsigned int count; 441de941241SSukumar Ghorai 442de941241SSukumar Ghorai /* 443de941241SSukumar Ghorai * Start Polled Read 444de941241SSukumar Ghorai */ 445de941241SSukumar Ghorai count = (size > MMCSD_SECTOR_SIZE) ? MMCSD_SECTOR_SIZE : size; 446de941241SSukumar Ghorai count /= 4; 447de941241SSukumar Ghorai 448de941241SSukumar Ghorai while (size) { 449eb9a28f6SNishanth Menon ulong start = get_timer(0); 450de941241SSukumar Ghorai do { 451de941241SSukumar Ghorai mmc_stat = readl(&mmc_base->stat); 452eb9a28f6SNishanth Menon if (get_timer(0) - start > MAX_RETRY_MS) { 453eb9a28f6SNishanth Menon printf("%s: timedout waiting for status!\n", 454eb9a28f6SNishanth Menon __func__); 455915ffa52SJaehoon Chung return -ETIMEDOUT; 456eb9a28f6SNishanth Menon } 457de941241SSukumar Ghorai } while (mmc_stat == 0); 458de941241SSukumar Ghorai 45925c719e2SGrazvydas Ignotas if ((mmc_stat & (IE_DTO | IE_DCRC | IE_DEB)) != 0) 46025c719e2SGrazvydas Ignotas mmc_reset_controller_fsm(mmc_base, SYSCTL_SRD); 46125c719e2SGrazvydas Ignotas 462de941241SSukumar Ghorai if ((mmc_stat & ERRI_MASK) != 0) 463de941241SSukumar Ghorai return 1; 464de941241SSukumar Ghorai 465de941241SSukumar Ghorai if (mmc_stat & BRR_MASK) { 466de941241SSukumar Ghorai unsigned int k; 467de941241SSukumar Ghorai 468de941241SSukumar Ghorai writel(readl(&mmc_base->stat) | BRR_MASK, 469de941241SSukumar Ghorai &mmc_base->stat); 470de941241SSukumar Ghorai for (k = 0; k < count; k++) { 471de941241SSukumar Ghorai *output_buf = readl(&mmc_base->data); 472de941241SSukumar Ghorai output_buf++; 473de941241SSukumar Ghorai } 474de941241SSukumar Ghorai size -= (count*4); 475de941241SSukumar Ghorai } 476de941241SSukumar Ghorai 477de941241SSukumar Ghorai if (mmc_stat & BWR_MASK) 478de941241SSukumar Ghorai writel(readl(&mmc_base->stat) | BWR_MASK, 479de941241SSukumar Ghorai &mmc_base->stat); 480de941241SSukumar Ghorai 481de941241SSukumar Ghorai if (mmc_stat & TC_MASK) { 482de941241SSukumar Ghorai writel(readl(&mmc_base->stat) | TC_MASK, 483de941241SSukumar Ghorai &mmc_base->stat); 484de941241SSukumar Ghorai break; 485de941241SSukumar Ghorai } 486de941241SSukumar Ghorai } 487de941241SSukumar Ghorai return 0; 488de941241SSukumar Ghorai } 489de941241SSukumar Ghorai 490933efe64SSricharan static int mmc_write_data(struct hsmmc *mmc_base, const char *buf, 491933efe64SSricharan unsigned int size) 492de941241SSukumar Ghorai { 493de941241SSukumar Ghorai unsigned int *input_buf = (unsigned int *)buf; 494de941241SSukumar Ghorai unsigned int mmc_stat; 495de941241SSukumar Ghorai unsigned int count; 496de941241SSukumar Ghorai 497de941241SSukumar Ghorai /* 498152ba363SLubomir Popov * Start Polled Write 499de941241SSukumar Ghorai */ 500de941241SSukumar Ghorai count = (size > MMCSD_SECTOR_SIZE) ? MMCSD_SECTOR_SIZE : size; 501de941241SSukumar Ghorai count /= 4; 502de941241SSukumar Ghorai 503de941241SSukumar Ghorai while (size) { 504eb9a28f6SNishanth Menon ulong start = get_timer(0); 505de941241SSukumar Ghorai do { 506de941241SSukumar Ghorai mmc_stat = readl(&mmc_base->stat); 507eb9a28f6SNishanth Menon if (get_timer(0) - start > MAX_RETRY_MS) { 508eb9a28f6SNishanth Menon printf("%s: timedout waiting for status!\n", 509eb9a28f6SNishanth Menon __func__); 510915ffa52SJaehoon Chung return -ETIMEDOUT; 511eb9a28f6SNishanth Menon } 512de941241SSukumar Ghorai } while (mmc_stat == 0); 513de941241SSukumar Ghorai 51425c719e2SGrazvydas Ignotas if ((mmc_stat & (IE_DTO | IE_DCRC | IE_DEB)) != 0) 51525c719e2SGrazvydas Ignotas mmc_reset_controller_fsm(mmc_base, SYSCTL_SRD); 51625c719e2SGrazvydas Ignotas 517de941241SSukumar Ghorai if ((mmc_stat & ERRI_MASK) != 0) 518de941241SSukumar Ghorai return 1; 519de941241SSukumar Ghorai 520de941241SSukumar Ghorai if (mmc_stat & BWR_MASK) { 521de941241SSukumar Ghorai unsigned int k; 522de941241SSukumar Ghorai 523de941241SSukumar Ghorai writel(readl(&mmc_base->stat) | BWR_MASK, 524de941241SSukumar Ghorai &mmc_base->stat); 525de941241SSukumar Ghorai for (k = 0; k < count; k++) { 526de941241SSukumar Ghorai writel(*input_buf, &mmc_base->data); 527de941241SSukumar Ghorai input_buf++; 528de941241SSukumar Ghorai } 529de941241SSukumar Ghorai size -= (count*4); 530de941241SSukumar Ghorai } 531de941241SSukumar Ghorai 532de941241SSukumar Ghorai if (mmc_stat & BRR_MASK) 533de941241SSukumar Ghorai writel(readl(&mmc_base->stat) | BRR_MASK, 534de941241SSukumar Ghorai &mmc_base->stat); 535de941241SSukumar Ghorai 536de941241SSukumar Ghorai if (mmc_stat & TC_MASK) { 537de941241SSukumar Ghorai writel(readl(&mmc_base->stat) | TC_MASK, 538de941241SSukumar Ghorai &mmc_base->stat); 539de941241SSukumar Ghorai break; 540de941241SSukumar Ghorai } 541de941241SSukumar Ghorai } 542de941241SSukumar Ghorai return 0; 543de941241SSukumar Ghorai } 544de941241SSukumar Ghorai 54507b0b9c0SJaehoon Chung static int omap_hsmmc_set_ios(struct mmc *mmc) 546de941241SSukumar Ghorai { 547*ae000e23SJean-Jacques Hiblot struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc); 548cc22b0c0SNikita Kiryanov struct hsmmc *mmc_base; 549de941241SSukumar Ghorai unsigned int dsor = 0; 550eb9a28f6SNishanth Menon ulong start; 551de941241SSukumar Ghorai 552*ae000e23SJean-Jacques Hiblot mmc_base = priv->base_addr; 553de941241SSukumar Ghorai /* configue bus width */ 554de941241SSukumar Ghorai switch (mmc->bus_width) { 555de941241SSukumar Ghorai case 8: 556de941241SSukumar Ghorai writel(readl(&mmc_base->con) | DTW_8_BITMODE, 557de941241SSukumar Ghorai &mmc_base->con); 558de941241SSukumar Ghorai break; 559de941241SSukumar Ghorai 560de941241SSukumar Ghorai case 4: 561de941241SSukumar Ghorai writel(readl(&mmc_base->con) & ~DTW_8_BITMODE, 562de941241SSukumar Ghorai &mmc_base->con); 563de941241SSukumar Ghorai writel(readl(&mmc_base->hctl) | DTW_4_BITMODE, 564de941241SSukumar Ghorai &mmc_base->hctl); 565de941241SSukumar Ghorai break; 566de941241SSukumar Ghorai 567de941241SSukumar Ghorai case 1: 568de941241SSukumar Ghorai default: 569de941241SSukumar Ghorai writel(readl(&mmc_base->con) & ~DTW_8_BITMODE, 570de941241SSukumar Ghorai &mmc_base->con); 571de941241SSukumar Ghorai writel(readl(&mmc_base->hctl) & ~DTW_4_BITMODE, 572de941241SSukumar Ghorai &mmc_base->hctl); 573de941241SSukumar Ghorai break; 574de941241SSukumar Ghorai } 575de941241SSukumar Ghorai 576de941241SSukumar Ghorai /* configure clock with 96Mhz system clock. 577de941241SSukumar Ghorai */ 578de941241SSukumar Ghorai if (mmc->clock != 0) { 579de941241SSukumar Ghorai dsor = (MMC_CLOCK_REFERENCE * 1000000 / mmc->clock); 580de941241SSukumar Ghorai if ((MMC_CLOCK_REFERENCE * 1000000) / dsor > mmc->clock) 581de941241SSukumar Ghorai dsor++; 582de941241SSukumar Ghorai } 583de941241SSukumar Ghorai 584de941241SSukumar Ghorai mmc_reg_out(&mmc_base->sysctl, (ICE_MASK | DTO_MASK | CEN_MASK), 585de941241SSukumar Ghorai (ICE_STOP | DTO_15THDTO | CEN_DISABLE)); 586de941241SSukumar Ghorai 587de941241SSukumar Ghorai mmc_reg_out(&mmc_base->sysctl, ICE_MASK | CLKD_MASK, 588de941241SSukumar Ghorai (dsor << CLKD_OFFSET) | ICE_OSCILLATE); 589de941241SSukumar Ghorai 590eb9a28f6SNishanth Menon start = get_timer(0); 591eb9a28f6SNishanth Menon while ((readl(&mmc_base->sysctl) & ICS_MASK) == ICS_NOTREADY) { 592eb9a28f6SNishanth Menon if (get_timer(0) - start > MAX_RETRY_MS) { 593eb9a28f6SNishanth Menon printf("%s: timedout waiting for ics!\n", __func__); 59407b0b9c0SJaehoon Chung return -ETIMEDOUT; 595eb9a28f6SNishanth Menon } 596eb9a28f6SNishanth Menon } 597de941241SSukumar Ghorai writel(readl(&mmc_base->sysctl) | CEN_ENABLE, &mmc_base->sysctl); 59807b0b9c0SJaehoon Chung 59907b0b9c0SJaehoon Chung return 0; 600de941241SSukumar Ghorai } 601de941241SSukumar Ghorai 602ab769f22SPantelis Antoniou #ifdef OMAP_HSMMC_USE_GPIO 603a9d6a7e2SMugunthan V N #ifdef CONFIG_DM_MMC 604a9d6a7e2SMugunthan V N static int omap_hsmmc_getcd(struct mmc *mmc) 605a9d6a7e2SMugunthan V N { 606*ae000e23SJean-Jacques Hiblot struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc); 607a9d6a7e2SMugunthan V N int value; 608a9d6a7e2SMugunthan V N 609a9d6a7e2SMugunthan V N value = dm_gpio_get_value(&priv->cd_gpio); 610a9d6a7e2SMugunthan V N /* if no CD return as 1 */ 611a9d6a7e2SMugunthan V N if (value < 0) 612a9d6a7e2SMugunthan V N return 1; 613a9d6a7e2SMugunthan V N 614a9d6a7e2SMugunthan V N if (priv->cd_inverted) 615a9d6a7e2SMugunthan V N return !value; 616a9d6a7e2SMugunthan V N return value; 617a9d6a7e2SMugunthan V N } 618a9d6a7e2SMugunthan V N 619a9d6a7e2SMugunthan V N static int omap_hsmmc_getwp(struct mmc *mmc) 620a9d6a7e2SMugunthan V N { 621*ae000e23SJean-Jacques Hiblot struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc); 622a9d6a7e2SMugunthan V N int value; 623a9d6a7e2SMugunthan V N 624a9d6a7e2SMugunthan V N value = dm_gpio_get_value(&priv->wp_gpio); 625a9d6a7e2SMugunthan V N /* if no WP return as 0 */ 626a9d6a7e2SMugunthan V N if (value < 0) 627a9d6a7e2SMugunthan V N return 0; 628a9d6a7e2SMugunthan V N return value; 629a9d6a7e2SMugunthan V N } 630a9d6a7e2SMugunthan V N #else 631ab769f22SPantelis Antoniou static int omap_hsmmc_getcd(struct mmc *mmc) 632ab769f22SPantelis Antoniou { 633*ae000e23SJean-Jacques Hiblot struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc); 634ab769f22SPantelis Antoniou int cd_gpio; 635ab769f22SPantelis Antoniou 636ab769f22SPantelis Antoniou /* if no CD return as 1 */ 637*ae000e23SJean-Jacques Hiblot cd_gpio = priv->cd_gpio; 638ab769f22SPantelis Antoniou if (cd_gpio < 0) 639ab769f22SPantelis Antoniou return 1; 640ab769f22SPantelis Antoniou 6410b03a931SIgor Grinberg /* NOTE: assumes card detect signal is active-low */ 6420b03a931SIgor Grinberg return !gpio_get_value(cd_gpio); 643ab769f22SPantelis Antoniou } 644ab769f22SPantelis Antoniou 645ab769f22SPantelis Antoniou static int omap_hsmmc_getwp(struct mmc *mmc) 646ab769f22SPantelis Antoniou { 647*ae000e23SJean-Jacques Hiblot struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc); 648ab769f22SPantelis Antoniou int wp_gpio; 649ab769f22SPantelis Antoniou 650ab769f22SPantelis Antoniou /* if no WP return as 0 */ 651*ae000e23SJean-Jacques Hiblot wp_gpio = priv->wp_gpio; 652ab769f22SPantelis Antoniou if (wp_gpio < 0) 653ab769f22SPantelis Antoniou return 0; 654ab769f22SPantelis Antoniou 6550b03a931SIgor Grinberg /* NOTE: assumes write protect signal is active-high */ 656ab769f22SPantelis Antoniou return gpio_get_value(wp_gpio); 657ab769f22SPantelis Antoniou } 658ab769f22SPantelis Antoniou #endif 659a9d6a7e2SMugunthan V N #endif 660ab769f22SPantelis Antoniou 661ab769f22SPantelis Antoniou static const struct mmc_ops omap_hsmmc_ops = { 662ab769f22SPantelis Antoniou .send_cmd = omap_hsmmc_send_cmd, 663ab769f22SPantelis Antoniou .set_ios = omap_hsmmc_set_ios, 664ab769f22SPantelis Antoniou .init = omap_hsmmc_init_setup, 665ab769f22SPantelis Antoniou #ifdef OMAP_HSMMC_USE_GPIO 666ab769f22SPantelis Antoniou .getcd = omap_hsmmc_getcd, 667ab769f22SPantelis Antoniou .getwp = omap_hsmmc_getwp, 668ab769f22SPantelis Antoniou #endif 669ab769f22SPantelis Antoniou }; 670ab769f22SPantelis Antoniou 671a9d6a7e2SMugunthan V N #ifndef CONFIG_DM_MMC 672e3913f56SNikita Kiryanov int omap_mmc_init(int dev_index, uint host_caps_mask, uint f_max, int cd_gpio, 673e3913f56SNikita Kiryanov int wp_gpio) 674de941241SSukumar Ghorai { 67593bfd616SPantelis Antoniou struct mmc *mmc; 676*ae000e23SJean-Jacques Hiblot struct omap_hsmmc_data *priv; 67793bfd616SPantelis Antoniou struct mmc_config *cfg; 67893bfd616SPantelis Antoniou uint host_caps_val; 679de941241SSukumar Ghorai 680*ae000e23SJean-Jacques Hiblot priv = malloc(sizeof(*priv)); 681*ae000e23SJean-Jacques Hiblot if (priv == NULL) 68293bfd616SPantelis Antoniou return -1; 68393bfd616SPantelis Antoniou 6845a20397bSRob Herring host_caps_val = MMC_MODE_4BIT | MMC_MODE_HS_52MHz | MMC_MODE_HS; 685de941241SSukumar Ghorai 686de941241SSukumar Ghorai switch (dev_index) { 687de941241SSukumar Ghorai case 0: 688*ae000e23SJean-Jacques Hiblot priv->base_addr = (struct hsmmc *)OMAP_HSMMC1_BASE; 689de941241SSukumar Ghorai break; 6901037d585STom Rini #ifdef OMAP_HSMMC2_BASE 691de941241SSukumar Ghorai case 1: 692*ae000e23SJean-Jacques Hiblot priv->base_addr = (struct hsmmc *)OMAP_HSMMC2_BASE; 693152ba363SLubomir Popov #if (defined(CONFIG_OMAP44XX) || defined(CONFIG_OMAP54XX) || \ 6943891a54fSNishanth Menon defined(CONFIG_DRA7XX) || defined(CONFIG_AM33XX) || \ 6953b68939fSRoger Quadros defined(CONFIG_AM43XX) || defined(CONFIG_SOC_KEYSTONE)) && \ 6963b68939fSRoger Quadros defined(CONFIG_HSMMC2_8BIT) 697152ba363SLubomir Popov /* Enable 8-bit interface for eMMC on OMAP4/5 or DRA7XX */ 698152ba363SLubomir Popov host_caps_val |= MMC_MODE_8BIT; 699152ba363SLubomir Popov #endif 700de941241SSukumar Ghorai break; 7011037d585STom Rini #endif 7021037d585STom Rini #ifdef OMAP_HSMMC3_BASE 703de941241SSukumar Ghorai case 2: 704*ae000e23SJean-Jacques Hiblot priv->base_addr = (struct hsmmc *)OMAP_HSMMC3_BASE; 7053891a54fSNishanth Menon #if defined(CONFIG_DRA7XX) && defined(CONFIG_HSMMC3_8BIT) 706152ba363SLubomir Popov /* Enable 8-bit interface for eMMC on DRA7XX */ 707152ba363SLubomir Popov host_caps_val |= MMC_MODE_8BIT; 708152ba363SLubomir Popov #endif 709de941241SSukumar Ghorai break; 7101037d585STom Rini #endif 711de941241SSukumar Ghorai default: 712*ae000e23SJean-Jacques Hiblot priv->base_addr = (struct hsmmc *)OMAP_HSMMC1_BASE; 713de941241SSukumar Ghorai return 1; 714de941241SSukumar Ghorai } 715ab769f22SPantelis Antoniou #ifdef OMAP_HSMMC_USE_GPIO 716ab769f22SPantelis Antoniou /* on error gpio values are set to -1, which is what we want */ 717*ae000e23SJean-Jacques Hiblot priv->cd_gpio = omap_mmc_setup_gpio_in(cd_gpio, "mmc_cd"); 718*ae000e23SJean-Jacques Hiblot priv->wp_gpio = omap_mmc_setup_gpio_in(wp_gpio, "mmc_wp"); 719ab769f22SPantelis Antoniou #endif 720173ddc5bSPeter Korsgaard 721*ae000e23SJean-Jacques Hiblot cfg = &priv->cfg; 722de941241SSukumar Ghorai 72393bfd616SPantelis Antoniou cfg->name = "OMAP SD/MMC"; 72493bfd616SPantelis Antoniou cfg->ops = &omap_hsmmc_ops; 72593bfd616SPantelis Antoniou 72693bfd616SPantelis Antoniou cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195; 72793bfd616SPantelis Antoniou cfg->host_caps = host_caps_val & ~host_caps_mask; 72893bfd616SPantelis Antoniou 72993bfd616SPantelis Antoniou cfg->f_min = 400000; 730bbbc1ae9SJonathan Solnit 731bbbc1ae9SJonathan Solnit if (f_max != 0) 73293bfd616SPantelis Antoniou cfg->f_max = f_max; 733bbbc1ae9SJonathan Solnit else { 73493bfd616SPantelis Antoniou if (cfg->host_caps & MMC_MODE_HS) { 73593bfd616SPantelis Antoniou if (cfg->host_caps & MMC_MODE_HS_52MHz) 73693bfd616SPantelis Antoniou cfg->f_max = 52000000; 737bbbc1ae9SJonathan Solnit else 73893bfd616SPantelis Antoniou cfg->f_max = 26000000; 739bbbc1ae9SJonathan Solnit } else 74093bfd616SPantelis Antoniou cfg->f_max = 20000000; 741bbbc1ae9SJonathan Solnit } 742de941241SSukumar Ghorai 74393bfd616SPantelis Antoniou cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT; 7448feafcc4SJohn Rigby 7454ca9244dSJohn Rigby #if defined(CONFIG_OMAP34XX) 7464ca9244dSJohn Rigby /* 7474ca9244dSJohn Rigby * Silicon revs 2.1 and older do not support multiblock transfers. 7484ca9244dSJohn Rigby */ 7494ca9244dSJohn Rigby if ((get_cpu_family() == CPU_OMAP34XX) && (get_cpu_rev() <= CPU_3XX_ES21)) 75093bfd616SPantelis Antoniou cfg->b_max = 1; 7514ca9244dSJohn Rigby #endif 752*ae000e23SJean-Jacques Hiblot mmc = mmc_create(cfg, priv); 75393bfd616SPantelis Antoniou if (mmc == NULL) 75493bfd616SPantelis Antoniou return -1; 755de941241SSukumar Ghorai 756de941241SSukumar Ghorai return 0; 757de941241SSukumar Ghorai } 758a9d6a7e2SMugunthan V N #else 759a9d6a7e2SMugunthan V N static int omap_hsmmc_ofdata_to_platdata(struct udevice *dev) 760a9d6a7e2SMugunthan V N { 761a9d6a7e2SMugunthan V N struct omap_hsmmc_data *priv = dev_get_priv(dev); 762a9d6a7e2SMugunthan V N const void *fdt = gd->fdt_blob; 763e160f7d4SSimon Glass int node = dev_of_offset(dev); 764a9d6a7e2SMugunthan V N struct mmc_config *cfg; 765a9d6a7e2SMugunthan V N int val; 766a9d6a7e2SMugunthan V N 7674bc5e19eSMugunthan V N priv->base_addr = map_physmem(dev_get_addr(dev), sizeof(struct hsmmc *), 7684bc5e19eSMugunthan V N MAP_NOCACHE); 769a9d6a7e2SMugunthan V N cfg = &priv->cfg; 770a9d6a7e2SMugunthan V N 771a9d6a7e2SMugunthan V N cfg->host_caps = MMC_MODE_HS_52MHz | MMC_MODE_HS; 772a9d6a7e2SMugunthan V N val = fdtdec_get_int(fdt, node, "bus-width", -1); 773a9d6a7e2SMugunthan V N if (val < 0) { 774a9d6a7e2SMugunthan V N printf("error: bus-width property missing\n"); 775a9d6a7e2SMugunthan V N return -ENOENT; 776a9d6a7e2SMugunthan V N } 777a9d6a7e2SMugunthan V N 778a9d6a7e2SMugunthan V N switch (val) { 779a9d6a7e2SMugunthan V N case 0x8: 780a9d6a7e2SMugunthan V N cfg->host_caps |= MMC_MODE_8BIT; 781a9d6a7e2SMugunthan V N case 0x4: 782a9d6a7e2SMugunthan V N cfg->host_caps |= MMC_MODE_4BIT; 783a9d6a7e2SMugunthan V N break; 784a9d6a7e2SMugunthan V N default: 785a9d6a7e2SMugunthan V N printf("error: invalid bus-width property\n"); 786a9d6a7e2SMugunthan V N return -ENOENT; 787a9d6a7e2SMugunthan V N } 788a9d6a7e2SMugunthan V N 789a9d6a7e2SMugunthan V N cfg->f_min = 400000; 790a9d6a7e2SMugunthan V N cfg->f_max = fdtdec_get_int(fdt, node, "max-frequency", 52000000); 791a9d6a7e2SMugunthan V N cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195; 792a9d6a7e2SMugunthan V N cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT; 793a9d6a7e2SMugunthan V N 7944de2de51SSekhar Nori #ifdef OMAP_HSMMC_USE_GPIO 795a9d6a7e2SMugunthan V N priv->cd_inverted = fdtdec_get_bool(fdt, node, "cd-inverted"); 7964de2de51SSekhar Nori #endif 797a9d6a7e2SMugunthan V N 798a9d6a7e2SMugunthan V N return 0; 799a9d6a7e2SMugunthan V N } 800a9d6a7e2SMugunthan V N 801a9d6a7e2SMugunthan V N static int omap_hsmmc_probe(struct udevice *dev) 802a9d6a7e2SMugunthan V N { 803a9d6a7e2SMugunthan V N struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev); 804a9d6a7e2SMugunthan V N struct omap_hsmmc_data *priv = dev_get_priv(dev); 805a9d6a7e2SMugunthan V N struct mmc_config *cfg; 806a9d6a7e2SMugunthan V N struct mmc *mmc; 807a9d6a7e2SMugunthan V N 808a9d6a7e2SMugunthan V N cfg = &priv->cfg; 809a9d6a7e2SMugunthan V N cfg->name = "OMAP SD/MMC"; 810a9d6a7e2SMugunthan V N cfg->ops = &omap_hsmmc_ops; 811a9d6a7e2SMugunthan V N 812a9d6a7e2SMugunthan V N mmc = mmc_create(cfg, priv); 813a9d6a7e2SMugunthan V N if (mmc == NULL) 814a9d6a7e2SMugunthan V N return -1; 815a9d6a7e2SMugunthan V N 8165cc6a245SMugunthan V N #ifdef OMAP_HSMMC_USE_GPIO 8175cc6a245SMugunthan V N gpio_request_by_name(dev, "cd-gpios", 0, &priv->cd_gpio, GPIOD_IS_IN); 8185cc6a245SMugunthan V N gpio_request_by_name(dev, "wp-gpios", 0, &priv->wp_gpio, GPIOD_IS_IN); 8195cc6a245SMugunthan V N #endif 8205cc6a245SMugunthan V N 821cffe5d86SSimon Glass mmc->dev = dev; 822a9d6a7e2SMugunthan V N upriv->mmc = mmc; 823a9d6a7e2SMugunthan V N 824a9d6a7e2SMugunthan V N return 0; 825a9d6a7e2SMugunthan V N } 826a9d6a7e2SMugunthan V N 827a9d6a7e2SMugunthan V N static const struct udevice_id omap_hsmmc_ids[] = { 828a9d6a7e2SMugunthan V N { .compatible = "ti,omap3-hsmmc" }, 829a9d6a7e2SMugunthan V N { .compatible = "ti,omap4-hsmmc" }, 830a9d6a7e2SMugunthan V N { .compatible = "ti,am33xx-hsmmc" }, 831a9d6a7e2SMugunthan V N { } 832a9d6a7e2SMugunthan V N }; 833a9d6a7e2SMugunthan V N 834a9d6a7e2SMugunthan V N U_BOOT_DRIVER(omap_hsmmc) = { 835a9d6a7e2SMugunthan V N .name = "omap_hsmmc", 836a9d6a7e2SMugunthan V N .id = UCLASS_MMC, 837a9d6a7e2SMugunthan V N .of_match = omap_hsmmc_ids, 838a9d6a7e2SMugunthan V N .ofdata_to_platdata = omap_hsmmc_ofdata_to_platdata, 839a9d6a7e2SMugunthan V N .probe = omap_hsmmc_probe, 840a9d6a7e2SMugunthan V N .priv_auto_alloc_size = sizeof(struct omap_hsmmc_data), 841a9d6a7e2SMugunthan V N }; 842a9d6a7e2SMugunthan V N #endif 843