1de941241SSukumar Ghorai /* 2de941241SSukumar Ghorai * (C) Copyright 2008 3de941241SSukumar Ghorai * Texas Instruments, <www.ti.com> 4de941241SSukumar Ghorai * Sukumar Ghorai <s-ghorai@ti.com> 5de941241SSukumar Ghorai * 6de941241SSukumar Ghorai * See file CREDITS for list of people who contributed to this 7de941241SSukumar Ghorai * project. 8de941241SSukumar Ghorai * 9de941241SSukumar Ghorai * This program is free software; you can redistribute it and/or 10de941241SSukumar Ghorai * modify it under the terms of the GNU General Public License as 11de941241SSukumar Ghorai * published by the Free Software Foundation's version 2 of 12de941241SSukumar Ghorai * the License. 13de941241SSukumar Ghorai * 14de941241SSukumar Ghorai * This program is distributed in the hope that it will be useful, 15de941241SSukumar Ghorai * but WITHOUT ANY WARRANTY; without even the implied warranty of 16de941241SSukumar Ghorai * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 17de941241SSukumar Ghorai * GNU General Public License for more details. 18de941241SSukumar Ghorai * 19de941241SSukumar Ghorai * You should have received a copy of the GNU General Public License 20de941241SSukumar Ghorai * along with this program; if not, write to the Free Software 21de941241SSukumar Ghorai * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 22de941241SSukumar Ghorai * MA 02111-1307 USA 23de941241SSukumar Ghorai */ 24de941241SSukumar Ghorai 25de941241SSukumar Ghorai #include <config.h> 26de941241SSukumar Ghorai #include <common.h> 2793bfd616SPantelis Antoniou #include <malloc.h> 28de941241SSukumar Ghorai #include <mmc.h> 29de941241SSukumar Ghorai #include <part.h> 30de941241SSukumar Ghorai #include <i2c.h> 31de941241SSukumar Ghorai #include <twl4030.h> 3214fa2dd0SBalaji T K #include <twl6030.h> 33cb199102SNishanth Menon #include <palmas.h> 34de941241SSukumar Ghorai #include <asm/io.h> 35de941241SSukumar Ghorai #include <asm/arch/mmc_host_def.h> 363b68939fSRoger Quadros #if !defined(CONFIG_SOC_KEYSTONE) 373b68939fSRoger Quadros #include <asm/gpio.h> 3896e0e7b3SDirk Behme #include <asm/arch/sys_proto.h> 393b68939fSRoger Quadros #endif 402a48b3a2STom Rini #ifdef CONFIG_MMC_OMAP36XX_PINS 412a48b3a2STom Rini #include <asm/arch/mux.h> 422a48b3a2STom Rini #endif 43a9d6a7e2SMugunthan V N #include <dm.h> 44a9d6a7e2SMugunthan V N 45a9d6a7e2SMugunthan V N DECLARE_GLOBAL_DATA_PTR; 46de941241SSukumar Ghorai 47ab769f22SPantelis Antoniou /* simplify defines to OMAP_HSMMC_USE_GPIO */ 48ab769f22SPantelis Antoniou #if (defined(CONFIG_OMAP_GPIO) && !defined(CONFIG_SPL_BUILD)) || \ 49ab769f22SPantelis Antoniou (defined(CONFIG_SPL_BUILD) && defined(CONFIG_SPL_GPIO_SUPPORT)) 50ab769f22SPantelis Antoniou #define OMAP_HSMMC_USE_GPIO 51ab769f22SPantelis Antoniou #else 52ab769f22SPantelis Antoniou #undef OMAP_HSMMC_USE_GPIO 53ab769f22SPantelis Antoniou #endif 54ab769f22SPantelis Antoniou 5525c719e2SGrazvydas Ignotas /* common definitions for all OMAPs */ 5625c719e2SGrazvydas Ignotas #define SYSCTL_SRC (1 << 25) 5725c719e2SGrazvydas Ignotas #define SYSCTL_SRD (1 << 26) 5825c719e2SGrazvydas Ignotas 593d673ffcSJean-Jacques Hiblot struct omap_hsmmc_plat { 603d673ffcSJean-Jacques Hiblot struct mmc_config cfg; 61*17c9a1c1SJean-Jacques Hiblot struct mmc mmc; 623d673ffcSJean-Jacques Hiblot }; 633d673ffcSJean-Jacques Hiblot 64cc22b0c0SNikita Kiryanov struct omap_hsmmc_data { 65cc22b0c0SNikita Kiryanov struct hsmmc *base_addr; 663d673ffcSJean-Jacques Hiblot #ifndef CONFIG_DM_MMC 6793bfd616SPantelis Antoniou struct mmc_config cfg; 683d673ffcSJean-Jacques Hiblot #endif 69ab769f22SPantelis Antoniou #ifdef OMAP_HSMMC_USE_GPIO 70a9d6a7e2SMugunthan V N #ifdef CONFIG_DM_MMC 71a9d6a7e2SMugunthan V N struct gpio_desc cd_gpio; /* Change Detect GPIO */ 72a9d6a7e2SMugunthan V N struct gpio_desc wp_gpio; /* Write Protect GPIO */ 73a9d6a7e2SMugunthan V N bool cd_inverted; 74a9d6a7e2SMugunthan V N #else 75e874d5b0SNikita Kiryanov int cd_gpio; 76e3913f56SNikita Kiryanov int wp_gpio; 77ab769f22SPantelis Antoniou #endif 78a9d6a7e2SMugunthan V N #endif 79cc22b0c0SNikita Kiryanov }; 80cc22b0c0SNikita Kiryanov 81eb9a28f6SNishanth Menon /* If we fail after 1 second wait, something is really bad */ 82eb9a28f6SNishanth Menon #define MAX_RETRY_MS 1000 83eb9a28f6SNishanth Menon 84933efe64SSricharan static int mmc_read_data(struct hsmmc *mmc_base, char *buf, unsigned int size); 85933efe64SSricharan static int mmc_write_data(struct hsmmc *mmc_base, const char *buf, 86933efe64SSricharan unsigned int siz); 8714fa2dd0SBalaji T K 88ae000e23SJean-Jacques Hiblot static inline struct omap_hsmmc_data *omap_hsmmc_get_data(struct mmc *mmc) 89ae000e23SJean-Jacques Hiblot { 90ae000e23SJean-Jacques Hiblot #ifdef CONFIG_DM_MMC 91ae000e23SJean-Jacques Hiblot return dev_get_priv(mmc->dev); 92ae000e23SJean-Jacques Hiblot #else 93ae000e23SJean-Jacques Hiblot return (struct omap_hsmmc_data *)mmc->priv; 94ae000e23SJean-Jacques Hiblot #endif 95ae000e23SJean-Jacques Hiblot } 963d673ffcSJean-Jacques Hiblot static inline struct mmc_config *omap_hsmmc_get_cfg(struct mmc *mmc) 973d673ffcSJean-Jacques Hiblot { 983d673ffcSJean-Jacques Hiblot #ifdef CONFIG_DM_MMC 993d673ffcSJean-Jacques Hiblot struct omap_hsmmc_plat *plat = dev_get_platdata(mmc->dev); 1003d673ffcSJean-Jacques Hiblot return &plat->cfg; 1013d673ffcSJean-Jacques Hiblot #else 1023d673ffcSJean-Jacques Hiblot return &((struct omap_hsmmc_data *)mmc->priv)->cfg; 1033d673ffcSJean-Jacques Hiblot #endif 1043d673ffcSJean-Jacques Hiblot } 105ae000e23SJean-Jacques Hiblot 106a9d6a7e2SMugunthan V N #if defined(OMAP_HSMMC_USE_GPIO) && !defined(CONFIG_DM_MMC) 107e874d5b0SNikita Kiryanov static int omap_mmc_setup_gpio_in(int gpio, const char *label) 108e874d5b0SNikita Kiryanov { 1095915a2adSSimon Glass int ret; 1105915a2adSSimon Glass 1115915a2adSSimon Glass #ifndef CONFIG_DM_GPIO 112e874d5b0SNikita Kiryanov if (!gpio_is_valid(gpio)) 113e874d5b0SNikita Kiryanov return -1; 1145915a2adSSimon Glass #endif 1155915a2adSSimon Glass ret = gpio_request(gpio, label); 1165915a2adSSimon Glass if (ret) 1175915a2adSSimon Glass return ret; 118e874d5b0SNikita Kiryanov 1195915a2adSSimon Glass ret = gpio_direction_input(gpio); 1205915a2adSSimon Glass if (ret) 1215915a2adSSimon Glass return ret; 122e874d5b0SNikita Kiryanov 123e874d5b0SNikita Kiryanov return gpio; 124e874d5b0SNikita Kiryanov } 125e874d5b0SNikita Kiryanov #endif 126e874d5b0SNikita Kiryanov 127750121c3SJeroen Hofstee static unsigned char mmc_board_init(struct mmc *mmc) 128de941241SSukumar Ghorai { 129de941241SSukumar Ghorai #if defined(CONFIG_OMAP34XX) 1303d673ffcSJean-Jacques Hiblot struct mmc_config *cfg = omap_hsmmc_get_cfg(mmc); 131de941241SSukumar Ghorai t2_t *t2_base = (t2_t *)T2_BASE; 132de941241SSukumar Ghorai struct prcm *prcm_base = (struct prcm *)PRCM_BASE; 133b1e725f2SGrazvydas Ignotas u32 pbias_lite; 1346aca17c9SAdam Ford #ifdef CONFIG_MMC_OMAP36XX_PINS 1356aca17c9SAdam Ford u32 wkup_ctrl = readl(OMAP34XX_CTRL_WKUP_CTRL); 1366aca17c9SAdam Ford #endif 137de941241SSukumar Ghorai 138b1e725f2SGrazvydas Ignotas pbias_lite = readl(&t2_base->pbias_lite); 139b1e725f2SGrazvydas Ignotas pbias_lite &= ~(PBIASLITEPWRDNZ1 | PBIASLITEPWRDNZ0); 1405bfdd1fcSAlbert ARIBAUD \(3ADEV\) #ifdef CONFIG_TARGET_OMAP3_CAIRO 1415bfdd1fcSAlbert ARIBAUD \(3ADEV\) /* for cairo board, we need to set up 1.8 Volt bias level on MMC1 */ 1425bfdd1fcSAlbert ARIBAUD \(3ADEV\) pbias_lite &= ~PBIASLITEVMODE0; 1435bfdd1fcSAlbert ARIBAUD \(3ADEV\) #endif 1446aca17c9SAdam Ford #ifdef CONFIG_MMC_OMAP36XX_PINS 1456aca17c9SAdam Ford if (get_cpu_family() == CPU_OMAP36XX) { 1466aca17c9SAdam Ford /* Disable extended drain IO before changing PBIAS */ 1476aca17c9SAdam Ford wkup_ctrl &= ~OMAP34XX_CTRL_WKUP_CTRL_GPIO_IO_PWRDNZ; 1486aca17c9SAdam Ford writel(wkup_ctrl, OMAP34XX_CTRL_WKUP_CTRL); 1496aca17c9SAdam Ford } 1506aca17c9SAdam Ford #endif 151b1e725f2SGrazvydas Ignotas writel(pbias_lite, &t2_base->pbias_lite); 152aac5450eSPaul Kocialkowski 153b1e725f2SGrazvydas Ignotas writel(pbias_lite | PBIASLITEPWRDNZ1 | 154de941241SSukumar Ghorai PBIASSPEEDCTRL0 | PBIASLITEPWRDNZ0, 155de941241SSukumar Ghorai &t2_base->pbias_lite); 156de941241SSukumar Ghorai 1576aca17c9SAdam Ford #ifdef CONFIG_MMC_OMAP36XX_PINS 1586aca17c9SAdam Ford if (get_cpu_family() == CPU_OMAP36XX) 1596aca17c9SAdam Ford /* Enable extended drain IO after changing PBIAS */ 1606aca17c9SAdam Ford writel(wkup_ctrl | 1616aca17c9SAdam Ford OMAP34XX_CTRL_WKUP_CTRL_GPIO_IO_PWRDNZ, 1626aca17c9SAdam Ford OMAP34XX_CTRL_WKUP_CTRL); 1636aca17c9SAdam Ford #endif 164de941241SSukumar Ghorai writel(readl(&t2_base->devconf0) | MMCSDIO1ADPCLKISEL, 165de941241SSukumar Ghorai &t2_base->devconf0); 166de941241SSukumar Ghorai 167de941241SSukumar Ghorai writel(readl(&t2_base->devconf1) | MMCSDIO2ADPCLKISEL, 168de941241SSukumar Ghorai &t2_base->devconf1); 169de941241SSukumar Ghorai 170bbbc1ae9SJonathan Solnit /* Change from default of 52MHz to 26MHz if necessary */ 1713d673ffcSJean-Jacques Hiblot if (!(cfg->host_caps & MMC_MODE_HS_52MHz)) 172bbbc1ae9SJonathan Solnit writel(readl(&t2_base->ctl_prog_io1) & ~CTLPROGIO1SPEEDCTRL, 173bbbc1ae9SJonathan Solnit &t2_base->ctl_prog_io1); 174bbbc1ae9SJonathan Solnit 175de941241SSukumar Ghorai writel(readl(&prcm_base->fclken1_core) | 176de941241SSukumar Ghorai EN_MMC1 | EN_MMC2 | EN_MMC3, 177de941241SSukumar Ghorai &prcm_base->fclken1_core); 178de941241SSukumar Ghorai 179de941241SSukumar Ghorai writel(readl(&prcm_base->iclken1_core) | 180de941241SSukumar Ghorai EN_MMC1 | EN_MMC2 | EN_MMC3, 181de941241SSukumar Ghorai &prcm_base->iclken1_core); 182de941241SSukumar Ghorai #endif 183de941241SSukumar Ghorai 184b4b06006SLokesh Vutla #if defined(CONFIG_OMAP54XX) || defined(CONFIG_OMAP44XX) 18514fa2dd0SBalaji T K /* PBIAS config needed for MMC1 only */ 186dc09127aSJean-Jacques Hiblot if (mmc_get_blk_desc(mmc)->devnum == 0) 187b4b06006SLokesh Vutla vmmc_pbias_config(LDO_VOLT_3V0); 188dd23e59dSBalaji T K #endif 189de941241SSukumar Ghorai 190de941241SSukumar Ghorai return 0; 191de941241SSukumar Ghorai } 192de941241SSukumar Ghorai 193933efe64SSricharan void mmc_init_stream(struct hsmmc *mmc_base) 194de941241SSukumar Ghorai { 195eb9a28f6SNishanth Menon ulong start; 196de941241SSukumar Ghorai 197de941241SSukumar Ghorai writel(readl(&mmc_base->con) | INIT_INITSTREAM, &mmc_base->con); 198de941241SSukumar Ghorai 199de941241SSukumar Ghorai writel(MMC_CMD0, &mmc_base->cmd); 200eb9a28f6SNishanth Menon start = get_timer(0); 201eb9a28f6SNishanth Menon while (!(readl(&mmc_base->stat) & CC_MASK)) { 202eb9a28f6SNishanth Menon if (get_timer(0) - start > MAX_RETRY_MS) { 203eb9a28f6SNishanth Menon printf("%s: timedout waiting for cc!\n", __func__); 204eb9a28f6SNishanth Menon return; 205eb9a28f6SNishanth Menon } 206eb9a28f6SNishanth Menon } 207de941241SSukumar Ghorai writel(CC_MASK, &mmc_base->stat) 208de941241SSukumar Ghorai ; 209de941241SSukumar Ghorai writel(MMC_CMD0, &mmc_base->cmd) 210de941241SSukumar Ghorai ; 211eb9a28f6SNishanth Menon start = get_timer(0); 212eb9a28f6SNishanth Menon while (!(readl(&mmc_base->stat) & CC_MASK)) { 213eb9a28f6SNishanth Menon if (get_timer(0) - start > MAX_RETRY_MS) { 214eb9a28f6SNishanth Menon printf("%s: timedout waiting for cc2!\n", __func__); 215eb9a28f6SNishanth Menon return; 216eb9a28f6SNishanth Menon } 217eb9a28f6SNishanth Menon } 218de941241SSukumar Ghorai writel(readl(&mmc_base->con) & ~INIT_INITSTREAM, &mmc_base->con); 219de941241SSukumar Ghorai } 220de941241SSukumar Ghorai 221ab769f22SPantelis Antoniou static int omap_hsmmc_init_setup(struct mmc *mmc) 222de941241SSukumar Ghorai { 223ae000e23SJean-Jacques Hiblot struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc); 224cc22b0c0SNikita Kiryanov struct hsmmc *mmc_base; 225de941241SSukumar Ghorai unsigned int reg_val; 226de941241SSukumar Ghorai unsigned int dsor; 227eb9a28f6SNishanth Menon ulong start; 228de941241SSukumar Ghorai 229ae000e23SJean-Jacques Hiblot mmc_base = priv->base_addr; 23014fa2dd0SBalaji T K mmc_board_init(mmc); 231de941241SSukumar Ghorai 232de941241SSukumar Ghorai writel(readl(&mmc_base->sysconfig) | MMC_SOFTRESET, 233de941241SSukumar Ghorai &mmc_base->sysconfig); 234eb9a28f6SNishanth Menon start = get_timer(0); 235eb9a28f6SNishanth Menon while ((readl(&mmc_base->sysstatus) & RESETDONE) == 0) { 236eb9a28f6SNishanth Menon if (get_timer(0) - start > MAX_RETRY_MS) { 237eb9a28f6SNishanth Menon printf("%s: timedout waiting for cc2!\n", __func__); 238915ffa52SJaehoon Chung return -ETIMEDOUT; 239eb9a28f6SNishanth Menon } 240eb9a28f6SNishanth Menon } 241de941241SSukumar Ghorai writel(readl(&mmc_base->sysctl) | SOFTRESETALL, &mmc_base->sysctl); 242eb9a28f6SNishanth Menon start = get_timer(0); 243eb9a28f6SNishanth Menon while ((readl(&mmc_base->sysctl) & SOFTRESETALL) != 0x0) { 244eb9a28f6SNishanth Menon if (get_timer(0) - start > MAX_RETRY_MS) { 245eb9a28f6SNishanth Menon printf("%s: timedout waiting for softresetall!\n", 246eb9a28f6SNishanth Menon __func__); 247915ffa52SJaehoon Chung return -ETIMEDOUT; 248eb9a28f6SNishanth Menon } 249eb9a28f6SNishanth Menon } 250de941241SSukumar Ghorai writel(DTW_1_BITMODE | SDBP_PWROFF | SDVS_3V0, &mmc_base->hctl); 251de941241SSukumar Ghorai writel(readl(&mmc_base->capa) | VS30_3V0SUP | VS18_1V8SUP, 252de941241SSukumar Ghorai &mmc_base->capa); 253de941241SSukumar Ghorai 254de941241SSukumar Ghorai reg_val = readl(&mmc_base->con) & RESERVED_MASK; 255de941241SSukumar Ghorai 256de941241SSukumar Ghorai writel(CTPL_MMC_SD | reg_val | WPP_ACTIVEHIGH | CDP_ACTIVEHIGH | 257de941241SSukumar Ghorai MIT_CTO | DW8_1_4BITMODE | MODE_FUNC | STR_BLOCK | 258de941241SSukumar Ghorai HR_NOHOSTRESP | INIT_NOINIT | NOOPENDRAIN, &mmc_base->con); 259de941241SSukumar Ghorai 260de941241SSukumar Ghorai dsor = 240; 261de941241SSukumar Ghorai mmc_reg_out(&mmc_base->sysctl, (ICE_MASK | DTO_MASK | CEN_MASK), 262de941241SSukumar Ghorai (ICE_STOP | DTO_15THDTO | CEN_DISABLE)); 263de941241SSukumar Ghorai mmc_reg_out(&mmc_base->sysctl, ICE_MASK | CLKD_MASK, 264de941241SSukumar Ghorai (dsor << CLKD_OFFSET) | ICE_OSCILLATE); 265eb9a28f6SNishanth Menon start = get_timer(0); 266eb9a28f6SNishanth Menon while ((readl(&mmc_base->sysctl) & ICS_MASK) == ICS_NOTREADY) { 267eb9a28f6SNishanth Menon if (get_timer(0) - start > MAX_RETRY_MS) { 268eb9a28f6SNishanth Menon printf("%s: timedout waiting for ics!\n", __func__); 269915ffa52SJaehoon Chung return -ETIMEDOUT; 270eb9a28f6SNishanth Menon } 271eb9a28f6SNishanth Menon } 272de941241SSukumar Ghorai writel(readl(&mmc_base->sysctl) | CEN_ENABLE, &mmc_base->sysctl); 273de941241SSukumar Ghorai 274de941241SSukumar Ghorai writel(readl(&mmc_base->hctl) | SDBP_PWRON, &mmc_base->hctl); 275de941241SSukumar Ghorai 276de941241SSukumar Ghorai writel(IE_BADA | IE_CERR | IE_DEB | IE_DCRC | IE_DTO | IE_CIE | 277de941241SSukumar Ghorai IE_CEB | IE_CCRC | IE_CTO | IE_BRR | IE_BWR | IE_TC | IE_CC, 278de941241SSukumar Ghorai &mmc_base->ie); 279de941241SSukumar Ghorai 280de941241SSukumar Ghorai mmc_init_stream(mmc_base); 281de941241SSukumar Ghorai 282de941241SSukumar Ghorai return 0; 283de941241SSukumar Ghorai } 284de941241SSukumar Ghorai 28525c719e2SGrazvydas Ignotas /* 28625c719e2SGrazvydas Ignotas * MMC controller internal finite state machine reset 28725c719e2SGrazvydas Ignotas * 28825c719e2SGrazvydas Ignotas * Used to reset command or data internal state machines, using respectively 28925c719e2SGrazvydas Ignotas * SRC or SRD bit of SYSCTL register 29025c719e2SGrazvydas Ignotas */ 29125c719e2SGrazvydas Ignotas static void mmc_reset_controller_fsm(struct hsmmc *mmc_base, u32 bit) 29225c719e2SGrazvydas Ignotas { 29325c719e2SGrazvydas Ignotas ulong start; 29425c719e2SGrazvydas Ignotas 29525c719e2SGrazvydas Ignotas mmc_reg_out(&mmc_base->sysctl, bit, bit); 29625c719e2SGrazvydas Ignotas 29761a6cc27SOleksandr Tyshchenko /* 29861a6cc27SOleksandr Tyshchenko * CMD(DAT) lines reset procedures are slightly different 29961a6cc27SOleksandr Tyshchenko * for OMAP3 and OMAP4(AM335x,OMAP5,DRA7xx). 30061a6cc27SOleksandr Tyshchenko * According to OMAP3 TRM: 30161a6cc27SOleksandr Tyshchenko * Set SRC(SRD) bit in MMCHS_SYSCTL register to 0x1 and wait until it 30261a6cc27SOleksandr Tyshchenko * returns to 0x0. 30361a6cc27SOleksandr Tyshchenko * According to OMAP4(AM335x,OMAP5,DRA7xx) TRMs, CMD(DATA) lines reset 30461a6cc27SOleksandr Tyshchenko * procedure steps must be as follows: 30561a6cc27SOleksandr Tyshchenko * 1. Initiate CMD(DAT) line reset by writing 0x1 to SRC(SRD) bit in 30661a6cc27SOleksandr Tyshchenko * MMCHS_SYSCTL register (SD_SYSCTL for AM335x). 30761a6cc27SOleksandr Tyshchenko * 2. Poll the SRC(SRD) bit until it is set to 0x1. 30861a6cc27SOleksandr Tyshchenko * 3. Wait until the SRC (SRD) bit returns to 0x0 30961a6cc27SOleksandr Tyshchenko * (reset procedure is completed). 31061a6cc27SOleksandr Tyshchenko */ 31161a6cc27SOleksandr Tyshchenko #if defined(CONFIG_OMAP44XX) || defined(CONFIG_OMAP54XX) || \ 312dce55b93SNikita Kiryanov defined(CONFIG_AM33XX) || defined(CONFIG_AM43XX) 31361a6cc27SOleksandr Tyshchenko if (!(readl(&mmc_base->sysctl) & bit)) { 31461a6cc27SOleksandr Tyshchenko start = get_timer(0); 31561a6cc27SOleksandr Tyshchenko while (!(readl(&mmc_base->sysctl) & bit)) { 31661a6cc27SOleksandr Tyshchenko if (get_timer(0) - start > MAX_RETRY_MS) 31761a6cc27SOleksandr Tyshchenko return; 31861a6cc27SOleksandr Tyshchenko } 31961a6cc27SOleksandr Tyshchenko } 32061a6cc27SOleksandr Tyshchenko #endif 32125c719e2SGrazvydas Ignotas start = get_timer(0); 32225c719e2SGrazvydas Ignotas while ((readl(&mmc_base->sysctl) & bit) != 0) { 32325c719e2SGrazvydas Ignotas if (get_timer(0) - start > MAX_RETRY_MS) { 32425c719e2SGrazvydas Ignotas printf("%s: timedout waiting for sysctl %x to clear\n", 32525c719e2SGrazvydas Ignotas __func__, bit); 32625c719e2SGrazvydas Ignotas return; 32725c719e2SGrazvydas Ignotas } 32825c719e2SGrazvydas Ignotas } 32925c719e2SGrazvydas Ignotas } 330de941241SSukumar Ghorai 331ab769f22SPantelis Antoniou static int omap_hsmmc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, 332de941241SSukumar Ghorai struct mmc_data *data) 333de941241SSukumar Ghorai { 334ae000e23SJean-Jacques Hiblot struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc); 335cc22b0c0SNikita Kiryanov struct hsmmc *mmc_base; 336de941241SSukumar Ghorai unsigned int flags, mmc_stat; 337eb9a28f6SNishanth Menon ulong start; 338de941241SSukumar Ghorai 339ae000e23SJean-Jacques Hiblot mmc_base = priv->base_addr; 340eb9a28f6SNishanth Menon start = get_timer(0); 341a7778f8fSTom Rini while ((readl(&mmc_base->pstate) & (DATI_MASK | CMDI_MASK)) != 0) { 342eb9a28f6SNishanth Menon if (get_timer(0) - start > MAX_RETRY_MS) { 343a7778f8fSTom Rini printf("%s: timedout waiting on cmd inhibit to clear\n", 344a7778f8fSTom Rini __func__); 345915ffa52SJaehoon Chung return -ETIMEDOUT; 346eb9a28f6SNishanth Menon } 347eb9a28f6SNishanth Menon } 348de941241SSukumar Ghorai writel(0xFFFFFFFF, &mmc_base->stat); 349eb9a28f6SNishanth Menon start = get_timer(0); 350eb9a28f6SNishanth Menon while (readl(&mmc_base->stat)) { 351eb9a28f6SNishanth Menon if (get_timer(0) - start > MAX_RETRY_MS) { 35215ceb1deSGrazvydas Ignotas printf("%s: timedout waiting for STAT (%x) to clear\n", 35315ceb1deSGrazvydas Ignotas __func__, readl(&mmc_base->stat)); 354915ffa52SJaehoon Chung return -ETIMEDOUT; 355eb9a28f6SNishanth Menon } 356eb9a28f6SNishanth Menon } 357de941241SSukumar Ghorai /* 358de941241SSukumar Ghorai * CMDREG 359de941241SSukumar Ghorai * CMDIDX[13:8] : Command index 360de941241SSukumar Ghorai * DATAPRNT[5] : Data Present Select 361de941241SSukumar Ghorai * ENCMDIDX[4] : Command Index Check Enable 362de941241SSukumar Ghorai * ENCMDCRC[3] : Command CRC Check Enable 363de941241SSukumar Ghorai * RSPTYP[1:0] 364de941241SSukumar Ghorai * 00 = No Response 365de941241SSukumar Ghorai * 01 = Length 136 366de941241SSukumar Ghorai * 10 = Length 48 367de941241SSukumar Ghorai * 11 = Length 48 Check busy after response 368de941241SSukumar Ghorai */ 369de941241SSukumar Ghorai /* Delay added before checking the status of frq change 370de941241SSukumar Ghorai * retry not supported by mmc.c(core file) 371de941241SSukumar Ghorai */ 372de941241SSukumar Ghorai if (cmd->cmdidx == SD_CMD_APP_SEND_SCR) 373de941241SSukumar Ghorai udelay(50000); /* wait 50 ms */ 374de941241SSukumar Ghorai 375de941241SSukumar Ghorai if (!(cmd->resp_type & MMC_RSP_PRESENT)) 376de941241SSukumar Ghorai flags = 0; 377de941241SSukumar Ghorai else if (cmd->resp_type & MMC_RSP_136) 378de941241SSukumar Ghorai flags = RSP_TYPE_LGHT136 | CICE_NOCHECK; 379de941241SSukumar Ghorai else if (cmd->resp_type & MMC_RSP_BUSY) 380de941241SSukumar Ghorai flags = RSP_TYPE_LGHT48B; 381de941241SSukumar Ghorai else 382de941241SSukumar Ghorai flags = RSP_TYPE_LGHT48; 383de941241SSukumar Ghorai 384de941241SSukumar Ghorai /* enable default flags */ 385de941241SSukumar Ghorai flags = flags | (CMD_TYPE_NORMAL | CICE_NOCHECK | CCCE_NOCHECK | 386de941241SSukumar Ghorai MSBS_SGLEBLK | ACEN_DISABLE | BCE_DISABLE | DE_DISABLE); 387de941241SSukumar Ghorai 388de941241SSukumar Ghorai if (cmd->resp_type & MMC_RSP_CRC) 389de941241SSukumar Ghorai flags |= CCCE_CHECK; 390de941241SSukumar Ghorai if (cmd->resp_type & MMC_RSP_OPCODE) 391de941241SSukumar Ghorai flags |= CICE_CHECK; 392de941241SSukumar Ghorai 393de941241SSukumar Ghorai if (data) { 394de941241SSukumar Ghorai if ((cmd->cmdidx == MMC_CMD_READ_MULTIPLE_BLOCK) || 395de941241SSukumar Ghorai (cmd->cmdidx == MMC_CMD_WRITE_MULTIPLE_BLOCK)) { 396de941241SSukumar Ghorai flags |= (MSBS_MULTIBLK | BCE_ENABLE); 397de941241SSukumar Ghorai data->blocksize = 512; 398de941241SSukumar Ghorai writel(data->blocksize | (data->blocks << 16), 399de941241SSukumar Ghorai &mmc_base->blk); 400de941241SSukumar Ghorai } else 401de941241SSukumar Ghorai writel(data->blocksize | NBLK_STPCNT, &mmc_base->blk); 402de941241SSukumar Ghorai 403de941241SSukumar Ghorai if (data->flags & MMC_DATA_READ) 404de941241SSukumar Ghorai flags |= (DP_DATA | DDIR_READ); 405de941241SSukumar Ghorai else 406de941241SSukumar Ghorai flags |= (DP_DATA | DDIR_WRITE); 407de941241SSukumar Ghorai } 408de941241SSukumar Ghorai 409de941241SSukumar Ghorai writel(cmd->cmdarg, &mmc_base->arg); 410152ba363SLubomir Popov udelay(20); /* To fix "No status update" error on eMMC */ 411de941241SSukumar Ghorai writel((cmd->cmdidx << 24) | flags, &mmc_base->cmd); 412de941241SSukumar Ghorai 413eb9a28f6SNishanth Menon start = get_timer(0); 414de941241SSukumar Ghorai do { 415de941241SSukumar Ghorai mmc_stat = readl(&mmc_base->stat); 416eb9a28f6SNishanth Menon if (get_timer(0) - start > MAX_RETRY_MS) { 417de941241SSukumar Ghorai printf("%s : timeout: No status update\n", __func__); 418915ffa52SJaehoon Chung return -ETIMEDOUT; 419de941241SSukumar Ghorai } 420eb9a28f6SNishanth Menon } while (!mmc_stat); 421de941241SSukumar Ghorai 42225c719e2SGrazvydas Ignotas if ((mmc_stat & IE_CTO) != 0) { 42325c719e2SGrazvydas Ignotas mmc_reset_controller_fsm(mmc_base, SYSCTL_SRC); 424915ffa52SJaehoon Chung return -ETIMEDOUT; 42525c719e2SGrazvydas Ignotas } else if ((mmc_stat & ERRI_MASK) != 0) 426de941241SSukumar Ghorai return -1; 427de941241SSukumar Ghorai 428de941241SSukumar Ghorai if (mmc_stat & CC_MASK) { 429de941241SSukumar Ghorai writel(CC_MASK, &mmc_base->stat); 430de941241SSukumar Ghorai if (cmd->resp_type & MMC_RSP_PRESENT) { 431de941241SSukumar Ghorai if (cmd->resp_type & MMC_RSP_136) { 432de941241SSukumar Ghorai /* response type 2 */ 433de941241SSukumar Ghorai cmd->response[3] = readl(&mmc_base->rsp10); 434de941241SSukumar Ghorai cmd->response[2] = readl(&mmc_base->rsp32); 435de941241SSukumar Ghorai cmd->response[1] = readl(&mmc_base->rsp54); 436de941241SSukumar Ghorai cmd->response[0] = readl(&mmc_base->rsp76); 437de941241SSukumar Ghorai } else 438de941241SSukumar Ghorai /* response types 1, 1b, 3, 4, 5, 6 */ 439de941241SSukumar Ghorai cmd->response[0] = readl(&mmc_base->rsp10); 440de941241SSukumar Ghorai } 441de941241SSukumar Ghorai } 442de941241SSukumar Ghorai 443de941241SSukumar Ghorai if (data && (data->flags & MMC_DATA_READ)) { 444de941241SSukumar Ghorai mmc_read_data(mmc_base, data->dest, 445de941241SSukumar Ghorai data->blocksize * data->blocks); 446de941241SSukumar Ghorai } else if (data && (data->flags & MMC_DATA_WRITE)) { 447de941241SSukumar Ghorai mmc_write_data(mmc_base, data->src, 448de941241SSukumar Ghorai data->blocksize * data->blocks); 449de941241SSukumar Ghorai } 450de941241SSukumar Ghorai return 0; 451de941241SSukumar Ghorai } 452de941241SSukumar Ghorai 453933efe64SSricharan static int mmc_read_data(struct hsmmc *mmc_base, char *buf, unsigned int size) 454de941241SSukumar Ghorai { 455de941241SSukumar Ghorai unsigned int *output_buf = (unsigned int *)buf; 456de941241SSukumar Ghorai unsigned int mmc_stat; 457de941241SSukumar Ghorai unsigned int count; 458de941241SSukumar Ghorai 459de941241SSukumar Ghorai /* 460de941241SSukumar Ghorai * Start Polled Read 461de941241SSukumar Ghorai */ 462de941241SSukumar Ghorai count = (size > MMCSD_SECTOR_SIZE) ? MMCSD_SECTOR_SIZE : size; 463de941241SSukumar Ghorai count /= 4; 464de941241SSukumar Ghorai 465de941241SSukumar Ghorai while (size) { 466eb9a28f6SNishanth Menon ulong start = get_timer(0); 467de941241SSukumar Ghorai do { 468de941241SSukumar Ghorai mmc_stat = readl(&mmc_base->stat); 469eb9a28f6SNishanth Menon if (get_timer(0) - start > MAX_RETRY_MS) { 470eb9a28f6SNishanth Menon printf("%s: timedout waiting for status!\n", 471eb9a28f6SNishanth Menon __func__); 472915ffa52SJaehoon Chung return -ETIMEDOUT; 473eb9a28f6SNishanth Menon } 474de941241SSukumar Ghorai } while (mmc_stat == 0); 475de941241SSukumar Ghorai 47625c719e2SGrazvydas Ignotas if ((mmc_stat & (IE_DTO | IE_DCRC | IE_DEB)) != 0) 47725c719e2SGrazvydas Ignotas mmc_reset_controller_fsm(mmc_base, SYSCTL_SRD); 47825c719e2SGrazvydas Ignotas 479de941241SSukumar Ghorai if ((mmc_stat & ERRI_MASK) != 0) 480de941241SSukumar Ghorai return 1; 481de941241SSukumar Ghorai 482de941241SSukumar Ghorai if (mmc_stat & BRR_MASK) { 483de941241SSukumar Ghorai unsigned int k; 484de941241SSukumar Ghorai 485de941241SSukumar Ghorai writel(readl(&mmc_base->stat) | BRR_MASK, 486de941241SSukumar Ghorai &mmc_base->stat); 487de941241SSukumar Ghorai for (k = 0; k < count; k++) { 488de941241SSukumar Ghorai *output_buf = readl(&mmc_base->data); 489de941241SSukumar Ghorai output_buf++; 490de941241SSukumar Ghorai } 491de941241SSukumar Ghorai size -= (count*4); 492de941241SSukumar Ghorai } 493de941241SSukumar Ghorai 494de941241SSukumar Ghorai if (mmc_stat & BWR_MASK) 495de941241SSukumar Ghorai writel(readl(&mmc_base->stat) | BWR_MASK, 496de941241SSukumar Ghorai &mmc_base->stat); 497de941241SSukumar Ghorai 498de941241SSukumar Ghorai if (mmc_stat & TC_MASK) { 499de941241SSukumar Ghorai writel(readl(&mmc_base->stat) | TC_MASK, 500de941241SSukumar Ghorai &mmc_base->stat); 501de941241SSukumar Ghorai break; 502de941241SSukumar Ghorai } 503de941241SSukumar Ghorai } 504de941241SSukumar Ghorai return 0; 505de941241SSukumar Ghorai } 506de941241SSukumar Ghorai 507933efe64SSricharan static int mmc_write_data(struct hsmmc *mmc_base, const char *buf, 508933efe64SSricharan unsigned int size) 509de941241SSukumar Ghorai { 510de941241SSukumar Ghorai unsigned int *input_buf = (unsigned int *)buf; 511de941241SSukumar Ghorai unsigned int mmc_stat; 512de941241SSukumar Ghorai unsigned int count; 513de941241SSukumar Ghorai 514de941241SSukumar Ghorai /* 515152ba363SLubomir Popov * Start Polled Write 516de941241SSukumar Ghorai */ 517de941241SSukumar Ghorai count = (size > MMCSD_SECTOR_SIZE) ? MMCSD_SECTOR_SIZE : size; 518de941241SSukumar Ghorai count /= 4; 519de941241SSukumar Ghorai 520de941241SSukumar Ghorai while (size) { 521eb9a28f6SNishanth Menon ulong start = get_timer(0); 522de941241SSukumar Ghorai do { 523de941241SSukumar Ghorai mmc_stat = readl(&mmc_base->stat); 524eb9a28f6SNishanth Menon if (get_timer(0) - start > MAX_RETRY_MS) { 525eb9a28f6SNishanth Menon printf("%s: timedout waiting for status!\n", 526eb9a28f6SNishanth Menon __func__); 527915ffa52SJaehoon Chung return -ETIMEDOUT; 528eb9a28f6SNishanth Menon } 529de941241SSukumar Ghorai } while (mmc_stat == 0); 530de941241SSukumar Ghorai 53125c719e2SGrazvydas Ignotas if ((mmc_stat & (IE_DTO | IE_DCRC | IE_DEB)) != 0) 53225c719e2SGrazvydas Ignotas mmc_reset_controller_fsm(mmc_base, SYSCTL_SRD); 53325c719e2SGrazvydas Ignotas 534de941241SSukumar Ghorai if ((mmc_stat & ERRI_MASK) != 0) 535de941241SSukumar Ghorai return 1; 536de941241SSukumar Ghorai 537de941241SSukumar Ghorai if (mmc_stat & BWR_MASK) { 538de941241SSukumar Ghorai unsigned int k; 539de941241SSukumar Ghorai 540de941241SSukumar Ghorai writel(readl(&mmc_base->stat) | BWR_MASK, 541de941241SSukumar Ghorai &mmc_base->stat); 542de941241SSukumar Ghorai for (k = 0; k < count; k++) { 543de941241SSukumar Ghorai writel(*input_buf, &mmc_base->data); 544de941241SSukumar Ghorai input_buf++; 545de941241SSukumar Ghorai } 546de941241SSukumar Ghorai size -= (count*4); 547de941241SSukumar Ghorai } 548de941241SSukumar Ghorai 549de941241SSukumar Ghorai if (mmc_stat & BRR_MASK) 550de941241SSukumar Ghorai writel(readl(&mmc_base->stat) | BRR_MASK, 551de941241SSukumar Ghorai &mmc_base->stat); 552de941241SSukumar Ghorai 553de941241SSukumar Ghorai if (mmc_stat & TC_MASK) { 554de941241SSukumar Ghorai writel(readl(&mmc_base->stat) | TC_MASK, 555de941241SSukumar Ghorai &mmc_base->stat); 556de941241SSukumar Ghorai break; 557de941241SSukumar Ghorai } 558de941241SSukumar Ghorai } 559de941241SSukumar Ghorai return 0; 560de941241SSukumar Ghorai } 561de941241SSukumar Ghorai 56207b0b9c0SJaehoon Chung static int omap_hsmmc_set_ios(struct mmc *mmc) 563de941241SSukumar Ghorai { 564ae000e23SJean-Jacques Hiblot struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc); 565cc22b0c0SNikita Kiryanov struct hsmmc *mmc_base; 566de941241SSukumar Ghorai unsigned int dsor = 0; 567eb9a28f6SNishanth Menon ulong start; 568de941241SSukumar Ghorai 569ae000e23SJean-Jacques Hiblot mmc_base = priv->base_addr; 570de941241SSukumar Ghorai /* configue bus width */ 571de941241SSukumar Ghorai switch (mmc->bus_width) { 572de941241SSukumar Ghorai case 8: 573de941241SSukumar Ghorai writel(readl(&mmc_base->con) | DTW_8_BITMODE, 574de941241SSukumar Ghorai &mmc_base->con); 575de941241SSukumar Ghorai break; 576de941241SSukumar Ghorai 577de941241SSukumar Ghorai case 4: 578de941241SSukumar Ghorai writel(readl(&mmc_base->con) & ~DTW_8_BITMODE, 579de941241SSukumar Ghorai &mmc_base->con); 580de941241SSukumar Ghorai writel(readl(&mmc_base->hctl) | DTW_4_BITMODE, 581de941241SSukumar Ghorai &mmc_base->hctl); 582de941241SSukumar Ghorai break; 583de941241SSukumar Ghorai 584de941241SSukumar Ghorai case 1: 585de941241SSukumar Ghorai default: 586de941241SSukumar Ghorai writel(readl(&mmc_base->con) & ~DTW_8_BITMODE, 587de941241SSukumar Ghorai &mmc_base->con); 588de941241SSukumar Ghorai writel(readl(&mmc_base->hctl) & ~DTW_4_BITMODE, 589de941241SSukumar Ghorai &mmc_base->hctl); 590de941241SSukumar Ghorai break; 591de941241SSukumar Ghorai } 592de941241SSukumar Ghorai 593de941241SSukumar Ghorai /* configure clock with 96Mhz system clock. 594de941241SSukumar Ghorai */ 595de941241SSukumar Ghorai if (mmc->clock != 0) { 596de941241SSukumar Ghorai dsor = (MMC_CLOCK_REFERENCE * 1000000 / mmc->clock); 597de941241SSukumar Ghorai if ((MMC_CLOCK_REFERENCE * 1000000) / dsor > mmc->clock) 598de941241SSukumar Ghorai dsor++; 599de941241SSukumar Ghorai } 600de941241SSukumar Ghorai 601de941241SSukumar Ghorai mmc_reg_out(&mmc_base->sysctl, (ICE_MASK | DTO_MASK | CEN_MASK), 602de941241SSukumar Ghorai (ICE_STOP | DTO_15THDTO | CEN_DISABLE)); 603de941241SSukumar Ghorai 604de941241SSukumar Ghorai mmc_reg_out(&mmc_base->sysctl, ICE_MASK | CLKD_MASK, 605de941241SSukumar Ghorai (dsor << CLKD_OFFSET) | ICE_OSCILLATE); 606de941241SSukumar Ghorai 607eb9a28f6SNishanth Menon start = get_timer(0); 608eb9a28f6SNishanth Menon while ((readl(&mmc_base->sysctl) & ICS_MASK) == ICS_NOTREADY) { 609eb9a28f6SNishanth Menon if (get_timer(0) - start > MAX_RETRY_MS) { 610eb9a28f6SNishanth Menon printf("%s: timedout waiting for ics!\n", __func__); 61107b0b9c0SJaehoon Chung return -ETIMEDOUT; 612eb9a28f6SNishanth Menon } 613eb9a28f6SNishanth Menon } 614de941241SSukumar Ghorai writel(readl(&mmc_base->sysctl) | CEN_ENABLE, &mmc_base->sysctl); 61507b0b9c0SJaehoon Chung 61607b0b9c0SJaehoon Chung return 0; 617de941241SSukumar Ghorai } 618de941241SSukumar Ghorai 619ab769f22SPantelis Antoniou #ifdef OMAP_HSMMC_USE_GPIO 620a9d6a7e2SMugunthan V N #ifdef CONFIG_DM_MMC 621a9d6a7e2SMugunthan V N static int omap_hsmmc_getcd(struct mmc *mmc) 622a9d6a7e2SMugunthan V N { 623ae000e23SJean-Jacques Hiblot struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc); 624a9d6a7e2SMugunthan V N int value; 625a9d6a7e2SMugunthan V N 626a9d6a7e2SMugunthan V N value = dm_gpio_get_value(&priv->cd_gpio); 627a9d6a7e2SMugunthan V N /* if no CD return as 1 */ 628a9d6a7e2SMugunthan V N if (value < 0) 629a9d6a7e2SMugunthan V N return 1; 630a9d6a7e2SMugunthan V N 631a9d6a7e2SMugunthan V N if (priv->cd_inverted) 632a9d6a7e2SMugunthan V N return !value; 633a9d6a7e2SMugunthan V N return value; 634a9d6a7e2SMugunthan V N } 635a9d6a7e2SMugunthan V N 636a9d6a7e2SMugunthan V N static int omap_hsmmc_getwp(struct mmc *mmc) 637a9d6a7e2SMugunthan V N { 638ae000e23SJean-Jacques Hiblot struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc); 639a9d6a7e2SMugunthan V N int value; 640a9d6a7e2SMugunthan V N 641a9d6a7e2SMugunthan V N value = dm_gpio_get_value(&priv->wp_gpio); 642a9d6a7e2SMugunthan V N /* if no WP return as 0 */ 643a9d6a7e2SMugunthan V N if (value < 0) 644a9d6a7e2SMugunthan V N return 0; 645a9d6a7e2SMugunthan V N return value; 646a9d6a7e2SMugunthan V N } 647a9d6a7e2SMugunthan V N #else 648ab769f22SPantelis Antoniou static int omap_hsmmc_getcd(struct mmc *mmc) 649ab769f22SPantelis Antoniou { 650ae000e23SJean-Jacques Hiblot struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc); 651ab769f22SPantelis Antoniou int cd_gpio; 652ab769f22SPantelis Antoniou 653ab769f22SPantelis Antoniou /* if no CD return as 1 */ 654ae000e23SJean-Jacques Hiblot cd_gpio = priv->cd_gpio; 655ab769f22SPantelis Antoniou if (cd_gpio < 0) 656ab769f22SPantelis Antoniou return 1; 657ab769f22SPantelis Antoniou 6580b03a931SIgor Grinberg /* NOTE: assumes card detect signal is active-low */ 6590b03a931SIgor Grinberg return !gpio_get_value(cd_gpio); 660ab769f22SPantelis Antoniou } 661ab769f22SPantelis Antoniou 662ab769f22SPantelis Antoniou static int omap_hsmmc_getwp(struct mmc *mmc) 663ab769f22SPantelis Antoniou { 664ae000e23SJean-Jacques Hiblot struct omap_hsmmc_data *priv = omap_hsmmc_get_data(mmc); 665ab769f22SPantelis Antoniou int wp_gpio; 666ab769f22SPantelis Antoniou 667ab769f22SPantelis Antoniou /* if no WP return as 0 */ 668ae000e23SJean-Jacques Hiblot wp_gpio = priv->wp_gpio; 669ab769f22SPantelis Antoniou if (wp_gpio < 0) 670ab769f22SPantelis Antoniou return 0; 671ab769f22SPantelis Antoniou 6720b03a931SIgor Grinberg /* NOTE: assumes write protect signal is active-high */ 673ab769f22SPantelis Antoniou return gpio_get_value(wp_gpio); 674ab769f22SPantelis Antoniou } 675ab769f22SPantelis Antoniou #endif 676a9d6a7e2SMugunthan V N #endif 677ab769f22SPantelis Antoniou 678ab769f22SPantelis Antoniou static const struct mmc_ops omap_hsmmc_ops = { 679ab769f22SPantelis Antoniou .send_cmd = omap_hsmmc_send_cmd, 680ab769f22SPantelis Antoniou .set_ios = omap_hsmmc_set_ios, 681ab769f22SPantelis Antoniou .init = omap_hsmmc_init_setup, 682ab769f22SPantelis Antoniou #ifdef OMAP_HSMMC_USE_GPIO 683ab769f22SPantelis Antoniou .getcd = omap_hsmmc_getcd, 684ab769f22SPantelis Antoniou .getwp = omap_hsmmc_getwp, 685ab769f22SPantelis Antoniou #endif 686ab769f22SPantelis Antoniou }; 687ab769f22SPantelis Antoniou 688a9d6a7e2SMugunthan V N #ifndef CONFIG_DM_MMC 689e3913f56SNikita Kiryanov int omap_mmc_init(int dev_index, uint host_caps_mask, uint f_max, int cd_gpio, 690e3913f56SNikita Kiryanov int wp_gpio) 691de941241SSukumar Ghorai { 69293bfd616SPantelis Antoniou struct mmc *mmc; 693ae000e23SJean-Jacques Hiblot struct omap_hsmmc_data *priv; 69493bfd616SPantelis Antoniou struct mmc_config *cfg; 69593bfd616SPantelis Antoniou uint host_caps_val; 696de941241SSukumar Ghorai 697ae000e23SJean-Jacques Hiblot priv = malloc(sizeof(*priv)); 698ae000e23SJean-Jacques Hiblot if (priv == NULL) 69993bfd616SPantelis Antoniou return -1; 70093bfd616SPantelis Antoniou 7015a20397bSRob Herring host_caps_val = MMC_MODE_4BIT | MMC_MODE_HS_52MHz | MMC_MODE_HS; 702de941241SSukumar Ghorai 703de941241SSukumar Ghorai switch (dev_index) { 704de941241SSukumar Ghorai case 0: 705ae000e23SJean-Jacques Hiblot priv->base_addr = (struct hsmmc *)OMAP_HSMMC1_BASE; 706de941241SSukumar Ghorai break; 7071037d585STom Rini #ifdef OMAP_HSMMC2_BASE 708de941241SSukumar Ghorai case 1: 709ae000e23SJean-Jacques Hiblot priv->base_addr = (struct hsmmc *)OMAP_HSMMC2_BASE; 710152ba363SLubomir Popov #if (defined(CONFIG_OMAP44XX) || defined(CONFIG_OMAP54XX) || \ 7113891a54fSNishanth Menon defined(CONFIG_DRA7XX) || defined(CONFIG_AM33XX) || \ 7123b68939fSRoger Quadros defined(CONFIG_AM43XX) || defined(CONFIG_SOC_KEYSTONE)) && \ 7133b68939fSRoger Quadros defined(CONFIG_HSMMC2_8BIT) 714152ba363SLubomir Popov /* Enable 8-bit interface for eMMC on OMAP4/5 or DRA7XX */ 715152ba363SLubomir Popov host_caps_val |= MMC_MODE_8BIT; 716152ba363SLubomir Popov #endif 717de941241SSukumar Ghorai break; 7181037d585STom Rini #endif 7191037d585STom Rini #ifdef OMAP_HSMMC3_BASE 720de941241SSukumar Ghorai case 2: 721ae000e23SJean-Jacques Hiblot priv->base_addr = (struct hsmmc *)OMAP_HSMMC3_BASE; 7223891a54fSNishanth Menon #if defined(CONFIG_DRA7XX) && defined(CONFIG_HSMMC3_8BIT) 723152ba363SLubomir Popov /* Enable 8-bit interface for eMMC on DRA7XX */ 724152ba363SLubomir Popov host_caps_val |= MMC_MODE_8BIT; 725152ba363SLubomir Popov #endif 726de941241SSukumar Ghorai break; 7271037d585STom Rini #endif 728de941241SSukumar Ghorai default: 729ae000e23SJean-Jacques Hiblot priv->base_addr = (struct hsmmc *)OMAP_HSMMC1_BASE; 730de941241SSukumar Ghorai return 1; 731de941241SSukumar Ghorai } 732ab769f22SPantelis Antoniou #ifdef OMAP_HSMMC_USE_GPIO 733ab769f22SPantelis Antoniou /* on error gpio values are set to -1, which is what we want */ 734ae000e23SJean-Jacques Hiblot priv->cd_gpio = omap_mmc_setup_gpio_in(cd_gpio, "mmc_cd"); 735ae000e23SJean-Jacques Hiblot priv->wp_gpio = omap_mmc_setup_gpio_in(wp_gpio, "mmc_wp"); 736ab769f22SPantelis Antoniou #endif 737173ddc5bSPeter Korsgaard 738ae000e23SJean-Jacques Hiblot cfg = &priv->cfg; 739de941241SSukumar Ghorai 74093bfd616SPantelis Antoniou cfg->name = "OMAP SD/MMC"; 74193bfd616SPantelis Antoniou cfg->ops = &omap_hsmmc_ops; 74293bfd616SPantelis Antoniou 74393bfd616SPantelis Antoniou cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195; 74493bfd616SPantelis Antoniou cfg->host_caps = host_caps_val & ~host_caps_mask; 74593bfd616SPantelis Antoniou 74693bfd616SPantelis Antoniou cfg->f_min = 400000; 747bbbc1ae9SJonathan Solnit 748bbbc1ae9SJonathan Solnit if (f_max != 0) 74993bfd616SPantelis Antoniou cfg->f_max = f_max; 750bbbc1ae9SJonathan Solnit else { 75193bfd616SPantelis Antoniou if (cfg->host_caps & MMC_MODE_HS) { 75293bfd616SPantelis Antoniou if (cfg->host_caps & MMC_MODE_HS_52MHz) 75393bfd616SPantelis Antoniou cfg->f_max = 52000000; 754bbbc1ae9SJonathan Solnit else 75593bfd616SPantelis Antoniou cfg->f_max = 26000000; 756bbbc1ae9SJonathan Solnit } else 75793bfd616SPantelis Antoniou cfg->f_max = 20000000; 758bbbc1ae9SJonathan Solnit } 759de941241SSukumar Ghorai 76093bfd616SPantelis Antoniou cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT; 7618feafcc4SJohn Rigby 7624ca9244dSJohn Rigby #if defined(CONFIG_OMAP34XX) 7634ca9244dSJohn Rigby /* 7644ca9244dSJohn Rigby * Silicon revs 2.1 and older do not support multiblock transfers. 7654ca9244dSJohn Rigby */ 7664ca9244dSJohn Rigby if ((get_cpu_family() == CPU_OMAP34XX) && (get_cpu_rev() <= CPU_3XX_ES21)) 76793bfd616SPantelis Antoniou cfg->b_max = 1; 7684ca9244dSJohn Rigby #endif 769ae000e23SJean-Jacques Hiblot mmc = mmc_create(cfg, priv); 77093bfd616SPantelis Antoniou if (mmc == NULL) 77193bfd616SPantelis Antoniou return -1; 772de941241SSukumar Ghorai 773de941241SSukumar Ghorai return 0; 774de941241SSukumar Ghorai } 775a9d6a7e2SMugunthan V N #else 776a9d6a7e2SMugunthan V N static int omap_hsmmc_ofdata_to_platdata(struct udevice *dev) 777a9d6a7e2SMugunthan V N { 778a9d6a7e2SMugunthan V N struct omap_hsmmc_data *priv = dev_get_priv(dev); 7793d673ffcSJean-Jacques Hiblot struct omap_hsmmc_plat *plat = dev_get_platdata(dev); 7803d673ffcSJean-Jacques Hiblot struct mmc_config *cfg = &plat->cfg; 781a9d6a7e2SMugunthan V N const void *fdt = gd->fdt_blob; 782e160f7d4SSimon Glass int node = dev_of_offset(dev); 783a9d6a7e2SMugunthan V N int val; 784a9d6a7e2SMugunthan V N 7854bc5e19eSMugunthan V N priv->base_addr = map_physmem(dev_get_addr(dev), sizeof(struct hsmmc *), 7864bc5e19eSMugunthan V N MAP_NOCACHE); 787a9d6a7e2SMugunthan V N 788a9d6a7e2SMugunthan V N cfg->host_caps = MMC_MODE_HS_52MHz | MMC_MODE_HS; 789a9d6a7e2SMugunthan V N val = fdtdec_get_int(fdt, node, "bus-width", -1); 790a9d6a7e2SMugunthan V N if (val < 0) { 791a9d6a7e2SMugunthan V N printf("error: bus-width property missing\n"); 792a9d6a7e2SMugunthan V N return -ENOENT; 793a9d6a7e2SMugunthan V N } 794a9d6a7e2SMugunthan V N 795a9d6a7e2SMugunthan V N switch (val) { 796a9d6a7e2SMugunthan V N case 0x8: 797a9d6a7e2SMugunthan V N cfg->host_caps |= MMC_MODE_8BIT; 798a9d6a7e2SMugunthan V N case 0x4: 799a9d6a7e2SMugunthan V N cfg->host_caps |= MMC_MODE_4BIT; 800a9d6a7e2SMugunthan V N break; 801a9d6a7e2SMugunthan V N default: 802a9d6a7e2SMugunthan V N printf("error: invalid bus-width property\n"); 803a9d6a7e2SMugunthan V N return -ENOENT; 804a9d6a7e2SMugunthan V N } 805a9d6a7e2SMugunthan V N 806a9d6a7e2SMugunthan V N cfg->f_min = 400000; 807a9d6a7e2SMugunthan V N cfg->f_max = fdtdec_get_int(fdt, node, "max-frequency", 52000000); 808a9d6a7e2SMugunthan V N cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34 | MMC_VDD_165_195; 809a9d6a7e2SMugunthan V N cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT; 810a9d6a7e2SMugunthan V N 8114de2de51SSekhar Nori #ifdef OMAP_HSMMC_USE_GPIO 812a9d6a7e2SMugunthan V N priv->cd_inverted = fdtdec_get_bool(fdt, node, "cd-inverted"); 8134de2de51SSekhar Nori #endif 814a9d6a7e2SMugunthan V N 815a9d6a7e2SMugunthan V N return 0; 816a9d6a7e2SMugunthan V N } 817a9d6a7e2SMugunthan V N 818*17c9a1c1SJean-Jacques Hiblot #ifdef CONFIG_BLK 819*17c9a1c1SJean-Jacques Hiblot 820*17c9a1c1SJean-Jacques Hiblot static int omap_hsmmc_bind(struct udevice *dev) 821*17c9a1c1SJean-Jacques Hiblot { 822*17c9a1c1SJean-Jacques Hiblot struct omap_hsmmc_plat *plat = dev_get_platdata(dev); 823*17c9a1c1SJean-Jacques Hiblot 824*17c9a1c1SJean-Jacques Hiblot return mmc_bind(dev, &plat->mmc, &plat->cfg); 825*17c9a1c1SJean-Jacques Hiblot } 826*17c9a1c1SJean-Jacques Hiblot #endif 827a9d6a7e2SMugunthan V N static int omap_hsmmc_probe(struct udevice *dev) 828a9d6a7e2SMugunthan V N { 8293d673ffcSJean-Jacques Hiblot struct omap_hsmmc_plat *plat = dev_get_platdata(dev); 830a9d6a7e2SMugunthan V N struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev); 831a9d6a7e2SMugunthan V N struct omap_hsmmc_data *priv = dev_get_priv(dev); 8323d673ffcSJean-Jacques Hiblot struct mmc_config *cfg = &plat->cfg; 833a9d6a7e2SMugunthan V N struct mmc *mmc; 834a9d6a7e2SMugunthan V N 835a9d6a7e2SMugunthan V N cfg->name = "OMAP SD/MMC"; 836a9d6a7e2SMugunthan V N cfg->ops = &omap_hsmmc_ops; 837a9d6a7e2SMugunthan V N 838*17c9a1c1SJean-Jacques Hiblot #ifdef CONFIG_BLK 839*17c9a1c1SJean-Jacques Hiblot mmc = &plat->mmc; 840*17c9a1c1SJean-Jacques Hiblot #else 841a9d6a7e2SMugunthan V N mmc = mmc_create(cfg, priv); 842a9d6a7e2SMugunthan V N if (mmc == NULL) 843a9d6a7e2SMugunthan V N return -1; 844*17c9a1c1SJean-Jacques Hiblot #endif 845a9d6a7e2SMugunthan V N 8465cc6a245SMugunthan V N #ifdef OMAP_HSMMC_USE_GPIO 8475cc6a245SMugunthan V N gpio_request_by_name(dev, "cd-gpios", 0, &priv->cd_gpio, GPIOD_IS_IN); 8485cc6a245SMugunthan V N gpio_request_by_name(dev, "wp-gpios", 0, &priv->wp_gpio, GPIOD_IS_IN); 8495cc6a245SMugunthan V N #endif 8505cc6a245SMugunthan V N 851cffe5d86SSimon Glass mmc->dev = dev; 852a9d6a7e2SMugunthan V N upriv->mmc = mmc; 853a9d6a7e2SMugunthan V N 854a9d6a7e2SMugunthan V N return 0; 855a9d6a7e2SMugunthan V N } 856a9d6a7e2SMugunthan V N 857a9d6a7e2SMugunthan V N static const struct udevice_id omap_hsmmc_ids[] = { 858a9d6a7e2SMugunthan V N { .compatible = "ti,omap3-hsmmc" }, 859a9d6a7e2SMugunthan V N { .compatible = "ti,omap4-hsmmc" }, 860a9d6a7e2SMugunthan V N { .compatible = "ti,am33xx-hsmmc" }, 861a9d6a7e2SMugunthan V N { } 862a9d6a7e2SMugunthan V N }; 863a9d6a7e2SMugunthan V N 864a9d6a7e2SMugunthan V N U_BOOT_DRIVER(omap_hsmmc) = { 865a9d6a7e2SMugunthan V N .name = "omap_hsmmc", 866a9d6a7e2SMugunthan V N .id = UCLASS_MMC, 867a9d6a7e2SMugunthan V N .of_match = omap_hsmmc_ids, 868a9d6a7e2SMugunthan V N .ofdata_to_platdata = omap_hsmmc_ofdata_to_platdata, 869*17c9a1c1SJean-Jacques Hiblot #ifdef CONFIG_BLK 870*17c9a1c1SJean-Jacques Hiblot .bind = omap_hsmmc_bind, 871*17c9a1c1SJean-Jacques Hiblot #endif 872a9d6a7e2SMugunthan V N .probe = omap_hsmmc_probe, 873a9d6a7e2SMugunthan V N .priv_auto_alloc_size = sizeof(struct omap_hsmmc_data), 8743d673ffcSJean-Jacques Hiblot .platdata_auto_alloc_size = sizeof(struct omap_hsmmc_plat), 875a9d6a7e2SMugunthan V N }; 876a9d6a7e2SMugunthan V N #endif 877