19d11d12aSMateusz Kulikowski /* 29d11d12aSMateusz Kulikowski * Qualcomm SDHCI driver - SD/eMMC controller 39d11d12aSMateusz Kulikowski * 49d11d12aSMateusz Kulikowski * (C) Copyright 2015 Mateusz Kulikowski <mateusz.kulikowski@gmail.com> 59d11d12aSMateusz Kulikowski * 69d11d12aSMateusz Kulikowski * Based on Linux driver 79d11d12aSMateusz Kulikowski * 89d11d12aSMateusz Kulikowski * SPDX-License-Identifier: GPL-2.0+ 99d11d12aSMateusz Kulikowski */ 109d11d12aSMateusz Kulikowski 119d11d12aSMateusz Kulikowski #include <common.h> 129d11d12aSMateusz Kulikowski #include <clk.h> 139d11d12aSMateusz Kulikowski #include <dm.h> 149d11d12aSMateusz Kulikowski #include <sdhci.h> 159d11d12aSMateusz Kulikowski #include <wait_bit.h> 169d11d12aSMateusz Kulikowski #include <asm/io.h> 179d11d12aSMateusz Kulikowski #include <linux/bitops.h> 189d11d12aSMateusz Kulikowski 199d11d12aSMateusz Kulikowski /* Non-standard registers needed for SDHCI startup */ 209d11d12aSMateusz Kulikowski #define SDCC_MCI_POWER 0x0 219d11d12aSMateusz Kulikowski #define SDCC_MCI_POWER_SW_RST BIT(7) 229d11d12aSMateusz Kulikowski 239d11d12aSMateusz Kulikowski /* This is undocumented register */ 249d11d12aSMateusz Kulikowski #define SDCC_MCI_VERSION 0x50 259d11d12aSMateusz Kulikowski #define SDCC_MCI_VERSION_MAJOR_SHIFT 28 269d11d12aSMateusz Kulikowski #define SDCC_MCI_VERSION_MAJOR_MASK (0xf << SDCC_MCI_VERSION_MAJOR_SHIFT) 279d11d12aSMateusz Kulikowski #define SDCC_MCI_VERSION_MINOR_MASK 0xff 289d11d12aSMateusz Kulikowski 299d11d12aSMateusz Kulikowski #define SDCC_MCI_STATUS2 0x6C 309d11d12aSMateusz Kulikowski #define SDCC_MCI_STATUS2_MCI_ACT 0x1 319d11d12aSMateusz Kulikowski #define SDCC_MCI_HC_MODE 0x78 329d11d12aSMateusz Kulikowski 339d11d12aSMateusz Kulikowski /* Offset to SDHCI registers */ 349d11d12aSMateusz Kulikowski #define SDCC_SDHCI_OFFSET 0x900 359d11d12aSMateusz Kulikowski 369d11d12aSMateusz Kulikowski /* Non standard (?) SDHCI register */ 379d11d12aSMateusz Kulikowski #define SDHCI_VENDOR_SPEC_CAPABILITIES0 0x11c 389d11d12aSMateusz Kulikowski 3912293f6dSSimon Glass struct msm_sdhc_plat { 4012293f6dSSimon Glass struct mmc_config cfg; 4112293f6dSSimon Glass struct mmc mmc; 4212293f6dSSimon Glass }; 4312293f6dSSimon Glass 449d11d12aSMateusz Kulikowski struct msm_sdhc { 459d11d12aSMateusz Kulikowski struct sdhci_host host; 469d11d12aSMateusz Kulikowski void *base; 479d11d12aSMateusz Kulikowski }; 489d11d12aSMateusz Kulikowski 499d11d12aSMateusz Kulikowski DECLARE_GLOBAL_DATA_PTR; 509d11d12aSMateusz Kulikowski 519d11d12aSMateusz Kulikowski static int msm_sdc_clk_init(struct udevice *dev) 529d11d12aSMateusz Kulikowski { 539d11d12aSMateusz Kulikowski uint clk_rate = fdtdec_get_uint(gd->fdt_blob, dev->of_offset, 549d11d12aSMateusz Kulikowski "clock-frequency", 400000); 559d11d12aSMateusz Kulikowski uint clkd[2]; /* clk_id and clk_no */ 569d11d12aSMateusz Kulikowski int clk_offset; 57135aa950SStephen Warren struct udevice *clk_dev; 58135aa950SStephen Warren struct clk clk; 599d11d12aSMateusz Kulikowski int ret; 609d11d12aSMateusz Kulikowski 619d11d12aSMateusz Kulikowski ret = fdtdec_get_int_array(gd->fdt_blob, dev->of_offset, "clock", clkd, 629d11d12aSMateusz Kulikowski 2); 639d11d12aSMateusz Kulikowski if (ret) 649d11d12aSMateusz Kulikowski return ret; 659d11d12aSMateusz Kulikowski 669d11d12aSMateusz Kulikowski clk_offset = fdt_node_offset_by_phandle(gd->fdt_blob, clkd[0]); 679d11d12aSMateusz Kulikowski if (clk_offset < 0) 689d11d12aSMateusz Kulikowski return clk_offset; 699d11d12aSMateusz Kulikowski 70135aa950SStephen Warren ret = uclass_get_device_by_of_offset(UCLASS_CLK, clk_offset, &clk_dev); 719d11d12aSMateusz Kulikowski if (ret) 729d11d12aSMateusz Kulikowski return ret; 739d11d12aSMateusz Kulikowski 74135aa950SStephen Warren clk.id = clkd[1]; 75135aa950SStephen Warren ret = clk_request(clk_dev, &clk); 76135aa950SStephen Warren if (ret < 0) 77135aa950SStephen Warren return ret; 78135aa950SStephen Warren 79135aa950SStephen Warren ret = clk_set_rate(&clk, clk_rate); 80135aa950SStephen Warren clk_free(&clk); 819d11d12aSMateusz Kulikowski if (ret < 0) 829d11d12aSMateusz Kulikowski return ret; 839d11d12aSMateusz Kulikowski 849d11d12aSMateusz Kulikowski return 0; 859d11d12aSMateusz Kulikowski } 869d11d12aSMateusz Kulikowski 879d11d12aSMateusz Kulikowski static int msm_sdc_probe(struct udevice *dev) 889d11d12aSMateusz Kulikowski { 8912293f6dSSimon Glass struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev); 9012293f6dSSimon Glass struct msm_sdhc_plat *plat = dev_get_platdata(dev); 919d11d12aSMateusz Kulikowski struct msm_sdhc *prv = dev_get_priv(dev); 929d11d12aSMateusz Kulikowski struct sdhci_host *host = &prv->host; 939d11d12aSMateusz Kulikowski u32 core_version, core_minor, core_major; 9412293f6dSSimon Glass u32 caps; 959d11d12aSMateusz Kulikowski int ret; 969d11d12aSMateusz Kulikowski 979d11d12aSMateusz Kulikowski host->quirks = SDHCI_QUIRK_WAIT_SEND_CMD | SDHCI_QUIRK_BROKEN_R1B; 989d11d12aSMateusz Kulikowski 999d11d12aSMateusz Kulikowski /* Init clocks */ 1009d11d12aSMateusz Kulikowski ret = msm_sdc_clk_init(dev); 1019d11d12aSMateusz Kulikowski if (ret) 1029d11d12aSMateusz Kulikowski return ret; 1039d11d12aSMateusz Kulikowski 1049d11d12aSMateusz Kulikowski /* Reset the core and Enable SDHC mode */ 1059d11d12aSMateusz Kulikowski writel(readl(prv->base + SDCC_MCI_POWER) | SDCC_MCI_POWER_SW_RST, 1069d11d12aSMateusz Kulikowski prv->base + SDCC_MCI_POWER); 1079d11d12aSMateusz Kulikowski 1089d11d12aSMateusz Kulikowski 1099d11d12aSMateusz Kulikowski /* Wait for reset to be written to register */ 1109d11d12aSMateusz Kulikowski if (wait_for_bit(__func__, prv->base + SDCC_MCI_STATUS2, 1119d11d12aSMateusz Kulikowski SDCC_MCI_STATUS2_MCI_ACT, false, 10, false)) { 1129d11d12aSMateusz Kulikowski printf("msm_sdhci: reset request failed\n"); 1139d11d12aSMateusz Kulikowski return -EIO; 1149d11d12aSMateusz Kulikowski } 1159d11d12aSMateusz Kulikowski 1169d11d12aSMateusz Kulikowski /* SW reset can take upto 10HCLK + 15MCLK cycles. (min 40us) */ 1179d11d12aSMateusz Kulikowski if (wait_for_bit(__func__, prv->base + SDCC_MCI_POWER, 1189d11d12aSMateusz Kulikowski SDCC_MCI_POWER_SW_RST, false, 2, false)) { 1199d11d12aSMateusz Kulikowski printf("msm_sdhci: stuck in reset\n"); 1209d11d12aSMateusz Kulikowski return -ETIMEDOUT; 1219d11d12aSMateusz Kulikowski } 1229d11d12aSMateusz Kulikowski 1239d11d12aSMateusz Kulikowski /* Enable host-controller mode */ 1249d11d12aSMateusz Kulikowski writel(1, prv->base + SDCC_MCI_HC_MODE); 1259d11d12aSMateusz Kulikowski 1269d11d12aSMateusz Kulikowski core_version = readl(prv->base + SDCC_MCI_VERSION); 1279d11d12aSMateusz Kulikowski 1289d11d12aSMateusz Kulikowski core_major = (core_version & SDCC_MCI_VERSION_MAJOR_MASK); 1299d11d12aSMateusz Kulikowski core_major >>= SDCC_MCI_VERSION_MAJOR_SHIFT; 1309d11d12aSMateusz Kulikowski 1319d11d12aSMateusz Kulikowski core_minor = core_version & SDCC_MCI_VERSION_MINOR_MASK; 1329d11d12aSMateusz Kulikowski 1339d11d12aSMateusz Kulikowski /* 1349d11d12aSMateusz Kulikowski * Support for some capabilities is not advertised by newer 1359d11d12aSMateusz Kulikowski * controller versions and must be explicitly enabled. 1369d11d12aSMateusz Kulikowski */ 1379d11d12aSMateusz Kulikowski if (core_major >= 1 && core_minor != 0x11 && core_minor != 0x12) { 13812293f6dSSimon Glass caps = readl(host->ioaddr + SDHCI_CAPABILITIES); 1399d11d12aSMateusz Kulikowski caps |= SDHCI_CAN_VDD_300 | SDHCI_CAN_DO_8BIT; 1409d11d12aSMateusz Kulikowski writel(caps, host->ioaddr + SDHCI_VENDOR_SPEC_CAPABILITIES0); 1419d11d12aSMateusz Kulikowski } 1429d11d12aSMateusz Kulikowski 1439d11d12aSMateusz Kulikowski /* Set host controller version */ 1449d11d12aSMateusz Kulikowski host->version = sdhci_readw(host, SDHCI_HOST_VERSION); 1459d11d12aSMateusz Kulikowski 146*14bed52dSJaehoon Chung ret = sdhci_setup_cfg(&plat->cfg, host, 0, 0); 14712293f6dSSimon Glass host->mmc = &plat->mmc; 148eb9d3ca3SMateusz Kulikowski if (ret) 149eb9d3ca3SMateusz Kulikowski return ret; 15012293f6dSSimon Glass host->mmc->priv = &prv->host; 151eb9d3ca3SMateusz Kulikowski host->mmc->dev = dev; 15212293f6dSSimon Glass upriv->mmc = host->mmc; 153eb9d3ca3SMateusz Kulikowski 15412293f6dSSimon Glass return sdhci_probe(dev); 1559d11d12aSMateusz Kulikowski } 1569d11d12aSMateusz Kulikowski 1579d11d12aSMateusz Kulikowski static int msm_sdc_remove(struct udevice *dev) 1589d11d12aSMateusz Kulikowski { 1599d11d12aSMateusz Kulikowski struct msm_sdhc *priv = dev_get_priv(dev); 1609d11d12aSMateusz Kulikowski 1619d11d12aSMateusz Kulikowski /* Disable host-controller mode */ 1629d11d12aSMateusz Kulikowski writel(0, priv->base + SDCC_MCI_HC_MODE); 1639d11d12aSMateusz Kulikowski 1649d11d12aSMateusz Kulikowski return 0; 1659d11d12aSMateusz Kulikowski } 1669d11d12aSMateusz Kulikowski 1679d11d12aSMateusz Kulikowski static int msm_ofdata_to_platdata(struct udevice *dev) 1689d11d12aSMateusz Kulikowski { 1699d11d12aSMateusz Kulikowski struct udevice *parent = dev->parent; 1709d11d12aSMateusz Kulikowski struct msm_sdhc *priv = dev_get_priv(dev); 1719d11d12aSMateusz Kulikowski struct sdhci_host *host = &priv->host; 1729d11d12aSMateusz Kulikowski 1739d11d12aSMateusz Kulikowski host->name = strdup(dev->name); 1749d11d12aSMateusz Kulikowski host->ioaddr = (void *)dev_get_addr(dev); 1759d11d12aSMateusz Kulikowski host->bus_width = fdtdec_get_int(gd->fdt_blob, dev->of_offset, 1769d11d12aSMateusz Kulikowski "bus-width", 4); 1779d11d12aSMateusz Kulikowski host->index = fdtdec_get_uint(gd->fdt_blob, dev->of_offset, "index", 0); 1789d11d12aSMateusz Kulikowski priv->base = (void *)fdtdec_get_addr_size_auto_parent(gd->fdt_blob, 1799d11d12aSMateusz Kulikowski parent->of_offset, 1809d11d12aSMateusz Kulikowski dev->of_offset, 1819d11d12aSMateusz Kulikowski "reg", 1, NULL); 1829d11d12aSMateusz Kulikowski if (priv->base == (void *)FDT_ADDR_T_NONE || 1839d11d12aSMateusz Kulikowski host->ioaddr == (void *)FDT_ADDR_T_NONE) 1849d11d12aSMateusz Kulikowski return -EINVAL; 1859d11d12aSMateusz Kulikowski 1869d11d12aSMateusz Kulikowski return 0; 1879d11d12aSMateusz Kulikowski } 1889d11d12aSMateusz Kulikowski 18912293f6dSSimon Glass static int msm_sdc_bind(struct udevice *dev) 19012293f6dSSimon Glass { 19112293f6dSSimon Glass struct msm_sdhc_plat *plat = dev_get_platdata(dev); 19212293f6dSSimon Glass int ret; 19312293f6dSSimon Glass 19412293f6dSSimon Glass ret = sdhci_bind(dev, &plat->mmc, &plat->cfg); 19512293f6dSSimon Glass if (ret) 19612293f6dSSimon Glass return ret; 19712293f6dSSimon Glass 19812293f6dSSimon Glass return 0; 19912293f6dSSimon Glass } 20012293f6dSSimon Glass 2019d11d12aSMateusz Kulikowski static const struct udevice_id msm_mmc_ids[] = { 2029d11d12aSMateusz Kulikowski { .compatible = "qcom,sdhci-msm-v4" }, 2039d11d12aSMateusz Kulikowski { } 2049d11d12aSMateusz Kulikowski }; 2059d11d12aSMateusz Kulikowski 2069d11d12aSMateusz Kulikowski U_BOOT_DRIVER(msm_sdc_drv) = { 2079d11d12aSMateusz Kulikowski .name = "msm_sdc", 2089d11d12aSMateusz Kulikowski .id = UCLASS_MMC, 2099d11d12aSMateusz Kulikowski .of_match = msm_mmc_ids, 2109d11d12aSMateusz Kulikowski .ofdata_to_platdata = msm_ofdata_to_platdata, 21112293f6dSSimon Glass .ops = &sdhci_ops, 21212293f6dSSimon Glass .bind = msm_sdc_bind, 2139d11d12aSMateusz Kulikowski .probe = msm_sdc_probe, 2149d11d12aSMateusz Kulikowski .remove = msm_sdc_remove, 2159d11d12aSMateusz Kulikowski .priv_auto_alloc_size = sizeof(struct msm_sdhc), 21612293f6dSSimon Glass .platdata_auto_alloc_size = sizeof(struct msm_sdhc_plat), 2179d11d12aSMateusz Kulikowski }; 218