xref: /rk3399_rockchip-uboot/drivers/mmc/meson_gx_mmc.c (revision a821c4af79e4f5ce9b629b20473863397bbe9b10)
193738620SCarlo Caione /*
293738620SCarlo Caione  * (C) Copyright 2016 Carlo Caione <carlo@caione.org>
393738620SCarlo Caione  *
493738620SCarlo Caione  * SPDX-License-Identifier:    GPL-2.0+
593738620SCarlo Caione  */
693738620SCarlo Caione 
793738620SCarlo Caione #include <common.h>
89d922450SSimon Glass #include <dm.h>
993738620SCarlo Caione #include <fdtdec.h>
1093738620SCarlo Caione #include <malloc.h>
1193738620SCarlo Caione #include <mmc.h>
1293738620SCarlo Caione #include <asm/io.h>
1393738620SCarlo Caione #include <asm/arch/sd_emmc.h>
1493738620SCarlo Caione #include <linux/log2.h>
1593738620SCarlo Caione 
get_regbase(const struct mmc * mmc)1693738620SCarlo Caione static inline void *get_regbase(const struct mmc *mmc)
1793738620SCarlo Caione {
1893738620SCarlo Caione 	struct meson_mmc_platdata *pdata = mmc->priv;
1993738620SCarlo Caione 
2093738620SCarlo Caione 	return pdata->regbase;
2193738620SCarlo Caione }
2293738620SCarlo Caione 
meson_read(struct mmc * mmc,int offset)2393738620SCarlo Caione static inline uint32_t meson_read(struct mmc *mmc, int offset)
2493738620SCarlo Caione {
2593738620SCarlo Caione 	return readl(get_regbase(mmc) + offset);
2693738620SCarlo Caione }
2793738620SCarlo Caione 
meson_write(struct mmc * mmc,uint32_t val,int offset)2893738620SCarlo Caione static inline void meson_write(struct mmc *mmc, uint32_t val, int offset)
2993738620SCarlo Caione {
3093738620SCarlo Caione 	writel(val, get_regbase(mmc) + offset);
3193738620SCarlo Caione }
3293738620SCarlo Caione 
meson_mmc_config_clock(struct mmc * mmc)3393738620SCarlo Caione static void meson_mmc_config_clock(struct mmc *mmc)
3493738620SCarlo Caione {
3593738620SCarlo Caione 	uint32_t meson_mmc_clk = 0;
3693738620SCarlo Caione 	unsigned int clk, clk_src, clk_div;
3793738620SCarlo Caione 
3893738620SCarlo Caione 	/* 1GHz / CLK_MAX_DIV = 15,9 MHz */
3993738620SCarlo Caione 	if (mmc->clock > 16000000) {
4093738620SCarlo Caione 		clk = SD_EMMC_CLKSRC_DIV2;
4193738620SCarlo Caione 		clk_src = CLK_SRC_DIV2;
4293738620SCarlo Caione 	} else {
4393738620SCarlo Caione 		clk = SD_EMMC_CLKSRC_24M;
4493738620SCarlo Caione 		clk_src = CLK_SRC_24M;
4593738620SCarlo Caione 	}
4693738620SCarlo Caione 	clk_div = DIV_ROUND_UP(clk, mmc->clock);
4793738620SCarlo Caione 
4893738620SCarlo Caione 	/* 180 phase core clock */
4993738620SCarlo Caione 	meson_mmc_clk |= CLK_CO_PHASE_180;
5093738620SCarlo Caione 
5193738620SCarlo Caione 	/* 180 phase tx clock */
5293738620SCarlo Caione 	meson_mmc_clk |= CLK_TX_PHASE_000;
5393738620SCarlo Caione 
5493738620SCarlo Caione 	/* clock settings */
5593738620SCarlo Caione 	meson_mmc_clk |= clk_src;
5693738620SCarlo Caione 	meson_mmc_clk |= clk_div;
5793738620SCarlo Caione 
5893738620SCarlo Caione 	meson_write(mmc, meson_mmc_clk, MESON_SD_EMMC_CLOCK);
5993738620SCarlo Caione }
6093738620SCarlo Caione 
meson_dm_mmc_set_ios(struct udevice * dev)6193738620SCarlo Caione static int meson_dm_mmc_set_ios(struct udevice *dev)
6293738620SCarlo Caione {
6393738620SCarlo Caione 	struct mmc *mmc = mmc_get_mmc_dev(dev);
6493738620SCarlo Caione 	uint32_t meson_mmc_cfg;
6593738620SCarlo Caione 
6693738620SCarlo Caione 	meson_mmc_config_clock(mmc);
6793738620SCarlo Caione 
6893738620SCarlo Caione 	meson_mmc_cfg = meson_read(mmc, MESON_SD_EMMC_CFG);
6993738620SCarlo Caione 
7093738620SCarlo Caione 	meson_mmc_cfg &= ~CFG_BUS_WIDTH_MASK;
7193738620SCarlo Caione 	if (mmc->bus_width == 1)
7293738620SCarlo Caione 		meson_mmc_cfg |= CFG_BUS_WIDTH_1;
7393738620SCarlo Caione 	else if (mmc->bus_width == 4)
7493738620SCarlo Caione 		meson_mmc_cfg |= CFG_BUS_WIDTH_4;
7593738620SCarlo Caione 	else if (mmc->bus_width == 8)
7693738620SCarlo Caione 		meson_mmc_cfg |= CFG_BUS_WIDTH_8;
7793738620SCarlo Caione 	else
7893738620SCarlo Caione 		return -EINVAL;
7993738620SCarlo Caione 
8093738620SCarlo Caione 	/* 512 bytes block length */
8193738620SCarlo Caione 	meson_mmc_cfg &= ~CFG_BL_LEN_MASK;
8293738620SCarlo Caione 	meson_mmc_cfg |= CFG_BL_LEN_512;
8393738620SCarlo Caione 
8493738620SCarlo Caione 	/* Response timeout 256 clk */
8593738620SCarlo Caione 	meson_mmc_cfg &= ~CFG_RESP_TIMEOUT_MASK;
8693738620SCarlo Caione 	meson_mmc_cfg |= CFG_RESP_TIMEOUT_256;
8793738620SCarlo Caione 
8893738620SCarlo Caione 	/* Command-command gap 16 clk */
8993738620SCarlo Caione 	meson_mmc_cfg &= ~CFG_RC_CC_MASK;
9093738620SCarlo Caione 	meson_mmc_cfg |= CFG_RC_CC_16;
9193738620SCarlo Caione 
9293738620SCarlo Caione 	meson_write(mmc, meson_mmc_cfg, MESON_SD_EMMC_CFG);
9393738620SCarlo Caione 
9493738620SCarlo Caione 	return 0;
9593738620SCarlo Caione }
9693738620SCarlo Caione 
meson_mmc_setup_cmd(struct mmc * mmc,struct mmc_data * data,struct mmc_cmd * cmd)9793738620SCarlo Caione static void meson_mmc_setup_cmd(struct mmc *mmc, struct mmc_data *data,
9893738620SCarlo Caione 				struct mmc_cmd *cmd)
9993738620SCarlo Caione {
10093738620SCarlo Caione 	uint32_t meson_mmc_cmd = 0, cfg;
10193738620SCarlo Caione 
10293738620SCarlo Caione 	meson_mmc_cmd |= cmd->cmdidx << CMD_CFG_CMD_INDEX_SHIFT;
10393738620SCarlo Caione 
10493738620SCarlo Caione 	if (cmd->resp_type & MMC_RSP_PRESENT) {
10593738620SCarlo Caione 		if (cmd->resp_type & MMC_RSP_136)
10693738620SCarlo Caione 			meson_mmc_cmd |= CMD_CFG_RESP_128;
10793738620SCarlo Caione 
10893738620SCarlo Caione 		if (cmd->resp_type & MMC_RSP_BUSY)
10993738620SCarlo Caione 			meson_mmc_cmd |= CMD_CFG_R1B;
11093738620SCarlo Caione 
11193738620SCarlo Caione 		if (!(cmd->resp_type & MMC_RSP_CRC))
11293738620SCarlo Caione 			meson_mmc_cmd |= CMD_CFG_RESP_NOCRC;
11393738620SCarlo Caione 	} else {
11493738620SCarlo Caione 		meson_mmc_cmd |= CMD_CFG_NO_RESP;
11593738620SCarlo Caione 	}
11693738620SCarlo Caione 
11793738620SCarlo Caione 	if (data) {
11893738620SCarlo Caione 		cfg = meson_read(mmc, MESON_SD_EMMC_CFG);
11993738620SCarlo Caione 		cfg &= ~CFG_BL_LEN_MASK;
12093738620SCarlo Caione 		cfg |= ilog2(data->blocksize) << CFG_BL_LEN_SHIFT;
12193738620SCarlo Caione 		meson_write(mmc, cfg, MESON_SD_EMMC_CFG);
12293738620SCarlo Caione 
12393738620SCarlo Caione 		if (data->flags == MMC_DATA_WRITE)
12493738620SCarlo Caione 			meson_mmc_cmd |= CMD_CFG_DATA_WR;
12593738620SCarlo Caione 
12693738620SCarlo Caione 		meson_mmc_cmd |= CMD_CFG_DATA_IO | CMD_CFG_BLOCK_MODE |
12793738620SCarlo Caione 				 data->blocks;
12893738620SCarlo Caione 	}
12993738620SCarlo Caione 
13093738620SCarlo Caione 	meson_mmc_cmd |= CMD_CFG_TIMEOUT_4S | CMD_CFG_OWNER |
13193738620SCarlo Caione 			 CMD_CFG_END_OF_CHAIN;
13293738620SCarlo Caione 
13393738620SCarlo Caione 	meson_write(mmc, meson_mmc_cmd, MESON_SD_EMMC_CMD_CFG);
13493738620SCarlo Caione }
13593738620SCarlo Caione 
meson_mmc_setup_addr(struct mmc * mmc,struct mmc_data * data)13693738620SCarlo Caione static void meson_mmc_setup_addr(struct mmc *mmc, struct mmc_data *data)
13793738620SCarlo Caione {
13893738620SCarlo Caione 	struct meson_mmc_platdata *pdata = mmc->priv;
13993738620SCarlo Caione 	unsigned int data_size;
14093738620SCarlo Caione 	uint32_t data_addr = 0;
14193738620SCarlo Caione 
14293738620SCarlo Caione 	if (data) {
14393738620SCarlo Caione 		data_size = data->blocks * data->blocksize;
14493738620SCarlo Caione 
14593738620SCarlo Caione 		if (data->flags == MMC_DATA_READ) {
14693738620SCarlo Caione 			data_addr = (ulong) data->dest;
14793738620SCarlo Caione 			invalidate_dcache_range(data_addr,
14893738620SCarlo Caione 						data_addr + data_size);
14993738620SCarlo Caione 		} else {
15093738620SCarlo Caione 			pdata->w_buf = calloc(data_size, sizeof(char));
15193738620SCarlo Caione 			data_addr = (ulong) pdata->w_buf;
15293738620SCarlo Caione 			memcpy(pdata->w_buf, data->src, data_size);
15393738620SCarlo Caione 			flush_dcache_range(data_addr, data_addr + data_size);
15493738620SCarlo Caione 		}
15593738620SCarlo Caione 	}
15693738620SCarlo Caione 
15793738620SCarlo Caione 	meson_write(mmc, data_addr, MESON_SD_EMMC_CMD_DAT);
15893738620SCarlo Caione }
15993738620SCarlo Caione 
meson_mmc_read_response(struct mmc * mmc,struct mmc_cmd * cmd)16093738620SCarlo Caione static void meson_mmc_read_response(struct mmc *mmc, struct mmc_cmd *cmd)
16193738620SCarlo Caione {
16293738620SCarlo Caione 	if (cmd->resp_type & MMC_RSP_136) {
16393738620SCarlo Caione 		cmd->response[0] = meson_read(mmc, MESON_SD_EMMC_CMD_RSP3);
16493738620SCarlo Caione 		cmd->response[1] = meson_read(mmc, MESON_SD_EMMC_CMD_RSP2);
16593738620SCarlo Caione 		cmd->response[2] = meson_read(mmc, MESON_SD_EMMC_CMD_RSP1);
16693738620SCarlo Caione 		cmd->response[3] = meson_read(mmc, MESON_SD_EMMC_CMD_RSP);
16793738620SCarlo Caione 	} else {
16893738620SCarlo Caione 		cmd->response[0] = meson_read(mmc, MESON_SD_EMMC_CMD_RSP);
16993738620SCarlo Caione 	}
17093738620SCarlo Caione }
17193738620SCarlo Caione 
meson_dm_mmc_send_cmd(struct udevice * dev,struct mmc_cmd * cmd,struct mmc_data * data)17293738620SCarlo Caione static int meson_dm_mmc_send_cmd(struct udevice *dev, struct mmc_cmd *cmd,
17393738620SCarlo Caione 				 struct mmc_data *data)
17493738620SCarlo Caione {
17593738620SCarlo Caione 	struct mmc *mmc = mmc_get_mmc_dev(dev);
17693738620SCarlo Caione 	struct meson_mmc_platdata *pdata = mmc->priv;
17793738620SCarlo Caione 	uint32_t status;
17893738620SCarlo Caione 	ulong start;
17993738620SCarlo Caione 	int ret = 0;
18093738620SCarlo Caione 
18193738620SCarlo Caione 	/* max block size supported by chip is 512 byte */
18293738620SCarlo Caione 	if (data && data->blocksize > 512)
18393738620SCarlo Caione 		return -EINVAL;
18493738620SCarlo Caione 
18593738620SCarlo Caione 	meson_mmc_setup_cmd(mmc, data, cmd);
18693738620SCarlo Caione 	meson_mmc_setup_addr(mmc, data);
18793738620SCarlo Caione 
18893738620SCarlo Caione 	meson_write(mmc, cmd->cmdarg, MESON_SD_EMMC_CMD_ARG);
18993738620SCarlo Caione 
19093738620SCarlo Caione 	/* use 10s timeout */
19193738620SCarlo Caione 	start = get_timer(0);
19293738620SCarlo Caione 	do {
19393738620SCarlo Caione 		status = meson_read(mmc, MESON_SD_EMMC_STATUS);
19493738620SCarlo Caione 	} while(!(status & STATUS_END_OF_CHAIN) && get_timer(start) < 10000);
19593738620SCarlo Caione 
19693738620SCarlo Caione 	if (!(status & STATUS_END_OF_CHAIN))
19793738620SCarlo Caione 		ret = -ETIMEDOUT;
19893738620SCarlo Caione 	else if (status & STATUS_RESP_TIMEOUT)
19993738620SCarlo Caione 		ret = -ETIMEDOUT;
20093738620SCarlo Caione 	else if (status & STATUS_ERR_MASK)
20193738620SCarlo Caione 		ret = -EIO;
20293738620SCarlo Caione 
20393738620SCarlo Caione 	meson_mmc_read_response(mmc, cmd);
20493738620SCarlo Caione 
20593738620SCarlo Caione 	if (data && data->flags == MMC_DATA_WRITE)
20693738620SCarlo Caione 		free(pdata->w_buf);
20793738620SCarlo Caione 
20893738620SCarlo Caione 	/* reset status bits */
20993738620SCarlo Caione 	meson_write(mmc, STATUS_MASK, MESON_SD_EMMC_STATUS);
21093738620SCarlo Caione 
21193738620SCarlo Caione 	return ret;
21293738620SCarlo Caione }
21393738620SCarlo Caione 
21493738620SCarlo Caione static const struct dm_mmc_ops meson_dm_mmc_ops = {
21593738620SCarlo Caione 	.send_cmd = meson_dm_mmc_send_cmd,
21693738620SCarlo Caione 	.set_ios = meson_dm_mmc_set_ios,
21793738620SCarlo Caione };
21893738620SCarlo Caione 
meson_mmc_ofdata_to_platdata(struct udevice * dev)21993738620SCarlo Caione static int meson_mmc_ofdata_to_platdata(struct udevice *dev)
22093738620SCarlo Caione {
22193738620SCarlo Caione 	struct meson_mmc_platdata *pdata = dev_get_platdata(dev);
22293738620SCarlo Caione 	fdt_addr_t addr;
22393738620SCarlo Caione 
224*a821c4afSSimon Glass 	addr = devfdt_get_addr(dev);
22593738620SCarlo Caione 	if (addr == FDT_ADDR_T_NONE)
22693738620SCarlo Caione 		return -EINVAL;
22793738620SCarlo Caione 
22893738620SCarlo Caione 	pdata->regbase = (void *)addr;
22993738620SCarlo Caione 
23093738620SCarlo Caione 	return 0;
23193738620SCarlo Caione }
23293738620SCarlo Caione 
meson_mmc_probe(struct udevice * dev)23393738620SCarlo Caione static int meson_mmc_probe(struct udevice *dev)
23493738620SCarlo Caione {
23593738620SCarlo Caione 	struct meson_mmc_platdata *pdata = dev_get_platdata(dev);
23693738620SCarlo Caione 	struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
23793738620SCarlo Caione 	struct mmc *mmc = &pdata->mmc;
23893738620SCarlo Caione 	struct mmc_config *cfg = &pdata->cfg;
23993738620SCarlo Caione 	uint32_t val;
24093738620SCarlo Caione 
24193738620SCarlo Caione 	cfg->voltages = MMC_VDD_33_34 | MMC_VDD_32_33 |
24293738620SCarlo Caione 			MMC_VDD_31_32 | MMC_VDD_165_195;
24393738620SCarlo Caione 	cfg->host_caps = MMC_MODE_8BIT | MMC_MODE_4BIT |
24493738620SCarlo Caione 			MMC_MODE_HS_52MHz | MMC_MODE_HS;
24593738620SCarlo Caione 	cfg->f_min = DIV_ROUND_UP(SD_EMMC_CLKSRC_24M, CLK_MAX_DIV);
24693738620SCarlo Caione 	cfg->f_max = 100000000; /* 100 MHz */
247f98205c7SHeiner Kallweit 	cfg->b_max = 511; /* max 512 - 1 blocks */
24893738620SCarlo Caione 	cfg->name = dev->name;
24993738620SCarlo Caione 
25093738620SCarlo Caione 	mmc->priv = pdata;
25193738620SCarlo Caione 	upriv->mmc = mmc;
25293738620SCarlo Caione 
25393738620SCarlo Caione 	mmc_set_clock(mmc, cfg->f_min);
25493738620SCarlo Caione 
25593738620SCarlo Caione 	/* reset all status bits */
25693738620SCarlo Caione 	meson_write(mmc, STATUS_MASK, MESON_SD_EMMC_STATUS);
25793738620SCarlo Caione 
25893738620SCarlo Caione 	/* disable interrupts */
25993738620SCarlo Caione 	meson_write(mmc, 0, MESON_SD_EMMC_IRQ_EN);
26093738620SCarlo Caione 
26193738620SCarlo Caione 	/* enable auto clock mode */
26293738620SCarlo Caione 	val = meson_read(mmc, MESON_SD_EMMC_CFG);
26393738620SCarlo Caione 	val &= ~CFG_SDCLK_ALWAYS_ON;
26493738620SCarlo Caione 	val |= CFG_AUTO_CLK;
26593738620SCarlo Caione 	meson_write(mmc, val, MESON_SD_EMMC_CFG);
26693738620SCarlo Caione 
26793738620SCarlo Caione 	return 0;
26893738620SCarlo Caione }
26993738620SCarlo Caione 
meson_mmc_bind(struct udevice * dev)27093738620SCarlo Caione int meson_mmc_bind(struct udevice *dev)
27193738620SCarlo Caione {
27293738620SCarlo Caione 	struct meson_mmc_platdata *pdata = dev_get_platdata(dev);
27393738620SCarlo Caione 
27493738620SCarlo Caione 	return mmc_bind(dev, &pdata->mmc, &pdata->cfg);
27593738620SCarlo Caione }
27693738620SCarlo Caione 
27793738620SCarlo Caione static const struct udevice_id meson_mmc_match[] = {
27893738620SCarlo Caione 	{ .compatible = "amlogic,meson-gx-mmc" },
27993738620SCarlo Caione 	{ /* sentinel */ }
28093738620SCarlo Caione };
28193738620SCarlo Caione 
28293738620SCarlo Caione U_BOOT_DRIVER(meson_mmc) = {
28393738620SCarlo Caione 	.name = "meson_gx_mmc",
28493738620SCarlo Caione 	.id = UCLASS_MMC,
28593738620SCarlo Caione 	.of_match = meson_mmc_match,
28693738620SCarlo Caione 	.ops = &meson_dm_mmc_ops,
28793738620SCarlo Caione 	.probe = meson_mmc_probe,
28893738620SCarlo Caione 	.bind = meson_mmc_bind,
28993738620SCarlo Caione 	.ofdata_to_platdata = meson_mmc_ofdata_to_platdata,
29093738620SCarlo Caione 	.platdata_auto_alloc_size = sizeof(struct meson_mmc_platdata),
29193738620SCarlo Caione };
292