xref: /rk3399_rockchip-uboot/drivers/mmc/fsl_esdhc.c (revision fce1e16c55ff9c93c21adad0155e435bcfe2fa6b)
150586ef2SAndy Fleming /*
2d621da00SJerry Huang  * Copyright 2007, 2010-2011 Freescale Semiconductor, Inc
350586ef2SAndy Fleming  * Andy Fleming
450586ef2SAndy Fleming  *
550586ef2SAndy Fleming  * Based vaguely on the pxa mmc code:
650586ef2SAndy Fleming  * (C) Copyright 2003
750586ef2SAndy Fleming  * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
850586ef2SAndy Fleming  *
91a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
1050586ef2SAndy Fleming  */
1150586ef2SAndy Fleming 
1250586ef2SAndy Fleming #include <config.h>
1350586ef2SAndy Fleming #include <common.h>
1450586ef2SAndy Fleming #include <command.h>
15915ffa52SJaehoon Chung #include <errno.h>
16b33433a6SAnton Vorontsov #include <hwconfig.h>
1750586ef2SAndy Fleming #include <mmc.h>
1850586ef2SAndy Fleming #include <part.h>
1950586ef2SAndy Fleming #include <malloc.h>
2050586ef2SAndy Fleming #include <fsl_esdhc.h>
21b33433a6SAnton Vorontsov #include <fdt_support.h>
2250586ef2SAndy Fleming #include <asm/io.h>
2396f0407bSPeng Fan #include <dm.h>
2496f0407bSPeng Fan #include <asm-generic/gpio.h>
2550586ef2SAndy Fleming 
2650586ef2SAndy Fleming DECLARE_GLOBAL_DATA_PTR;
2750586ef2SAndy Fleming 
28a3d6e386SYe.Li #define SDHCI_IRQ_EN_BITS		(IRQSTATEN_CC | IRQSTATEN_TC | \
29a3d6e386SYe.Li 				IRQSTATEN_CINT | \
30a3d6e386SYe.Li 				IRQSTATEN_CTOE | IRQSTATEN_CCE | IRQSTATEN_CEBE | \
31a3d6e386SYe.Li 				IRQSTATEN_CIE | IRQSTATEN_DTOE | IRQSTATEN_DCE | \
32a3d6e386SYe.Li 				IRQSTATEN_DEBE | IRQSTATEN_BRR | IRQSTATEN_BWR | \
33a3d6e386SYe.Li 				IRQSTATEN_DINT)
34a3d6e386SYe.Li 
3550586ef2SAndy Fleming struct fsl_esdhc {
36511948b2SHaijun.Zhang 	uint    dsaddr;		/* SDMA system address register */
37511948b2SHaijun.Zhang 	uint    blkattr;	/* Block attributes register */
38511948b2SHaijun.Zhang 	uint    cmdarg;		/* Command argument register */
39511948b2SHaijun.Zhang 	uint    xfertyp;	/* Transfer type register */
40511948b2SHaijun.Zhang 	uint    cmdrsp0;	/* Command response 0 register */
41511948b2SHaijun.Zhang 	uint    cmdrsp1;	/* Command response 1 register */
42511948b2SHaijun.Zhang 	uint    cmdrsp2;	/* Command response 2 register */
43511948b2SHaijun.Zhang 	uint    cmdrsp3;	/* Command response 3 register */
44511948b2SHaijun.Zhang 	uint    datport;	/* Buffer data port register */
45511948b2SHaijun.Zhang 	uint    prsstat;	/* Present state register */
46511948b2SHaijun.Zhang 	uint    proctl;		/* Protocol control register */
47511948b2SHaijun.Zhang 	uint    sysctl;		/* System Control Register */
48511948b2SHaijun.Zhang 	uint    irqstat;	/* Interrupt status register */
49511948b2SHaijun.Zhang 	uint    irqstaten;	/* Interrupt status enable register */
50511948b2SHaijun.Zhang 	uint    irqsigen;	/* Interrupt signal enable register */
51511948b2SHaijun.Zhang 	uint    autoc12err;	/* Auto CMD error status register */
52511948b2SHaijun.Zhang 	uint    hostcapblt;	/* Host controller capabilities register */
53511948b2SHaijun.Zhang 	uint    wml;		/* Watermark level register */
54511948b2SHaijun.Zhang 	uint    mixctrl;	/* For USDHC */
55511948b2SHaijun.Zhang 	char    reserved1[4];	/* reserved */
56511948b2SHaijun.Zhang 	uint    fevt;		/* Force event register */
57511948b2SHaijun.Zhang 	uint    admaes;		/* ADMA error status register */
58511948b2SHaijun.Zhang 	uint    adsaddr;	/* ADMA system address register */
59f53225ccSPeng Fan 	char    reserved2[4];
60f53225ccSPeng Fan 	uint    dllctrl;
61f53225ccSPeng Fan 	uint    dllstat;
62f53225ccSPeng Fan 	uint    clktunectrlstatus;
63f53225ccSPeng Fan 	char    reserved3[84];
64f53225ccSPeng Fan 	uint    vendorspec;
65f53225ccSPeng Fan 	uint    mmcboot;
66f53225ccSPeng Fan 	uint    vendorspec2;
67f53225ccSPeng Fan 	char	reserved4[48];
68511948b2SHaijun.Zhang 	uint    hostver;	/* Host controller version register */
69511948b2SHaijun.Zhang 	char    reserved5[4];	/* reserved */
70f53225ccSPeng Fan 	uint    dmaerraddr;	/* DMA error address register */
71f022d36eSOtavio Salvador 	char    reserved6[4];	/* reserved */
72f53225ccSPeng Fan 	uint    dmaerrattr;	/* DMA error attribute register */
73f53225ccSPeng Fan 	char    reserved7[4];	/* reserved */
74511948b2SHaijun.Zhang 	uint    hostcapblt2;	/* Host controller capabilities register 2 */
75f53225ccSPeng Fan 	char    reserved8[8];	/* reserved */
76511948b2SHaijun.Zhang 	uint    tcr;		/* Tuning control register */
77f53225ccSPeng Fan 	char    reserved9[28];	/* reserved */
78511948b2SHaijun.Zhang 	uint    sddirctl;	/* SD direction control register */
79f53225ccSPeng Fan 	char    reserved10[712];/* reserved */
80511948b2SHaijun.Zhang 	uint    scr;		/* eSDHC control register */
8150586ef2SAndy Fleming };
8250586ef2SAndy Fleming 
8396f0407bSPeng Fan /**
8496f0407bSPeng Fan  * struct fsl_esdhc_priv
8596f0407bSPeng Fan  *
8696f0407bSPeng Fan  * @esdhc_regs: registers of the sdhc controller
8796f0407bSPeng Fan  * @sdhc_clk: Current clk of the sdhc controller
8896f0407bSPeng Fan  * @bus_width: bus width, 1bit, 4bit or 8bit
8996f0407bSPeng Fan  * @cfg: mmc config
9096f0407bSPeng Fan  * @mmc: mmc
9196f0407bSPeng Fan  * Following is used when Driver Model is enabled for MMC
9296f0407bSPeng Fan  * @dev: pointer for the device
9396f0407bSPeng Fan  * @non_removable: 0: removable; 1: non-removable
941483151eSPeng Fan  * @wp_enable: 1: enable checking wp; 0: no check
9596f0407bSPeng Fan  * @cd_gpio: gpio for card detection
961483151eSPeng Fan  * @wp_gpio: gpio for write protection
9796f0407bSPeng Fan  */
9896f0407bSPeng Fan struct fsl_esdhc_priv {
9996f0407bSPeng Fan 	struct fsl_esdhc *esdhc_regs;
10096f0407bSPeng Fan 	unsigned int sdhc_clk;
10196f0407bSPeng Fan 	unsigned int bus_width;
10296f0407bSPeng Fan 	struct mmc_config cfg;
10396f0407bSPeng Fan 	struct mmc *mmc;
10496f0407bSPeng Fan 	struct udevice *dev;
10596f0407bSPeng Fan 	int non_removable;
1061483151eSPeng Fan 	int wp_enable;
107fc8048a8SYangbo Lu #ifdef CONFIG_DM_GPIO
10896f0407bSPeng Fan 	struct gpio_desc cd_gpio;
1091483151eSPeng Fan 	struct gpio_desc wp_gpio;
110fc8048a8SYangbo Lu #endif
11196f0407bSPeng Fan };
11296f0407bSPeng Fan 
11350586ef2SAndy Fleming /* Return the XFERTYP flags for a given command and data packet */
114eafa90a1SKim Phillips static uint esdhc_xfertyp(struct mmc_cmd *cmd, struct mmc_data *data)
11550586ef2SAndy Fleming {
11650586ef2SAndy Fleming 	uint xfertyp = 0;
11750586ef2SAndy Fleming 
11850586ef2SAndy Fleming 	if (data) {
11977c1458dSDipen Dudhat 		xfertyp |= XFERTYP_DPSEL;
12077c1458dSDipen Dudhat #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
12177c1458dSDipen Dudhat 		xfertyp |= XFERTYP_DMAEN;
12277c1458dSDipen Dudhat #endif
12350586ef2SAndy Fleming 		if (data->blocks > 1) {
12450586ef2SAndy Fleming 			xfertyp |= XFERTYP_MSBSEL;
12550586ef2SAndy Fleming 			xfertyp |= XFERTYP_BCEN;
126d621da00SJerry Huang #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
127d621da00SJerry Huang 			xfertyp |= XFERTYP_AC12EN;
128d621da00SJerry Huang #endif
12950586ef2SAndy Fleming 		}
13050586ef2SAndy Fleming 
13150586ef2SAndy Fleming 		if (data->flags & MMC_DATA_READ)
13250586ef2SAndy Fleming 			xfertyp |= XFERTYP_DTDSEL;
13350586ef2SAndy Fleming 	}
13450586ef2SAndy Fleming 
13550586ef2SAndy Fleming 	if (cmd->resp_type & MMC_RSP_CRC)
13650586ef2SAndy Fleming 		xfertyp |= XFERTYP_CCCEN;
13750586ef2SAndy Fleming 	if (cmd->resp_type & MMC_RSP_OPCODE)
13850586ef2SAndy Fleming 		xfertyp |= XFERTYP_CICEN;
13950586ef2SAndy Fleming 	if (cmd->resp_type & MMC_RSP_136)
14050586ef2SAndy Fleming 		xfertyp |= XFERTYP_RSPTYP_136;
14150586ef2SAndy Fleming 	else if (cmd->resp_type & MMC_RSP_BUSY)
14250586ef2SAndy Fleming 		xfertyp |= XFERTYP_RSPTYP_48_BUSY;
14350586ef2SAndy Fleming 	else if (cmd->resp_type & MMC_RSP_PRESENT)
14450586ef2SAndy Fleming 		xfertyp |= XFERTYP_RSPTYP_48;
14550586ef2SAndy Fleming 
1464571de33SJason Liu 	if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
1474571de33SJason Liu 		xfertyp |= XFERTYP_CMDTYP_ABORT;
14825503443SYangbo Lu 
14950586ef2SAndy Fleming 	return XFERTYP_CMD(cmd->cmdidx) | xfertyp;
15050586ef2SAndy Fleming }
15150586ef2SAndy Fleming 
15277c1458dSDipen Dudhat #ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
15377c1458dSDipen Dudhat /*
15477c1458dSDipen Dudhat  * PIO Read/Write Mode reduce the performace as DMA is not used in this mode.
15577c1458dSDipen Dudhat  */
1567b43db92SWolfgang Denk static void
15777c1458dSDipen Dudhat esdhc_pio_read_write(struct mmc *mmc, struct mmc_data *data)
15877c1458dSDipen Dudhat {
15996f0407bSPeng Fan 	struct fsl_esdhc_priv *priv = mmc->priv;
16096f0407bSPeng Fan 	struct fsl_esdhc *regs = priv->esdhc_regs;
16177c1458dSDipen Dudhat 	uint blocks;
16277c1458dSDipen Dudhat 	char *buffer;
16377c1458dSDipen Dudhat 	uint databuf;
16477c1458dSDipen Dudhat 	uint size;
16577c1458dSDipen Dudhat 	uint irqstat;
16677c1458dSDipen Dudhat 	uint timeout;
16777c1458dSDipen Dudhat 
16877c1458dSDipen Dudhat 	if (data->flags & MMC_DATA_READ) {
16977c1458dSDipen Dudhat 		blocks = data->blocks;
17077c1458dSDipen Dudhat 		buffer = data->dest;
17177c1458dSDipen Dudhat 		while (blocks) {
17277c1458dSDipen Dudhat 			timeout = PIO_TIMEOUT;
17377c1458dSDipen Dudhat 			size = data->blocksize;
17477c1458dSDipen Dudhat 			irqstat = esdhc_read32(&regs->irqstat);
17577c1458dSDipen Dudhat 			while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BREN)
17677c1458dSDipen Dudhat 				&& --timeout);
17777c1458dSDipen Dudhat 			if (timeout <= 0) {
17877c1458dSDipen Dudhat 				printf("\nData Read Failed in PIO Mode.");
1797b43db92SWolfgang Denk 				return;
18077c1458dSDipen Dudhat 			}
18177c1458dSDipen Dudhat 			while (size && (!(irqstat & IRQSTAT_TC))) {
18277c1458dSDipen Dudhat 				udelay(100); /* Wait before last byte transfer complete */
18377c1458dSDipen Dudhat 				irqstat = esdhc_read32(&regs->irqstat);
18477c1458dSDipen Dudhat 				databuf = in_le32(&regs->datport);
18577c1458dSDipen Dudhat 				*((uint *)buffer) = databuf;
18677c1458dSDipen Dudhat 				buffer += 4;
18777c1458dSDipen Dudhat 				size -= 4;
18877c1458dSDipen Dudhat 			}
18977c1458dSDipen Dudhat 			blocks--;
19077c1458dSDipen Dudhat 		}
19177c1458dSDipen Dudhat 	} else {
19277c1458dSDipen Dudhat 		blocks = data->blocks;
1937b43db92SWolfgang Denk 		buffer = (char *)data->src;
19477c1458dSDipen Dudhat 		while (blocks) {
19577c1458dSDipen Dudhat 			timeout = PIO_TIMEOUT;
19677c1458dSDipen Dudhat 			size = data->blocksize;
19777c1458dSDipen Dudhat 			irqstat = esdhc_read32(&regs->irqstat);
19877c1458dSDipen Dudhat 			while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BWEN)
19977c1458dSDipen Dudhat 				&& --timeout);
20077c1458dSDipen Dudhat 			if (timeout <= 0) {
20177c1458dSDipen Dudhat 				printf("\nData Write Failed in PIO Mode.");
2027b43db92SWolfgang Denk 				return;
20377c1458dSDipen Dudhat 			}
20477c1458dSDipen Dudhat 			while (size && (!(irqstat & IRQSTAT_TC))) {
20577c1458dSDipen Dudhat 				udelay(100); /* Wait before last byte transfer complete */
20677c1458dSDipen Dudhat 				databuf = *((uint *)buffer);
20777c1458dSDipen Dudhat 				buffer += 4;
20877c1458dSDipen Dudhat 				size -= 4;
20977c1458dSDipen Dudhat 				irqstat = esdhc_read32(&regs->irqstat);
21077c1458dSDipen Dudhat 				out_le32(&regs->datport, databuf);
21177c1458dSDipen Dudhat 			}
21277c1458dSDipen Dudhat 			blocks--;
21377c1458dSDipen Dudhat 		}
21477c1458dSDipen Dudhat 	}
21577c1458dSDipen Dudhat }
21677c1458dSDipen Dudhat #endif
21777c1458dSDipen Dudhat 
21850586ef2SAndy Fleming static int esdhc_setup_data(struct mmc *mmc, struct mmc_data *data)
21950586ef2SAndy Fleming {
22050586ef2SAndy Fleming 	int timeout;
22196f0407bSPeng Fan 	struct fsl_esdhc_priv *priv = mmc->priv;
22296f0407bSPeng Fan 	struct fsl_esdhc *regs = priv->esdhc_regs;
2239702ec00SEddy Petrișor #if defined(CONFIG_FSL_LAYERSCAPE) || defined(CONFIG_S32V234)
2248b06460eSYangbo Lu 	dma_addr_t addr;
2258b06460eSYangbo Lu #endif
2267b43db92SWolfgang Denk 	uint wml_value;
22750586ef2SAndy Fleming 
22850586ef2SAndy Fleming 	wml_value = data->blocksize/4;
22950586ef2SAndy Fleming 
23050586ef2SAndy Fleming 	if (data->flags & MMC_DATA_READ) {
23132c8cfb2SPriyanka Jain 		if (wml_value > WML_RD_WML_MAX)
23232c8cfb2SPriyanka Jain 			wml_value = WML_RD_WML_MAX_VAL;
23350586ef2SAndy Fleming 
234ab467c51SRoy Zang 		esdhc_clrsetbits32(&regs->wml, WML_RD_WML_MASK, wml_value);
23571689776SYe.Li #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
2369702ec00SEddy Petrișor #if defined(CONFIG_FSL_LAYERSCAPE) || defined(CONFIG_S32V234)
2378b06460eSYangbo Lu 		addr = virt_to_phys((void *)(data->dest));
2388b06460eSYangbo Lu 		if (upper_32_bits(addr))
2398b06460eSYangbo Lu 			printf("Error found for upper 32 bits\n");
2408b06460eSYangbo Lu 		else
2418b06460eSYangbo Lu 			esdhc_write32(&regs->dsaddr, lower_32_bits(addr));
2428b06460eSYangbo Lu #else
243c67bee14SStefano Babic 		esdhc_write32(&regs->dsaddr, (u32)data->dest);
24471689776SYe.Li #endif
2458b06460eSYangbo Lu #endif
24650586ef2SAndy Fleming 	} else {
24771689776SYe.Li #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
248e576bd90SEric Nelson 		flush_dcache_range((ulong)data->src,
249e576bd90SEric Nelson 				   (ulong)data->src+data->blocks
250e576bd90SEric Nelson 					 *data->blocksize);
25171689776SYe.Li #endif
25232c8cfb2SPriyanka Jain 		if (wml_value > WML_WR_WML_MAX)
25332c8cfb2SPriyanka Jain 			wml_value = WML_WR_WML_MAX_VAL;
2541483151eSPeng Fan 		if (priv->wp_enable) {
2551483151eSPeng Fan 			if ((esdhc_read32(&regs->prsstat) &
2561483151eSPeng Fan 			    PRSSTAT_WPSPL) == 0) {
25750586ef2SAndy Fleming 				printf("\nThe SD card is locked. Can not write to a locked card.\n\n");
258915ffa52SJaehoon Chung 				return -ETIMEDOUT;
25950586ef2SAndy Fleming 			}
2601483151eSPeng Fan 		}
261ab467c51SRoy Zang 
262ab467c51SRoy Zang 		esdhc_clrsetbits32(&regs->wml, WML_WR_WML_MASK,
263ab467c51SRoy Zang 					wml_value << 16);
26471689776SYe.Li #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
2659702ec00SEddy Petrișor #if defined(CONFIG_FSL_LAYERSCAPE) || defined(CONFIG_S32V234)
2668b06460eSYangbo Lu 		addr = virt_to_phys((void *)(data->src));
2678b06460eSYangbo Lu 		if (upper_32_bits(addr))
2688b06460eSYangbo Lu 			printf("Error found for upper 32 bits\n");
2698b06460eSYangbo Lu 		else
2708b06460eSYangbo Lu 			esdhc_write32(&regs->dsaddr, lower_32_bits(addr));
2718b06460eSYangbo Lu #else
272c67bee14SStefano Babic 		esdhc_write32(&regs->dsaddr, (u32)data->src);
27371689776SYe.Li #endif
2748b06460eSYangbo Lu #endif
27550586ef2SAndy Fleming 	}
27650586ef2SAndy Fleming 
277c67bee14SStefano Babic 	esdhc_write32(&regs->blkattr, data->blocks << 16 | data->blocksize);
27850586ef2SAndy Fleming 
27950586ef2SAndy Fleming 	/* Calculate the timeout period for data transactions */
280b71ea336SPriyanka Jain 	/*
281b71ea336SPriyanka Jain 	 * 1)Timeout period = (2^(timeout+13)) SD Clock cycles
282b71ea336SPriyanka Jain 	 * 2)Timeout period should be minimum 0.250sec as per SD Card spec
283b71ea336SPriyanka Jain 	 *  So, Number of SD Clock cycles for 0.25sec should be minimum
284b71ea336SPriyanka Jain 	 *		(SD Clock/sec * 0.25 sec) SD Clock cycles
285fb823981SAndrew Gabbasov 	 *		= (mmc->clock * 1/4) SD Clock cycles
286b71ea336SPriyanka Jain 	 * As 1) >=  2)
287fb823981SAndrew Gabbasov 	 * => (2^(timeout+13)) >= mmc->clock * 1/4
288b71ea336SPriyanka Jain 	 * Taking log2 both the sides
289fb823981SAndrew Gabbasov 	 * => timeout + 13 >= log2(mmc->clock/4)
290b71ea336SPriyanka Jain 	 * Rounding up to next power of 2
291fb823981SAndrew Gabbasov 	 * => timeout + 13 = log2(mmc->clock/4) + 1
292fb823981SAndrew Gabbasov 	 * => timeout + 13 = fls(mmc->clock/4)
293e978a31bSYangbo Lu 	 *
294e978a31bSYangbo Lu 	 * However, the MMC spec "It is strongly recommended for hosts to
295e978a31bSYangbo Lu 	 * implement more than 500ms timeout value even if the card
296e978a31bSYangbo Lu 	 * indicates the 250ms maximum busy length."  Even the previous
297e978a31bSYangbo Lu 	 * value of 300ms is known to be insufficient for some cards.
298e978a31bSYangbo Lu 	 * So, we use
299e978a31bSYangbo Lu 	 * => timeout + 13 = fls(mmc->clock/2)
300b71ea336SPriyanka Jain 	 */
301e978a31bSYangbo Lu 	timeout = fls(mmc->clock/2);
30250586ef2SAndy Fleming 	timeout -= 13;
30350586ef2SAndy Fleming 
30450586ef2SAndy Fleming 	if (timeout > 14)
30550586ef2SAndy Fleming 		timeout = 14;
30650586ef2SAndy Fleming 
30750586ef2SAndy Fleming 	if (timeout < 0)
30850586ef2SAndy Fleming 		timeout = 0;
30950586ef2SAndy Fleming 
3105103a03aSKumar Gala #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC_A001
3115103a03aSKumar Gala 	if ((timeout == 4) || (timeout == 8) || (timeout == 12))
3125103a03aSKumar Gala 		timeout++;
3135103a03aSKumar Gala #endif
3145103a03aSKumar Gala 
3151336e2d3SHaijun.Zhang #ifdef ESDHCI_QUIRK_BROKEN_TIMEOUT_VALUE
3161336e2d3SHaijun.Zhang 	timeout = 0xE;
3171336e2d3SHaijun.Zhang #endif
318c67bee14SStefano Babic 	esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, timeout << 16);
31950586ef2SAndy Fleming 
32050586ef2SAndy Fleming 	return 0;
32150586ef2SAndy Fleming }
32250586ef2SAndy Fleming 
323e576bd90SEric Nelson static void check_and_invalidate_dcache_range
324e576bd90SEric Nelson 	(struct mmc_cmd *cmd,
325e576bd90SEric Nelson 	 struct mmc_data *data) {
3268b06460eSYangbo Lu 	unsigned start = 0;
327cc634e28SYangbo Lu 	unsigned end = 0;
328e576bd90SEric Nelson 	unsigned size = roundup(ARCH_DMA_MINALIGN,
329e576bd90SEric Nelson 				data->blocks*data->blocksize);
3309702ec00SEddy Petrișor #if defined(CONFIG_FSL_LAYERSCAPE) || defined(CONFIG_S32V234)
3318b06460eSYangbo Lu 	dma_addr_t addr;
3328b06460eSYangbo Lu 
3338b06460eSYangbo Lu 	addr = virt_to_phys((void *)(data->dest));
3348b06460eSYangbo Lu 	if (upper_32_bits(addr))
3358b06460eSYangbo Lu 		printf("Error found for upper 32 bits\n");
3368b06460eSYangbo Lu 	else
3378b06460eSYangbo Lu 		start = lower_32_bits(addr);
338cc634e28SYangbo Lu #else
339cc634e28SYangbo Lu 	start = (unsigned)data->dest;
3408b06460eSYangbo Lu #endif
341cc634e28SYangbo Lu 	end = start + size;
342e576bd90SEric Nelson 	invalidate_dcache_range(start, end);
343e576bd90SEric Nelson }
34410dc7771STom Rini 
34550586ef2SAndy Fleming /*
34650586ef2SAndy Fleming  * Sends a command out on the bus.  Takes the mmc pointer,
34750586ef2SAndy Fleming  * a command pointer, and an optional data pointer.
34850586ef2SAndy Fleming  */
34950586ef2SAndy Fleming static int
35050586ef2SAndy Fleming esdhc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, struct mmc_data *data)
35150586ef2SAndy Fleming {
3528a573022SAndrew Gabbasov 	int	err = 0;
35350586ef2SAndy Fleming 	uint	xfertyp;
35450586ef2SAndy Fleming 	uint	irqstat;
35596f0407bSPeng Fan 	struct fsl_esdhc_priv *priv = mmc->priv;
35696f0407bSPeng Fan 	struct fsl_esdhc *regs = priv->esdhc_regs;
35750586ef2SAndy Fleming 
358d621da00SJerry Huang #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
359d621da00SJerry Huang 	if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
360d621da00SJerry Huang 		return 0;
361d621da00SJerry Huang #endif
362d621da00SJerry Huang 
363c67bee14SStefano Babic 	esdhc_write32(&regs->irqstat, -1);
36450586ef2SAndy Fleming 
36550586ef2SAndy Fleming 	sync();
36650586ef2SAndy Fleming 
36750586ef2SAndy Fleming 	/* Wait for the bus to be idle */
368c67bee14SStefano Babic 	while ((esdhc_read32(&regs->prsstat) & PRSSTAT_CICHB) ||
369c67bee14SStefano Babic 			(esdhc_read32(&regs->prsstat) & PRSSTAT_CIDHB))
370c67bee14SStefano Babic 		;
37150586ef2SAndy Fleming 
372c67bee14SStefano Babic 	while (esdhc_read32(&regs->prsstat) & PRSSTAT_DLA)
373c67bee14SStefano Babic 		;
37450586ef2SAndy Fleming 
37550586ef2SAndy Fleming 	/* Wait at least 8 SD clock cycles before the next command */
37650586ef2SAndy Fleming 	/*
37750586ef2SAndy Fleming 	 * Note: This is way more than 8 cycles, but 1ms seems to
37850586ef2SAndy Fleming 	 * resolve timing issues with some cards
37950586ef2SAndy Fleming 	 */
38050586ef2SAndy Fleming 	udelay(1000);
38150586ef2SAndy Fleming 
38250586ef2SAndy Fleming 	/* Set up for a data transfer if we have one */
38350586ef2SAndy Fleming 	if (data) {
38450586ef2SAndy Fleming 		err = esdhc_setup_data(mmc, data);
38550586ef2SAndy Fleming 		if(err)
38650586ef2SAndy Fleming 			return err;
3874683b220SPeng Fan 
3884683b220SPeng Fan 		if (data->flags & MMC_DATA_READ)
3894683b220SPeng Fan 			check_and_invalidate_dcache_range(cmd, data);
39050586ef2SAndy Fleming 	}
39150586ef2SAndy Fleming 
39250586ef2SAndy Fleming 	/* Figure out the transfer arguments */
39350586ef2SAndy Fleming 	xfertyp = esdhc_xfertyp(cmd, data);
39450586ef2SAndy Fleming 
39501b77353SAndrew Gabbasov 	/* Mask all irqs */
39601b77353SAndrew Gabbasov 	esdhc_write32(&regs->irqsigen, 0);
39701b77353SAndrew Gabbasov 
39850586ef2SAndy Fleming 	/* Send the command */
399c67bee14SStefano Babic 	esdhc_write32(&regs->cmdarg, cmd->cmdarg);
4004692708dSJason Liu #if defined(CONFIG_FSL_USDHC)
4014692708dSJason Liu 	esdhc_write32(&regs->mixctrl,
4020e1bf614SVolodymyr Riazantsev 	(esdhc_read32(&regs->mixctrl) & 0xFFFFFF80) | (xfertyp & 0x7F)
4030e1bf614SVolodymyr Riazantsev 			| (mmc->ddr_mode ? XFERTYP_DDREN : 0));
4044692708dSJason Liu 	esdhc_write32(&regs->xfertyp, xfertyp & 0xFFFF0000);
4054692708dSJason Liu #else
406c67bee14SStefano Babic 	esdhc_write32(&regs->xfertyp, xfertyp);
4074692708dSJason Liu #endif
4087a5b8029SDirk Behme 
40950586ef2SAndy Fleming 	/* Wait for the command to complete */
4107a5b8029SDirk Behme 	while (!(esdhc_read32(&regs->irqstat) & (IRQSTAT_CC | IRQSTAT_CTOE)))
411c67bee14SStefano Babic 		;
41250586ef2SAndy Fleming 
413c67bee14SStefano Babic 	irqstat = esdhc_read32(&regs->irqstat);
41450586ef2SAndy Fleming 
4158a573022SAndrew Gabbasov 	if (irqstat & CMD_ERR) {
416915ffa52SJaehoon Chung 		err = -ECOMM;
4178a573022SAndrew Gabbasov 		goto out;
4187a5b8029SDirk Behme 	}
4197a5b8029SDirk Behme 
4208a573022SAndrew Gabbasov 	if (irqstat & IRQSTAT_CTOE) {
421915ffa52SJaehoon Chung 		err = -ETIMEDOUT;
4228a573022SAndrew Gabbasov 		goto out;
4238a573022SAndrew Gabbasov 	}
42450586ef2SAndy Fleming 
425f022d36eSOtavio Salvador 	/* Switch voltage to 1.8V if CMD11 succeeded */
426f022d36eSOtavio Salvador 	if (cmd->cmdidx == SD_CMD_SWITCH_UHS18V) {
427f022d36eSOtavio Salvador 		esdhc_setbits32(&regs->vendorspec, ESDHC_VENDORSPEC_VSELECT);
428f022d36eSOtavio Salvador 
429f022d36eSOtavio Salvador 		printf("Run CMD11 1.8V switch\n");
430f022d36eSOtavio Salvador 		/* Sleep for 5 ms - max time for card to switch to 1.8V */
431f022d36eSOtavio Salvador 		udelay(5000);
432f022d36eSOtavio Salvador 	}
433f022d36eSOtavio Salvador 
4347a5b8029SDirk Behme 	/* Workaround for ESDHC errata ENGcm03648 */
4357a5b8029SDirk Behme 	if (!data && (cmd->resp_type & MMC_RSP_BUSY)) {
436253d5bddSYangbo Lu 		int timeout = 6000;
4377a5b8029SDirk Behme 
438253d5bddSYangbo Lu 		/* Poll on DATA0 line for cmd with busy signal for 600 ms */
4397a5b8029SDirk Behme 		while (timeout > 0 && !(esdhc_read32(&regs->prsstat) &
4407a5b8029SDirk Behme 					PRSSTAT_DAT0)) {
4417a5b8029SDirk Behme 			udelay(100);
4427a5b8029SDirk Behme 			timeout--;
4437a5b8029SDirk Behme 		}
4447a5b8029SDirk Behme 
4457a5b8029SDirk Behme 		if (timeout <= 0) {
4467a5b8029SDirk Behme 			printf("Timeout waiting for DAT0 to go high!\n");
447915ffa52SJaehoon Chung 			err = -ETIMEDOUT;
4488a573022SAndrew Gabbasov 			goto out;
4497a5b8029SDirk Behme 		}
4507a5b8029SDirk Behme 	}
4517a5b8029SDirk Behme 
45250586ef2SAndy Fleming 	/* Copy the response to the response buffer */
45350586ef2SAndy Fleming 	if (cmd->resp_type & MMC_RSP_136) {
45450586ef2SAndy Fleming 		u32 cmdrsp3, cmdrsp2, cmdrsp1, cmdrsp0;
45550586ef2SAndy Fleming 
456c67bee14SStefano Babic 		cmdrsp3 = esdhc_read32(&regs->cmdrsp3);
457c67bee14SStefano Babic 		cmdrsp2 = esdhc_read32(&regs->cmdrsp2);
458c67bee14SStefano Babic 		cmdrsp1 = esdhc_read32(&regs->cmdrsp1);
459c67bee14SStefano Babic 		cmdrsp0 = esdhc_read32(&regs->cmdrsp0);
460998be3ddSRabin Vincent 		cmd->response[0] = (cmdrsp3 << 8) | (cmdrsp2 >> 24);
461998be3ddSRabin Vincent 		cmd->response[1] = (cmdrsp2 << 8) | (cmdrsp1 >> 24);
462998be3ddSRabin Vincent 		cmd->response[2] = (cmdrsp1 << 8) | (cmdrsp0 >> 24);
463998be3ddSRabin Vincent 		cmd->response[3] = (cmdrsp0 << 8);
46450586ef2SAndy Fleming 	} else
465c67bee14SStefano Babic 		cmd->response[0] = esdhc_read32(&regs->cmdrsp0);
46650586ef2SAndy Fleming 
46750586ef2SAndy Fleming 	/* Wait until all of the blocks are transferred */
46850586ef2SAndy Fleming 	if (data) {
46977c1458dSDipen Dudhat #ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
47077c1458dSDipen Dudhat 		esdhc_pio_read_write(mmc, data);
47177c1458dSDipen Dudhat #else
47250586ef2SAndy Fleming 		do {
473c67bee14SStefano Babic 			irqstat = esdhc_read32(&regs->irqstat);
47450586ef2SAndy Fleming 
4758a573022SAndrew Gabbasov 			if (irqstat & IRQSTAT_DTOE) {
476915ffa52SJaehoon Chung 				err = -ETIMEDOUT;
4778a573022SAndrew Gabbasov 				goto out;
4788a573022SAndrew Gabbasov 			}
47963fb5a7eSFrans Meulenbroeks 
4808a573022SAndrew Gabbasov 			if (irqstat & DATA_ERR) {
481915ffa52SJaehoon Chung 				err = -ECOMM;
4828a573022SAndrew Gabbasov 				goto out;
4838a573022SAndrew Gabbasov 			}
4849b74dc56SAndrew Gabbasov 		} while ((irqstat & DATA_COMPLETE) != DATA_COMPLETE);
48571689776SYe.Li 
4864683b220SPeng Fan 		/*
4874683b220SPeng Fan 		 * Need invalidate the dcache here again to avoid any
4884683b220SPeng Fan 		 * cache-fill during the DMA operations such as the
4894683b220SPeng Fan 		 * speculative pre-fetching etc.
4904683b220SPeng Fan 		 */
49154899fc8SEric Nelson 		if (data->flags & MMC_DATA_READ)
49254899fc8SEric Nelson 			check_and_invalidate_dcache_range(cmd, data);
49371689776SYe.Li #endif
49450586ef2SAndy Fleming 	}
49550586ef2SAndy Fleming 
4968a573022SAndrew Gabbasov out:
4978a573022SAndrew Gabbasov 	/* Reset CMD and DATA portions on error */
4988a573022SAndrew Gabbasov 	if (err) {
4998a573022SAndrew Gabbasov 		esdhc_write32(&regs->sysctl, esdhc_read32(&regs->sysctl) |
5008a573022SAndrew Gabbasov 			      SYSCTL_RSTC);
5018a573022SAndrew Gabbasov 		while (esdhc_read32(&regs->sysctl) & SYSCTL_RSTC)
5028a573022SAndrew Gabbasov 			;
5038a573022SAndrew Gabbasov 
5048a573022SAndrew Gabbasov 		if (data) {
5058a573022SAndrew Gabbasov 			esdhc_write32(&regs->sysctl,
5068a573022SAndrew Gabbasov 				      esdhc_read32(&regs->sysctl) |
5078a573022SAndrew Gabbasov 				      SYSCTL_RSTD);
5088a573022SAndrew Gabbasov 			while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTD))
5098a573022SAndrew Gabbasov 				;
5108a573022SAndrew Gabbasov 		}
511f022d36eSOtavio Salvador 
512f022d36eSOtavio Salvador 		/* If this was CMD11, then notify that power cycle is needed */
513f022d36eSOtavio Salvador 		if (cmd->cmdidx == SD_CMD_SWITCH_UHS18V)
514f022d36eSOtavio Salvador 			printf("CMD11 to switch to 1.8V mode failed, card requires power cycle.\n");
5158a573022SAndrew Gabbasov 	}
5168a573022SAndrew Gabbasov 
517c67bee14SStefano Babic 	esdhc_write32(&regs->irqstat, -1);
51850586ef2SAndy Fleming 
5198a573022SAndrew Gabbasov 	return err;
52050586ef2SAndy Fleming }
52150586ef2SAndy Fleming 
522eafa90a1SKim Phillips static void set_sysctl(struct mmc *mmc, uint clock)
52350586ef2SAndy Fleming {
52450586ef2SAndy Fleming 	int div, pre_div;
52596f0407bSPeng Fan 	struct fsl_esdhc_priv *priv = mmc->priv;
52696f0407bSPeng Fan 	struct fsl_esdhc *regs = priv->esdhc_regs;
52796f0407bSPeng Fan 	int sdhc_clk = priv->sdhc_clk;
52850586ef2SAndy Fleming 	uint clk;
52950586ef2SAndy Fleming 
53093bfd616SPantelis Antoniou 	if (clock < mmc->cfg->f_min)
53193bfd616SPantelis Antoniou 		clock = mmc->cfg->f_min;
532c67bee14SStefano Babic 
53350586ef2SAndy Fleming 	if (sdhc_clk / 16 > clock) {
53450586ef2SAndy Fleming 		for (pre_div = 2; pre_div < 256; pre_div *= 2)
53550586ef2SAndy Fleming 			if ((sdhc_clk / pre_div) <= (clock * 16))
53650586ef2SAndy Fleming 				break;
53750586ef2SAndy Fleming 	} else
53850586ef2SAndy Fleming 		pre_div = 2;
53950586ef2SAndy Fleming 
54050586ef2SAndy Fleming 	for (div = 1; div <= 16; div++)
54150586ef2SAndy Fleming 		if ((sdhc_clk / (div * pre_div)) <= clock)
54250586ef2SAndy Fleming 			break;
54350586ef2SAndy Fleming 
5440e1bf614SVolodymyr Riazantsev 	pre_div >>= mmc->ddr_mode ? 2 : 1;
54550586ef2SAndy Fleming 	div -= 1;
54650586ef2SAndy Fleming 
54750586ef2SAndy Fleming 	clk = (pre_div << 8) | (div << 4);
54850586ef2SAndy Fleming 
549f0b5f23fSEric Nelson #ifdef CONFIG_FSL_USDHC
55084ecdf6dSYe Li 	esdhc_clrbits32(&regs->vendorspec, VENDORSPEC_CKEN);
551f0b5f23fSEric Nelson #else
552c67bee14SStefano Babic 	esdhc_clrbits32(&regs->sysctl, SYSCTL_CKEN);
553f0b5f23fSEric Nelson #endif
554c67bee14SStefano Babic 
555c67bee14SStefano Babic 	esdhc_clrsetbits32(&regs->sysctl, SYSCTL_CLOCK_MASK, clk);
55650586ef2SAndy Fleming 
55750586ef2SAndy Fleming 	udelay(10000);
55850586ef2SAndy Fleming 
559f0b5f23fSEric Nelson #ifdef CONFIG_FSL_USDHC
56084ecdf6dSYe Li 	esdhc_setbits32(&regs->vendorspec, VENDORSPEC_PEREN | VENDORSPEC_CKEN);
561f0b5f23fSEric Nelson #else
562f0b5f23fSEric Nelson 	esdhc_setbits32(&regs->sysctl, SYSCTL_PEREN | SYSCTL_CKEN);
563f0b5f23fSEric Nelson #endif
564c67bee14SStefano Babic 
56550586ef2SAndy Fleming }
56650586ef2SAndy Fleming 
5672d9ca2c7SYangbo Lu #ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
5682d9ca2c7SYangbo Lu static void esdhc_clock_control(struct mmc *mmc, bool enable)
5692d9ca2c7SYangbo Lu {
57096f0407bSPeng Fan 	struct fsl_esdhc_priv *priv = mmc->priv;
57196f0407bSPeng Fan 	struct fsl_esdhc *regs = priv->esdhc_regs;
5722d9ca2c7SYangbo Lu 	u32 value;
5732d9ca2c7SYangbo Lu 	u32 time_out;
5742d9ca2c7SYangbo Lu 
5752d9ca2c7SYangbo Lu 	value = esdhc_read32(&regs->sysctl);
5762d9ca2c7SYangbo Lu 
5772d9ca2c7SYangbo Lu 	if (enable)
5782d9ca2c7SYangbo Lu 		value |= SYSCTL_CKEN;
5792d9ca2c7SYangbo Lu 	else
5802d9ca2c7SYangbo Lu 		value &= ~SYSCTL_CKEN;
5812d9ca2c7SYangbo Lu 
5822d9ca2c7SYangbo Lu 	esdhc_write32(&regs->sysctl, value);
5832d9ca2c7SYangbo Lu 
5842d9ca2c7SYangbo Lu 	time_out = 20;
5852d9ca2c7SYangbo Lu 	value = PRSSTAT_SDSTB;
5862d9ca2c7SYangbo Lu 	while (!(esdhc_read32(&regs->prsstat) & value)) {
5872d9ca2c7SYangbo Lu 		if (time_out == 0) {
5882d9ca2c7SYangbo Lu 			printf("fsl_esdhc: Internal clock never stabilised.\n");
5892d9ca2c7SYangbo Lu 			break;
5902d9ca2c7SYangbo Lu 		}
5912d9ca2c7SYangbo Lu 		time_out--;
5922d9ca2c7SYangbo Lu 		mdelay(1);
5932d9ca2c7SYangbo Lu 	}
5942d9ca2c7SYangbo Lu }
5952d9ca2c7SYangbo Lu #endif
5962d9ca2c7SYangbo Lu 
59750586ef2SAndy Fleming static void esdhc_set_ios(struct mmc *mmc)
59850586ef2SAndy Fleming {
59996f0407bSPeng Fan 	struct fsl_esdhc_priv *priv = mmc->priv;
60096f0407bSPeng Fan 	struct fsl_esdhc *regs = priv->esdhc_regs;
60150586ef2SAndy Fleming 
6022d9ca2c7SYangbo Lu #ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
6032d9ca2c7SYangbo Lu 	/* Select to use peripheral clock */
6042d9ca2c7SYangbo Lu 	esdhc_clock_control(mmc, false);
6052d9ca2c7SYangbo Lu 	esdhc_setbits32(&regs->scr, ESDHCCTL_PCS);
6062d9ca2c7SYangbo Lu 	esdhc_clock_control(mmc, true);
6072d9ca2c7SYangbo Lu #endif
60850586ef2SAndy Fleming 	/* Set the clock speed */
60950586ef2SAndy Fleming 	set_sysctl(mmc, mmc->clock);
61050586ef2SAndy Fleming 
61150586ef2SAndy Fleming 	/* Set the bus width */
612c67bee14SStefano Babic 	esdhc_clrbits32(&regs->proctl, PROCTL_DTW_4 | PROCTL_DTW_8);
61350586ef2SAndy Fleming 
61450586ef2SAndy Fleming 	if (mmc->bus_width == 4)
615c67bee14SStefano Babic 		esdhc_setbits32(&regs->proctl, PROCTL_DTW_4);
61650586ef2SAndy Fleming 	else if (mmc->bus_width == 8)
617c67bee14SStefano Babic 		esdhc_setbits32(&regs->proctl, PROCTL_DTW_8);
618c67bee14SStefano Babic 
61950586ef2SAndy Fleming }
62050586ef2SAndy Fleming 
62150586ef2SAndy Fleming static int esdhc_init(struct mmc *mmc)
62250586ef2SAndy Fleming {
62396f0407bSPeng Fan 	struct fsl_esdhc_priv *priv = mmc->priv;
62496f0407bSPeng Fan 	struct fsl_esdhc *regs = priv->esdhc_regs;
62550586ef2SAndy Fleming 	int timeout = 1000;
62650586ef2SAndy Fleming 
627c67bee14SStefano Babic 	/* Reset the entire host controller */
628a61da72bSDirk Behme 	esdhc_setbits32(&regs->sysctl, SYSCTL_RSTA);
629c67bee14SStefano Babic 
630c67bee14SStefano Babic 	/* Wait until the controller is available */
631c67bee14SStefano Babic 	while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTA) && --timeout)
632c67bee14SStefano Babic 		udelay(1000);
633c67bee14SStefano Babic 
634f53225ccSPeng Fan #if defined(CONFIG_FSL_USDHC)
635f53225ccSPeng Fan 	/* RSTA doesn't reset MMC_BOOT register, so manually reset it */
636f53225ccSPeng Fan 	esdhc_write32(&regs->mmcboot, 0x0);
637f53225ccSPeng Fan 	/* Reset MIX_CTRL and CLK_TUNE_CTRL_STATUS regs to 0 */
638f53225ccSPeng Fan 	esdhc_write32(&regs->mixctrl, 0x0);
639f53225ccSPeng Fan 	esdhc_write32(&regs->clktunectrlstatus, 0x0);
640f53225ccSPeng Fan 
641f53225ccSPeng Fan 	/* Put VEND_SPEC to default value */
642f53225ccSPeng Fan 	esdhc_write32(&regs->vendorspec, VENDORSPEC_INIT);
643f53225ccSPeng Fan 
644f53225ccSPeng Fan 	/* Disable DLL_CTRL delay line */
645f53225ccSPeng Fan 	esdhc_write32(&regs->dllctrl, 0x0);
646f53225ccSPeng Fan #endif
647f53225ccSPeng Fan 
64816e43f35SBenoît Thébaudeau #ifndef ARCH_MXC
6492c1764efSP.V.Suresh 	/* Enable cache snooping */
6502c1764efSP.V.Suresh 	esdhc_write32(&regs->scr, 0x00000040);
65116e43f35SBenoît Thébaudeau #endif
6522c1764efSP.V.Suresh 
653f0b5f23fSEric Nelson #ifndef CONFIG_FSL_USDHC
654a61da72bSDirk Behme 	esdhc_setbits32(&regs->sysctl, SYSCTL_HCKEN | SYSCTL_IPGEN);
65584ecdf6dSYe Li #else
65684ecdf6dSYe Li 	esdhc_setbits32(&regs->vendorspec, VENDORSPEC_HCKEN | VENDORSPEC_IPGEN);
657f0b5f23fSEric Nelson #endif
65850586ef2SAndy Fleming 
65950586ef2SAndy Fleming 	/* Set the initial clock speed */
6604a6ee172SJerry Huang 	mmc_set_clock(mmc, 400000);
66150586ef2SAndy Fleming 
66250586ef2SAndy Fleming 	/* Disable the BRR and BWR bits in IRQSTAT */
663c67bee14SStefano Babic 	esdhc_clrbits32(&regs->irqstaten, IRQSTATEN_BRR | IRQSTATEN_BWR);
66450586ef2SAndy Fleming 
66550586ef2SAndy Fleming 	/* Put the PROCTL reg back to the default */
666c67bee14SStefano Babic 	esdhc_write32(&regs->proctl, PROCTL_INIT);
66750586ef2SAndy Fleming 
668c67bee14SStefano Babic 	/* Set timout to the maximum value */
669c67bee14SStefano Babic 	esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, 14 << 16);
670c67bee14SStefano Babic 
671ee0c5389SOtavio Salvador #ifdef CONFIG_SYS_FSL_ESDHC_FORCE_VSELECT
672ee0c5389SOtavio Salvador 	esdhc_setbits32(&regs->vendorspec, ESDHC_VENDORSPEC_VSELECT);
673ee0c5389SOtavio Salvador #endif
674ee0c5389SOtavio Salvador 
675d48d2e21SThierry Reding 	return 0;
67650586ef2SAndy Fleming }
67750586ef2SAndy Fleming 
678d48d2e21SThierry Reding static int esdhc_getcd(struct mmc *mmc)
679d48d2e21SThierry Reding {
68096f0407bSPeng Fan 	struct fsl_esdhc_priv *priv = mmc->priv;
68196f0407bSPeng Fan 	struct fsl_esdhc *regs = priv->esdhc_regs;
682d48d2e21SThierry Reding 	int timeout = 1000;
683d48d2e21SThierry Reding 
684f7e27cc5SHaijun.Zhang #ifdef CONFIG_ESDHC_DETECT_QUIRK
685f7e27cc5SHaijun.Zhang 	if (CONFIG_ESDHC_DETECT_QUIRK)
686f7e27cc5SHaijun.Zhang 		return 1;
687f7e27cc5SHaijun.Zhang #endif
68896f0407bSPeng Fan 
68996f0407bSPeng Fan #ifdef CONFIG_DM_MMC
69096f0407bSPeng Fan 	if (priv->non_removable)
69196f0407bSPeng Fan 		return 1;
692fc8048a8SYangbo Lu #ifdef CONFIG_DM_GPIO
69396f0407bSPeng Fan 	if (dm_gpio_is_valid(&priv->cd_gpio))
69496f0407bSPeng Fan 		return dm_gpio_get_value(&priv->cd_gpio);
69596f0407bSPeng Fan #endif
696fc8048a8SYangbo Lu #endif
69796f0407bSPeng Fan 
698d48d2e21SThierry Reding 	while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_CINS) && --timeout)
699d48d2e21SThierry Reding 		udelay(1000);
700d48d2e21SThierry Reding 
701d48d2e21SThierry Reding 	return timeout > 0;
702c67bee14SStefano Babic }
703c67bee14SStefano Babic 
70448bb3bb5SJerry Huang static void esdhc_reset(struct fsl_esdhc *regs)
70548bb3bb5SJerry Huang {
70648bb3bb5SJerry Huang 	unsigned long timeout = 100; /* wait max 100 ms */
70748bb3bb5SJerry Huang 
70848bb3bb5SJerry Huang 	/* reset the controller */
709a61da72bSDirk Behme 	esdhc_setbits32(&regs->sysctl, SYSCTL_RSTA);
71048bb3bb5SJerry Huang 
71148bb3bb5SJerry Huang 	/* hardware clears the bit when it is done */
71248bb3bb5SJerry Huang 	while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTA) && --timeout)
71348bb3bb5SJerry Huang 		udelay(1000);
71448bb3bb5SJerry Huang 	if (!timeout)
71548bb3bb5SJerry Huang 		printf("MMC/SD: Reset never completed.\n");
71648bb3bb5SJerry Huang }
71748bb3bb5SJerry Huang 
718ab769f22SPantelis Antoniou static const struct mmc_ops esdhc_ops = {
719ab769f22SPantelis Antoniou 	.send_cmd	= esdhc_send_cmd,
720ab769f22SPantelis Antoniou 	.set_ios	= esdhc_set_ios,
721ab769f22SPantelis Antoniou 	.init		= esdhc_init,
722ab769f22SPantelis Antoniou 	.getcd		= esdhc_getcd,
723ab769f22SPantelis Antoniou };
724ab769f22SPantelis Antoniou 
72596f0407bSPeng Fan static int fsl_esdhc_cfg_to_priv(struct fsl_esdhc_cfg *cfg,
72696f0407bSPeng Fan 				 struct fsl_esdhc_priv *priv)
72796f0407bSPeng Fan {
72896f0407bSPeng Fan 	if (!cfg || !priv)
72996f0407bSPeng Fan 		return -EINVAL;
73096f0407bSPeng Fan 
73196f0407bSPeng Fan 	priv->esdhc_regs = (struct fsl_esdhc *)(unsigned long)(cfg->esdhc_base);
73296f0407bSPeng Fan 	priv->bus_width = cfg->max_bus_width;
73396f0407bSPeng Fan 	priv->sdhc_clk = cfg->sdhc_clk;
7341483151eSPeng Fan 	priv->wp_enable  = cfg->wp_enable;
73596f0407bSPeng Fan 
73696f0407bSPeng Fan 	return 0;
73796f0407bSPeng Fan };
73896f0407bSPeng Fan 
73996f0407bSPeng Fan static int fsl_esdhc_init(struct fsl_esdhc_priv *priv)
74050586ef2SAndy Fleming {
741c67bee14SStefano Babic 	struct fsl_esdhc *regs;
74250586ef2SAndy Fleming 	struct mmc *mmc;
743030955c2SLi Yang 	u32 caps, voltage_caps;
74450586ef2SAndy Fleming 
74596f0407bSPeng Fan 	if (!priv)
74696f0407bSPeng Fan 		return -EINVAL;
747c67bee14SStefano Babic 
74896f0407bSPeng Fan 	regs = priv->esdhc_regs;
749c67bee14SStefano Babic 
75048bb3bb5SJerry Huang 	/* First reset the eSDHC controller */
75148bb3bb5SJerry Huang 	esdhc_reset(regs);
75248bb3bb5SJerry Huang 
753f0b5f23fSEric Nelson #ifndef CONFIG_FSL_USDHC
754975324a7SJerry Huang 	esdhc_setbits32(&regs->sysctl, SYSCTL_PEREN | SYSCTL_HCKEN
755975324a7SJerry Huang 				| SYSCTL_IPGEN | SYSCTL_CKEN);
75684ecdf6dSYe Li #else
75784ecdf6dSYe Li 	esdhc_setbits32(&regs->vendorspec, VENDORSPEC_PEREN |
75884ecdf6dSYe Li 			VENDORSPEC_HCKEN | VENDORSPEC_IPGEN | VENDORSPEC_CKEN);
759f0b5f23fSEric Nelson #endif
760975324a7SJerry Huang 
761a3d6e386SYe.Li 	writel(SDHCI_IRQ_EN_BITS, &regs->irqstaten);
76296f0407bSPeng Fan 	memset(&priv->cfg, 0, sizeof(priv->cfg));
76393bfd616SPantelis Antoniou 
764030955c2SLi Yang 	voltage_caps = 0;
76519060bd8SWang Huan 	caps = esdhc_read32(&regs->hostcapblt);
7663b4456ecSRoy Zang 
7673b4456ecSRoy Zang #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC135
7683b4456ecSRoy Zang 	caps = caps & ~(ESDHC_HOSTCAPBLT_SRS |
7693b4456ecSRoy Zang 			ESDHC_HOSTCAPBLT_VS18 | ESDHC_HOSTCAPBLT_VS30);
7703b4456ecSRoy Zang #endif
771ef38f3ffSHaijun.Zhang 
772ef38f3ffSHaijun.Zhang /* T4240 host controller capabilities register should have VS33 bit */
773ef38f3ffSHaijun.Zhang #ifdef CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
774ef38f3ffSHaijun.Zhang 	caps = caps | ESDHC_HOSTCAPBLT_VS33;
775ef38f3ffSHaijun.Zhang #endif
776ef38f3ffSHaijun.Zhang 
77750586ef2SAndy Fleming 	if (caps & ESDHC_HOSTCAPBLT_VS18)
778030955c2SLi Yang 		voltage_caps |= MMC_VDD_165_195;
77950586ef2SAndy Fleming 	if (caps & ESDHC_HOSTCAPBLT_VS30)
780030955c2SLi Yang 		voltage_caps |= MMC_VDD_29_30 | MMC_VDD_30_31;
78150586ef2SAndy Fleming 	if (caps & ESDHC_HOSTCAPBLT_VS33)
782030955c2SLi Yang 		voltage_caps |= MMC_VDD_32_33 | MMC_VDD_33_34;
783030955c2SLi Yang 
78496f0407bSPeng Fan 	priv->cfg.name = "FSL_SDHC";
78596f0407bSPeng Fan 	priv->cfg.ops = &esdhc_ops;
786030955c2SLi Yang #ifdef CONFIG_SYS_SD_VOLTAGE
78796f0407bSPeng Fan 	priv->cfg.voltages = CONFIG_SYS_SD_VOLTAGE;
788030955c2SLi Yang #else
78996f0407bSPeng Fan 	priv->cfg.voltages = MMC_VDD_32_33 | MMC_VDD_33_34;
790030955c2SLi Yang #endif
79196f0407bSPeng Fan 	if ((priv->cfg.voltages & voltage_caps) == 0) {
792030955c2SLi Yang 		printf("voltage not supported by controller\n");
793030955c2SLi Yang 		return -1;
794030955c2SLi Yang 	}
79550586ef2SAndy Fleming 
79696f0407bSPeng Fan 	if (priv->bus_width == 8)
79796f0407bSPeng Fan 		priv->cfg.host_caps = MMC_MODE_4BIT | MMC_MODE_8BIT;
79896f0407bSPeng Fan 	else if (priv->bus_width == 4)
79996f0407bSPeng Fan 		priv->cfg.host_caps = MMC_MODE_4BIT;
80096f0407bSPeng Fan 
80196f0407bSPeng Fan 	priv->cfg.host_caps = MMC_MODE_4BIT | MMC_MODE_8BIT;
8020e1bf614SVolodymyr Riazantsev #ifdef CONFIG_SYS_FSL_ESDHC_HAS_DDR_MODE
80396f0407bSPeng Fan 	priv->cfg.host_caps |= MMC_MODE_DDR_52MHz;
8040e1bf614SVolodymyr Riazantsev #endif
80550586ef2SAndy Fleming 
80696f0407bSPeng Fan 	if (priv->bus_width > 0) {
80796f0407bSPeng Fan 		if (priv->bus_width < 8)
80896f0407bSPeng Fan 			priv->cfg.host_caps &= ~MMC_MODE_8BIT;
80996f0407bSPeng Fan 		if (priv->bus_width < 4)
81096f0407bSPeng Fan 			priv->cfg.host_caps &= ~MMC_MODE_4BIT;
811aad4659aSAbbas Raza 	}
812aad4659aSAbbas Raza 
81350586ef2SAndy Fleming 	if (caps & ESDHC_HOSTCAPBLT_HSS)
81496f0407bSPeng Fan 		priv->cfg.host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS;
81550586ef2SAndy Fleming 
816d47e3d27SHaijun.Zhang #ifdef CONFIG_ESDHC_DETECT_8_BIT_QUIRK
817d47e3d27SHaijun.Zhang 	if (CONFIG_ESDHC_DETECT_8_BIT_QUIRK)
81896f0407bSPeng Fan 		priv->cfg.host_caps &= ~MMC_MODE_8BIT;
819d47e3d27SHaijun.Zhang #endif
820d47e3d27SHaijun.Zhang 
82196f0407bSPeng Fan 	priv->cfg.f_min = 400000;
82296f0407bSPeng Fan 	priv->cfg.f_max = min(priv->sdhc_clk, (u32)52000000);
82350586ef2SAndy Fleming 
82496f0407bSPeng Fan 	priv->cfg.b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
82593bfd616SPantelis Antoniou 
82696f0407bSPeng Fan 	mmc = mmc_create(&priv->cfg, priv);
82793bfd616SPantelis Antoniou 	if (mmc == NULL)
82893bfd616SPantelis Antoniou 		return -1;
82950586ef2SAndy Fleming 
83096f0407bSPeng Fan 	priv->mmc = mmc;
83196f0407bSPeng Fan 
83296f0407bSPeng Fan 	return 0;
83396f0407bSPeng Fan }
83496f0407bSPeng Fan 
83596f0407bSPeng Fan int fsl_esdhc_initialize(bd_t *bis, struct fsl_esdhc_cfg *cfg)
83696f0407bSPeng Fan {
83796f0407bSPeng Fan 	struct fsl_esdhc_priv *priv;
83896f0407bSPeng Fan 	int ret;
83996f0407bSPeng Fan 
84096f0407bSPeng Fan 	if (!cfg)
84196f0407bSPeng Fan 		return -EINVAL;
84296f0407bSPeng Fan 
84396f0407bSPeng Fan 	priv = calloc(sizeof(struct fsl_esdhc_priv), 1);
84496f0407bSPeng Fan 	if (!priv)
84596f0407bSPeng Fan 		return -ENOMEM;
84696f0407bSPeng Fan 
84796f0407bSPeng Fan 	ret = fsl_esdhc_cfg_to_priv(cfg, priv);
84896f0407bSPeng Fan 	if (ret) {
84996f0407bSPeng Fan 		debug("%s xlate failure\n", __func__);
85096f0407bSPeng Fan 		free(priv);
85196f0407bSPeng Fan 		return ret;
85296f0407bSPeng Fan 	}
85396f0407bSPeng Fan 
85496f0407bSPeng Fan 	ret = fsl_esdhc_init(priv);
85596f0407bSPeng Fan 	if (ret) {
85696f0407bSPeng Fan 		debug("%s init failure\n", __func__);
85796f0407bSPeng Fan 		free(priv);
85896f0407bSPeng Fan 		return ret;
85996f0407bSPeng Fan 	}
86096f0407bSPeng Fan 
86150586ef2SAndy Fleming 	return 0;
86250586ef2SAndy Fleming }
86350586ef2SAndy Fleming 
86450586ef2SAndy Fleming int fsl_esdhc_mmc_init(bd_t *bis)
86550586ef2SAndy Fleming {
866c67bee14SStefano Babic 	struct fsl_esdhc_cfg *cfg;
867c67bee14SStefano Babic 
86888227a1dSFabio Estevam 	cfg = calloc(sizeof(struct fsl_esdhc_cfg), 1);
869c67bee14SStefano Babic 	cfg->esdhc_base = CONFIG_SYS_FSL_ESDHC_ADDR;
870e9adeca3SSimon Glass 	cfg->sdhc_clk = gd->arch.sdhc_clk;
871c67bee14SStefano Babic 	return fsl_esdhc_initialize(bis, cfg);
87250586ef2SAndy Fleming }
873b33433a6SAnton Vorontsov 
8745a8dbdc6SYangbo Lu #ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT
8755a8dbdc6SYangbo Lu void mmc_adapter_card_type_ident(void)
8765a8dbdc6SYangbo Lu {
8775a8dbdc6SYangbo Lu 	u8 card_id;
8785a8dbdc6SYangbo Lu 	u8 value;
8795a8dbdc6SYangbo Lu 
8805a8dbdc6SYangbo Lu 	card_id = QIXIS_READ(present) & QIXIS_SDID_MASK;
8815a8dbdc6SYangbo Lu 	gd->arch.sdhc_adapter = card_id;
8825a8dbdc6SYangbo Lu 
8835a8dbdc6SYangbo Lu 	switch (card_id) {
8845a8dbdc6SYangbo Lu 	case QIXIS_ESDHC_ADAPTER_TYPE_EMMC45:
885cdc69550SYangbo Lu 		value = QIXIS_READ(brdcfg[5]);
886cdc69550SYangbo Lu 		value |= (QIXIS_DAT4 | QIXIS_DAT5_6_7);
887cdc69550SYangbo Lu 		QIXIS_WRITE(brdcfg[5], value);
8885a8dbdc6SYangbo Lu 		break;
8895a8dbdc6SYangbo Lu 	case QIXIS_ESDHC_ADAPTER_TYPE_SDMMC_LEGACY:
890bf50be83SYangbo Lu 		value = QIXIS_READ(pwr_ctl[1]);
891bf50be83SYangbo Lu 		value |= QIXIS_EVDD_BY_SDHC_VS;
892bf50be83SYangbo Lu 		QIXIS_WRITE(pwr_ctl[1], value);
8935a8dbdc6SYangbo Lu 		break;
8945a8dbdc6SYangbo Lu 	case QIXIS_ESDHC_ADAPTER_TYPE_EMMC44:
8955a8dbdc6SYangbo Lu 		value = QIXIS_READ(brdcfg[5]);
8965a8dbdc6SYangbo Lu 		value |= (QIXIS_SDCLKIN | QIXIS_SDCLKOUT);
8975a8dbdc6SYangbo Lu 		QIXIS_WRITE(brdcfg[5], value);
8985a8dbdc6SYangbo Lu 		break;
8995a8dbdc6SYangbo Lu 	case QIXIS_ESDHC_ADAPTER_TYPE_RSV:
9005a8dbdc6SYangbo Lu 		break;
9015a8dbdc6SYangbo Lu 	case QIXIS_ESDHC_ADAPTER_TYPE_MMC:
9025a8dbdc6SYangbo Lu 		break;
9035a8dbdc6SYangbo Lu 	case QIXIS_ESDHC_ADAPTER_TYPE_SD:
9045a8dbdc6SYangbo Lu 		break;
9055a8dbdc6SYangbo Lu 	case QIXIS_ESDHC_NO_ADAPTER:
9065a8dbdc6SYangbo Lu 		break;
9075a8dbdc6SYangbo Lu 	default:
9085a8dbdc6SYangbo Lu 		break;
9095a8dbdc6SYangbo Lu 	}
9105a8dbdc6SYangbo Lu }
9115a8dbdc6SYangbo Lu #endif
9125a8dbdc6SYangbo Lu 
913c67bee14SStefano Babic #ifdef CONFIG_OF_LIBFDT
914*fce1e16cSYangbo Lu __weak int esdhc_status_fixup(void *blob, const char *compat)
915*fce1e16cSYangbo Lu {
916*fce1e16cSYangbo Lu #ifdef CONFIG_FSL_ESDHC_PIN_MUX
917*fce1e16cSYangbo Lu 	if (!hwconfig("esdhc")) {
918*fce1e16cSYangbo Lu 		do_fixup_by_compat(blob, compat, "status", "disabled",
919*fce1e16cSYangbo Lu 				sizeof("disabled"), 1);
920*fce1e16cSYangbo Lu 		return 1;
921*fce1e16cSYangbo Lu 	}
922*fce1e16cSYangbo Lu #endif
923*fce1e16cSYangbo Lu 	do_fixup_by_compat(blob, compat, "status", "okay",
924*fce1e16cSYangbo Lu 			   sizeof("okay"), 1);
925*fce1e16cSYangbo Lu 	return 0;
926*fce1e16cSYangbo Lu }
927*fce1e16cSYangbo Lu 
928b33433a6SAnton Vorontsov void fdt_fixup_esdhc(void *blob, bd_t *bd)
929b33433a6SAnton Vorontsov {
930b33433a6SAnton Vorontsov 	const char *compat = "fsl,esdhc";
931b33433a6SAnton Vorontsov 
932*fce1e16cSYangbo Lu 	if (esdhc_status_fixup(blob, compat))
933a6da8b81SChenhui Zhao 		return;
934b33433a6SAnton Vorontsov 
9352d9ca2c7SYangbo Lu #ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
9362d9ca2c7SYangbo Lu 	do_fixup_by_compat_u32(blob, compat, "peripheral-frequency",
9372d9ca2c7SYangbo Lu 			       gd->arch.sdhc_clk, 1);
9382d9ca2c7SYangbo Lu #else
939b33433a6SAnton Vorontsov 	do_fixup_by_compat_u32(blob, compat, "clock-frequency",
940e9adeca3SSimon Glass 			       gd->arch.sdhc_clk, 1);
9412d9ca2c7SYangbo Lu #endif
9425a8dbdc6SYangbo Lu #ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT
9435a8dbdc6SYangbo Lu 	do_fixup_by_compat_u32(blob, compat, "adapter-type",
9445a8dbdc6SYangbo Lu 			       (u32)(gd->arch.sdhc_adapter), 1);
9455a8dbdc6SYangbo Lu #endif
946b33433a6SAnton Vorontsov }
947c67bee14SStefano Babic #endif
94896f0407bSPeng Fan 
94996f0407bSPeng Fan #ifdef CONFIG_DM_MMC
95096f0407bSPeng Fan #include <asm/arch/clock.h>
95196f0407bSPeng Fan static int fsl_esdhc_probe(struct udevice *dev)
95296f0407bSPeng Fan {
95396f0407bSPeng Fan 	struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
95496f0407bSPeng Fan 	struct fsl_esdhc_priv *priv = dev_get_priv(dev);
95596f0407bSPeng Fan 	const void *fdt = gd->fdt_blob;
95696f0407bSPeng Fan 	int node = dev->of_offset;
95796f0407bSPeng Fan 	fdt_addr_t addr;
95896f0407bSPeng Fan 	unsigned int val;
95996f0407bSPeng Fan 	int ret;
96096f0407bSPeng Fan 
96196f0407bSPeng Fan 	addr = dev_get_addr(dev);
96296f0407bSPeng Fan 	if (addr == FDT_ADDR_T_NONE)
96396f0407bSPeng Fan 		return -EINVAL;
96496f0407bSPeng Fan 
96596f0407bSPeng Fan 	priv->esdhc_regs = (struct fsl_esdhc *)addr;
96696f0407bSPeng Fan 	priv->dev = dev;
96796f0407bSPeng Fan 
96896f0407bSPeng Fan 	val = fdtdec_get_int(fdt, node, "bus-width", -1);
96996f0407bSPeng Fan 	if (val == 8)
97096f0407bSPeng Fan 		priv->bus_width = 8;
97196f0407bSPeng Fan 	else if (val == 4)
97296f0407bSPeng Fan 		priv->bus_width = 4;
97396f0407bSPeng Fan 	else
97496f0407bSPeng Fan 		priv->bus_width = 1;
97596f0407bSPeng Fan 
97696f0407bSPeng Fan 	if (fdt_get_property(fdt, node, "non-removable", NULL)) {
97796f0407bSPeng Fan 		priv->non_removable = 1;
97896f0407bSPeng Fan 	 } else {
97996f0407bSPeng Fan 		priv->non_removable = 0;
980fc8048a8SYangbo Lu #ifdef CONFIG_DM_GPIO
98196f0407bSPeng Fan 		gpio_request_by_name_nodev(fdt, node, "cd-gpios", 0,
98296f0407bSPeng Fan 					   &priv->cd_gpio, GPIOD_IS_IN);
983fc8048a8SYangbo Lu #endif
98496f0407bSPeng Fan 	}
98596f0407bSPeng Fan 
9861483151eSPeng Fan 	priv->wp_enable = 1;
9871483151eSPeng Fan 
988fc8048a8SYangbo Lu #ifdef CONFIG_DM_GPIO
9891483151eSPeng Fan 	ret = gpio_request_by_name_nodev(fdt, node, "wp-gpios", 0,
9901483151eSPeng Fan 					 &priv->wp_gpio, GPIOD_IS_IN);
9911483151eSPeng Fan 	if (ret)
9921483151eSPeng Fan 		priv->wp_enable = 0;
993fc8048a8SYangbo Lu #endif
99496f0407bSPeng Fan 	/*
99596f0407bSPeng Fan 	 * TODO:
99696f0407bSPeng Fan 	 * Because lack of clk driver, if SDHC clk is not enabled,
99796f0407bSPeng Fan 	 * need to enable it first before this driver is invoked.
99896f0407bSPeng Fan 	 *
99996f0407bSPeng Fan 	 * we use MXC_ESDHC_CLK to get clk freq.
100096f0407bSPeng Fan 	 * If one would like to make this function work,
100196f0407bSPeng Fan 	 * the aliases should be provided in dts as this:
100296f0407bSPeng Fan 	 *
100396f0407bSPeng Fan 	 *  aliases {
100496f0407bSPeng Fan 	 *	mmc0 = &usdhc1;
100596f0407bSPeng Fan 	 *	mmc1 = &usdhc2;
100696f0407bSPeng Fan 	 *	mmc2 = &usdhc3;
100796f0407bSPeng Fan 	 *	mmc3 = &usdhc4;
100896f0407bSPeng Fan 	 *	};
100996f0407bSPeng Fan 	 * Then if your board only supports mmc2 and mmc3, but we can
101096f0407bSPeng Fan 	 * correctly get the seq as 2 and 3, then let mxc_get_clock
101196f0407bSPeng Fan 	 * work as expected.
101296f0407bSPeng Fan 	 */
101396f0407bSPeng Fan 	priv->sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK + dev->seq);
101496f0407bSPeng Fan 	if (priv->sdhc_clk <= 0) {
101596f0407bSPeng Fan 		dev_err(dev, "Unable to get clk for %s\n", dev->name);
101696f0407bSPeng Fan 		return -EINVAL;
101796f0407bSPeng Fan 	}
101896f0407bSPeng Fan 
101996f0407bSPeng Fan 	ret = fsl_esdhc_init(priv);
102096f0407bSPeng Fan 	if (ret) {
102196f0407bSPeng Fan 		dev_err(dev, "fsl_esdhc_init failure\n");
102296f0407bSPeng Fan 		return ret;
102396f0407bSPeng Fan 	}
102496f0407bSPeng Fan 
102596f0407bSPeng Fan 	upriv->mmc = priv->mmc;
102635ae9946SPeng Fan 	priv->mmc->dev = dev;
102796f0407bSPeng Fan 
102896f0407bSPeng Fan 	return 0;
102996f0407bSPeng Fan }
103096f0407bSPeng Fan 
103196f0407bSPeng Fan static const struct udevice_id fsl_esdhc_ids[] = {
103296f0407bSPeng Fan 	{ .compatible = "fsl,imx6ul-usdhc", },
103396f0407bSPeng Fan 	{ .compatible = "fsl,imx6sx-usdhc", },
103496f0407bSPeng Fan 	{ .compatible = "fsl,imx6sl-usdhc", },
103596f0407bSPeng Fan 	{ .compatible = "fsl,imx6q-usdhc", },
103696f0407bSPeng Fan 	{ .compatible = "fsl,imx7d-usdhc", },
1037a6473f8eSYangbo Lu 	{ .compatible = "fsl,esdhc", },
103896f0407bSPeng Fan 	{ /* sentinel */ }
103996f0407bSPeng Fan };
104096f0407bSPeng Fan 
104196f0407bSPeng Fan U_BOOT_DRIVER(fsl_esdhc) = {
104296f0407bSPeng Fan 	.name	= "fsl-esdhc-mmc",
104396f0407bSPeng Fan 	.id	= UCLASS_MMC,
104496f0407bSPeng Fan 	.of_match = fsl_esdhc_ids,
104596f0407bSPeng Fan 	.probe	= fsl_esdhc_probe,
104696f0407bSPeng Fan 	.priv_auto_alloc_size = sizeof(struct fsl_esdhc_priv),
104796f0407bSPeng Fan };
104896f0407bSPeng Fan #endif
1049