150586ef2SAndy Fleming /* 2d621da00SJerry Huang * Copyright 2007, 2010-2011 Freescale Semiconductor, Inc 350586ef2SAndy Fleming * Andy Fleming 450586ef2SAndy Fleming * 550586ef2SAndy Fleming * Based vaguely on the pxa mmc code: 650586ef2SAndy Fleming * (C) Copyright 2003 750586ef2SAndy Fleming * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net 850586ef2SAndy Fleming * 91a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 1050586ef2SAndy Fleming */ 1150586ef2SAndy Fleming 1250586ef2SAndy Fleming #include <config.h> 1350586ef2SAndy Fleming #include <common.h> 1450586ef2SAndy Fleming #include <command.h> 15b33433a6SAnton Vorontsov #include <hwconfig.h> 1650586ef2SAndy Fleming #include <mmc.h> 1750586ef2SAndy Fleming #include <part.h> 1850586ef2SAndy Fleming #include <malloc.h> 1950586ef2SAndy Fleming #include <mmc.h> 2050586ef2SAndy Fleming #include <fsl_esdhc.h> 21b33433a6SAnton Vorontsov #include <fdt_support.h> 2250586ef2SAndy Fleming #include <asm/io.h> 2350586ef2SAndy Fleming 2450586ef2SAndy Fleming DECLARE_GLOBAL_DATA_PTR; 2550586ef2SAndy Fleming 2650586ef2SAndy Fleming struct fsl_esdhc { 27511948b2SHaijun.Zhang uint dsaddr; /* SDMA system address register */ 28511948b2SHaijun.Zhang uint blkattr; /* Block attributes register */ 29511948b2SHaijun.Zhang uint cmdarg; /* Command argument register */ 30511948b2SHaijun.Zhang uint xfertyp; /* Transfer type register */ 31511948b2SHaijun.Zhang uint cmdrsp0; /* Command response 0 register */ 32511948b2SHaijun.Zhang uint cmdrsp1; /* Command response 1 register */ 33511948b2SHaijun.Zhang uint cmdrsp2; /* Command response 2 register */ 34511948b2SHaijun.Zhang uint cmdrsp3; /* Command response 3 register */ 35511948b2SHaijun.Zhang uint datport; /* Buffer data port register */ 36511948b2SHaijun.Zhang uint prsstat; /* Present state register */ 37511948b2SHaijun.Zhang uint proctl; /* Protocol control register */ 38511948b2SHaijun.Zhang uint sysctl; /* System Control Register */ 39511948b2SHaijun.Zhang uint irqstat; /* Interrupt status register */ 40511948b2SHaijun.Zhang uint irqstaten; /* Interrupt status enable register */ 41511948b2SHaijun.Zhang uint irqsigen; /* Interrupt signal enable register */ 42511948b2SHaijun.Zhang uint autoc12err; /* Auto CMD error status register */ 43511948b2SHaijun.Zhang uint hostcapblt; /* Host controller capabilities register */ 44511948b2SHaijun.Zhang uint wml; /* Watermark level register */ 45511948b2SHaijun.Zhang uint mixctrl; /* For USDHC */ 46511948b2SHaijun.Zhang char reserved1[4]; /* reserved */ 47511948b2SHaijun.Zhang uint fevt; /* Force event register */ 48511948b2SHaijun.Zhang uint admaes; /* ADMA error status register */ 49511948b2SHaijun.Zhang uint adsaddr; /* ADMA system address register */ 50511948b2SHaijun.Zhang char reserved2[160]; /* reserved */ 51511948b2SHaijun.Zhang uint hostver; /* Host controller version register */ 52511948b2SHaijun.Zhang char reserved3[4]; /* reserved */ 53511948b2SHaijun.Zhang uint dmaerraddr; /* DMA error address register */ 54511948b2SHaijun.Zhang char reserved4[4]; /* reserved */ 55511948b2SHaijun.Zhang uint dmaerrattr; /* DMA error attribute register */ 56511948b2SHaijun.Zhang char reserved5[4]; /* reserved */ 57511948b2SHaijun.Zhang uint hostcapblt2; /* Host controller capabilities register 2 */ 58511948b2SHaijun.Zhang char reserved6[8]; /* reserved */ 59511948b2SHaijun.Zhang uint tcr; /* Tuning control register */ 60511948b2SHaijun.Zhang char reserved7[28]; /* reserved */ 61511948b2SHaijun.Zhang uint sddirctl; /* SD direction control register */ 62511948b2SHaijun.Zhang char reserved8[712]; /* reserved */ 63511948b2SHaijun.Zhang uint scr; /* eSDHC control register */ 6450586ef2SAndy Fleming }; 6550586ef2SAndy Fleming 6650586ef2SAndy Fleming /* Return the XFERTYP flags for a given command and data packet */ 67eafa90a1SKim Phillips static uint esdhc_xfertyp(struct mmc_cmd *cmd, struct mmc_data *data) 6850586ef2SAndy Fleming { 6950586ef2SAndy Fleming uint xfertyp = 0; 7050586ef2SAndy Fleming 7150586ef2SAndy Fleming if (data) { 7277c1458dSDipen Dudhat xfertyp |= XFERTYP_DPSEL; 7377c1458dSDipen Dudhat #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO 7477c1458dSDipen Dudhat xfertyp |= XFERTYP_DMAEN; 7577c1458dSDipen Dudhat #endif 7650586ef2SAndy Fleming if (data->blocks > 1) { 7750586ef2SAndy Fleming xfertyp |= XFERTYP_MSBSEL; 7850586ef2SAndy Fleming xfertyp |= XFERTYP_BCEN; 79d621da00SJerry Huang #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111 80d621da00SJerry Huang xfertyp |= XFERTYP_AC12EN; 81d621da00SJerry Huang #endif 8250586ef2SAndy Fleming } 8350586ef2SAndy Fleming 8450586ef2SAndy Fleming if (data->flags & MMC_DATA_READ) 8550586ef2SAndy Fleming xfertyp |= XFERTYP_DTDSEL; 8650586ef2SAndy Fleming } 8750586ef2SAndy Fleming 8850586ef2SAndy Fleming if (cmd->resp_type & MMC_RSP_CRC) 8950586ef2SAndy Fleming xfertyp |= XFERTYP_CCCEN; 9050586ef2SAndy Fleming if (cmd->resp_type & MMC_RSP_OPCODE) 9150586ef2SAndy Fleming xfertyp |= XFERTYP_CICEN; 9250586ef2SAndy Fleming if (cmd->resp_type & MMC_RSP_136) 9350586ef2SAndy Fleming xfertyp |= XFERTYP_RSPTYP_136; 9450586ef2SAndy Fleming else if (cmd->resp_type & MMC_RSP_BUSY) 9550586ef2SAndy Fleming xfertyp |= XFERTYP_RSPTYP_48_BUSY; 9650586ef2SAndy Fleming else if (cmd->resp_type & MMC_RSP_PRESENT) 9750586ef2SAndy Fleming xfertyp |= XFERTYP_RSPTYP_48; 9850586ef2SAndy Fleming 99b8e5b072SHaijun.Zhang #if defined(CONFIG_MX53) || defined(CONFIG_T4240QDS) 1004571de33SJason Liu if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION) 1014571de33SJason Liu xfertyp |= XFERTYP_CMDTYP_ABORT; 1024571de33SJason Liu #endif 10350586ef2SAndy Fleming return XFERTYP_CMD(cmd->cmdidx) | xfertyp; 10450586ef2SAndy Fleming } 10550586ef2SAndy Fleming 10677c1458dSDipen Dudhat #ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO 10777c1458dSDipen Dudhat /* 10877c1458dSDipen Dudhat * PIO Read/Write Mode reduce the performace as DMA is not used in this mode. 10977c1458dSDipen Dudhat */ 1107b43db92SWolfgang Denk static void 11177c1458dSDipen Dudhat esdhc_pio_read_write(struct mmc *mmc, struct mmc_data *data) 11277c1458dSDipen Dudhat { 1138eee2bd7SIra Snyder struct fsl_esdhc_cfg *cfg = mmc->priv; 1148eee2bd7SIra Snyder struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base; 11577c1458dSDipen Dudhat uint blocks; 11677c1458dSDipen Dudhat char *buffer; 11777c1458dSDipen Dudhat uint databuf; 11877c1458dSDipen Dudhat uint size; 11977c1458dSDipen Dudhat uint irqstat; 12077c1458dSDipen Dudhat uint timeout; 12177c1458dSDipen Dudhat 12277c1458dSDipen Dudhat if (data->flags & MMC_DATA_READ) { 12377c1458dSDipen Dudhat blocks = data->blocks; 12477c1458dSDipen Dudhat buffer = data->dest; 12577c1458dSDipen Dudhat while (blocks) { 12677c1458dSDipen Dudhat timeout = PIO_TIMEOUT; 12777c1458dSDipen Dudhat size = data->blocksize; 12877c1458dSDipen Dudhat irqstat = esdhc_read32(®s->irqstat); 12977c1458dSDipen Dudhat while (!(esdhc_read32(®s->prsstat) & PRSSTAT_BREN) 13077c1458dSDipen Dudhat && --timeout); 13177c1458dSDipen Dudhat if (timeout <= 0) { 13277c1458dSDipen Dudhat printf("\nData Read Failed in PIO Mode."); 1337b43db92SWolfgang Denk return; 13477c1458dSDipen Dudhat } 13577c1458dSDipen Dudhat while (size && (!(irqstat & IRQSTAT_TC))) { 13677c1458dSDipen Dudhat udelay(100); /* Wait before last byte transfer complete */ 13777c1458dSDipen Dudhat irqstat = esdhc_read32(®s->irqstat); 13877c1458dSDipen Dudhat databuf = in_le32(®s->datport); 13977c1458dSDipen Dudhat *((uint *)buffer) = databuf; 14077c1458dSDipen Dudhat buffer += 4; 14177c1458dSDipen Dudhat size -= 4; 14277c1458dSDipen Dudhat } 14377c1458dSDipen Dudhat blocks--; 14477c1458dSDipen Dudhat } 14577c1458dSDipen Dudhat } else { 14677c1458dSDipen Dudhat blocks = data->blocks; 1477b43db92SWolfgang Denk buffer = (char *)data->src; 14877c1458dSDipen Dudhat while (blocks) { 14977c1458dSDipen Dudhat timeout = PIO_TIMEOUT; 15077c1458dSDipen Dudhat size = data->blocksize; 15177c1458dSDipen Dudhat irqstat = esdhc_read32(®s->irqstat); 15277c1458dSDipen Dudhat while (!(esdhc_read32(®s->prsstat) & PRSSTAT_BWEN) 15377c1458dSDipen Dudhat && --timeout); 15477c1458dSDipen Dudhat if (timeout <= 0) { 15577c1458dSDipen Dudhat printf("\nData Write Failed in PIO Mode."); 1567b43db92SWolfgang Denk return; 15777c1458dSDipen Dudhat } 15877c1458dSDipen Dudhat while (size && (!(irqstat & IRQSTAT_TC))) { 15977c1458dSDipen Dudhat udelay(100); /* Wait before last byte transfer complete */ 16077c1458dSDipen Dudhat databuf = *((uint *)buffer); 16177c1458dSDipen Dudhat buffer += 4; 16277c1458dSDipen Dudhat size -= 4; 16377c1458dSDipen Dudhat irqstat = esdhc_read32(®s->irqstat); 16477c1458dSDipen Dudhat out_le32(®s->datport, databuf); 16577c1458dSDipen Dudhat } 16677c1458dSDipen Dudhat blocks--; 16777c1458dSDipen Dudhat } 16877c1458dSDipen Dudhat } 16977c1458dSDipen Dudhat } 17077c1458dSDipen Dudhat #endif 17177c1458dSDipen Dudhat 17250586ef2SAndy Fleming static int esdhc_setup_data(struct mmc *mmc, struct mmc_data *data) 17350586ef2SAndy Fleming { 17450586ef2SAndy Fleming int timeout; 175c67bee14SStefano Babic struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv; 176c67bee14SStefano Babic struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base; 177c2137b10SFabio Estevam #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO 1787b43db92SWolfgang Denk uint wml_value; 17950586ef2SAndy Fleming 18050586ef2SAndy Fleming wml_value = data->blocksize/4; 18150586ef2SAndy Fleming 18250586ef2SAndy Fleming if (data->flags & MMC_DATA_READ) { 18332c8cfb2SPriyanka Jain if (wml_value > WML_RD_WML_MAX) 18432c8cfb2SPriyanka Jain wml_value = WML_RD_WML_MAX_VAL; 18550586ef2SAndy Fleming 186ab467c51SRoy Zang esdhc_clrsetbits32(®s->wml, WML_RD_WML_MASK, wml_value); 187c67bee14SStefano Babic esdhc_write32(®s->dsaddr, (u32)data->dest); 18850586ef2SAndy Fleming } else { 189e576bd90SEric Nelson flush_dcache_range((ulong)data->src, 190e576bd90SEric Nelson (ulong)data->src+data->blocks 191e576bd90SEric Nelson *data->blocksize); 192e576bd90SEric Nelson 19332c8cfb2SPriyanka Jain if (wml_value > WML_WR_WML_MAX) 19432c8cfb2SPriyanka Jain wml_value = WML_WR_WML_MAX_VAL; 195c67bee14SStefano Babic if ((esdhc_read32(®s->prsstat) & PRSSTAT_WPSPL) == 0) { 19650586ef2SAndy Fleming printf("\nThe SD card is locked. Can not write to a locked card.\n\n"); 19750586ef2SAndy Fleming return TIMEOUT; 19850586ef2SAndy Fleming } 199ab467c51SRoy Zang 200ab467c51SRoy Zang esdhc_clrsetbits32(®s->wml, WML_WR_WML_MASK, 201ab467c51SRoy Zang wml_value << 16); 202c67bee14SStefano Babic esdhc_write32(®s->dsaddr, (u32)data->src); 20350586ef2SAndy Fleming } 2047b43db92SWolfgang Denk #else /* CONFIG_SYS_FSL_ESDHC_USE_PIO */ 2057b43db92SWolfgang Denk if (!(data->flags & MMC_DATA_READ)) { 2067b43db92SWolfgang Denk if ((esdhc_read32(®s->prsstat) & PRSSTAT_WPSPL) == 0) { 2077b43db92SWolfgang Denk printf("\nThe SD card is locked. " 2087b43db92SWolfgang Denk "Can not write to a locked card.\n\n"); 2097b43db92SWolfgang Denk return TIMEOUT; 2107b43db92SWolfgang Denk } 2117b43db92SWolfgang Denk esdhc_write32(®s->dsaddr, (u32)data->src); 2127b43db92SWolfgang Denk } else 2137b43db92SWolfgang Denk esdhc_write32(®s->dsaddr, (u32)data->dest); 2147b43db92SWolfgang Denk #endif /* CONFIG_SYS_FSL_ESDHC_USE_PIO */ 21550586ef2SAndy Fleming 216c67bee14SStefano Babic esdhc_write32(®s->blkattr, data->blocks << 16 | data->blocksize); 21750586ef2SAndy Fleming 21850586ef2SAndy Fleming /* Calculate the timeout period for data transactions */ 219b71ea336SPriyanka Jain /* 220b71ea336SPriyanka Jain * 1)Timeout period = (2^(timeout+13)) SD Clock cycles 221b71ea336SPriyanka Jain * 2)Timeout period should be minimum 0.250sec as per SD Card spec 222b71ea336SPriyanka Jain * So, Number of SD Clock cycles for 0.25sec should be minimum 223b71ea336SPriyanka Jain * (SD Clock/sec * 0.25 sec) SD Clock cycles 224b71ea336SPriyanka Jain * = (mmc->tran_speed * 1/4) SD Clock cycles 225b71ea336SPriyanka Jain * As 1) >= 2) 226b71ea336SPriyanka Jain * => (2^(timeout+13)) >= mmc->tran_speed * 1/4 227b71ea336SPriyanka Jain * Taking log2 both the sides 228b71ea336SPriyanka Jain * => timeout + 13 >= log2(mmc->tran_speed/4) 229b71ea336SPriyanka Jain * Rounding up to next power of 2 230b71ea336SPriyanka Jain * => timeout + 13 = log2(mmc->tran_speed/4) + 1 231b71ea336SPriyanka Jain * => timeout + 13 = fls(mmc->tran_speed/4) 232b71ea336SPriyanka Jain */ 233b71ea336SPriyanka Jain timeout = fls(mmc->tran_speed/4); 23450586ef2SAndy Fleming timeout -= 13; 23550586ef2SAndy Fleming 23650586ef2SAndy Fleming if (timeout > 14) 23750586ef2SAndy Fleming timeout = 14; 23850586ef2SAndy Fleming 23950586ef2SAndy Fleming if (timeout < 0) 24050586ef2SAndy Fleming timeout = 0; 24150586ef2SAndy Fleming 2425103a03aSKumar Gala #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC_A001 2435103a03aSKumar Gala if ((timeout == 4) || (timeout == 8) || (timeout == 12)) 2445103a03aSKumar Gala timeout++; 2455103a03aSKumar Gala #endif 2465103a03aSKumar Gala 247c67bee14SStefano Babic esdhc_clrsetbits32(®s->sysctl, SYSCTL_TIMEOUT_MASK, timeout << 16); 24850586ef2SAndy Fleming 24950586ef2SAndy Fleming return 0; 25050586ef2SAndy Fleming } 25150586ef2SAndy Fleming 252e576bd90SEric Nelson static void check_and_invalidate_dcache_range 253e576bd90SEric Nelson (struct mmc_cmd *cmd, 254e576bd90SEric Nelson struct mmc_data *data) { 255e576bd90SEric Nelson unsigned start = (unsigned)data->dest ; 256e576bd90SEric Nelson unsigned size = roundup(ARCH_DMA_MINALIGN, 257e576bd90SEric Nelson data->blocks*data->blocksize); 258e576bd90SEric Nelson unsigned end = start+size ; 259e576bd90SEric Nelson invalidate_dcache_range(start, end); 260e576bd90SEric Nelson } 26150586ef2SAndy Fleming /* 26250586ef2SAndy Fleming * Sends a command out on the bus. Takes the mmc pointer, 26350586ef2SAndy Fleming * a command pointer, and an optional data pointer. 26450586ef2SAndy Fleming */ 26550586ef2SAndy Fleming static int 26650586ef2SAndy Fleming esdhc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, struct mmc_data *data) 26750586ef2SAndy Fleming { 26850586ef2SAndy Fleming uint xfertyp; 26950586ef2SAndy Fleming uint irqstat; 270c67bee14SStefano Babic struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv; 271c67bee14SStefano Babic volatile struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base; 27250586ef2SAndy Fleming 273d621da00SJerry Huang #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111 274d621da00SJerry Huang if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION) 275d621da00SJerry Huang return 0; 276d621da00SJerry Huang #endif 277d621da00SJerry Huang 278c67bee14SStefano Babic esdhc_write32(®s->irqstat, -1); 27950586ef2SAndy Fleming 28050586ef2SAndy Fleming sync(); 28150586ef2SAndy Fleming 28250586ef2SAndy Fleming /* Wait for the bus to be idle */ 283c67bee14SStefano Babic while ((esdhc_read32(®s->prsstat) & PRSSTAT_CICHB) || 284c67bee14SStefano Babic (esdhc_read32(®s->prsstat) & PRSSTAT_CIDHB)) 285c67bee14SStefano Babic ; 28650586ef2SAndy Fleming 287c67bee14SStefano Babic while (esdhc_read32(®s->prsstat) & PRSSTAT_DLA) 288c67bee14SStefano Babic ; 28950586ef2SAndy Fleming 29050586ef2SAndy Fleming /* Wait at least 8 SD clock cycles before the next command */ 29150586ef2SAndy Fleming /* 29250586ef2SAndy Fleming * Note: This is way more than 8 cycles, but 1ms seems to 29350586ef2SAndy Fleming * resolve timing issues with some cards 29450586ef2SAndy Fleming */ 29550586ef2SAndy Fleming udelay(1000); 29650586ef2SAndy Fleming 29750586ef2SAndy Fleming /* Set up for a data transfer if we have one */ 29850586ef2SAndy Fleming if (data) { 29950586ef2SAndy Fleming int err; 30050586ef2SAndy Fleming 30150586ef2SAndy Fleming err = esdhc_setup_data(mmc, data); 30250586ef2SAndy Fleming if(err) 30350586ef2SAndy Fleming return err; 30450586ef2SAndy Fleming } 30550586ef2SAndy Fleming 30650586ef2SAndy Fleming /* Figure out the transfer arguments */ 30750586ef2SAndy Fleming xfertyp = esdhc_xfertyp(cmd, data); 30850586ef2SAndy Fleming 30901b77353SAndrew Gabbasov /* Mask all irqs */ 31001b77353SAndrew Gabbasov esdhc_write32(®s->irqsigen, 0); 31101b77353SAndrew Gabbasov 31250586ef2SAndy Fleming /* Send the command */ 313c67bee14SStefano Babic esdhc_write32(®s->cmdarg, cmd->cmdarg); 3144692708dSJason Liu #if defined(CONFIG_FSL_USDHC) 3154692708dSJason Liu esdhc_write32(®s->mixctrl, 3164692708dSJason Liu (esdhc_read32(®s->mixctrl) & 0xFFFFFF80) | (xfertyp & 0x7F)); 3174692708dSJason Liu esdhc_write32(®s->xfertyp, xfertyp & 0xFFFF0000); 3184692708dSJason Liu #else 319c67bee14SStefano Babic esdhc_write32(®s->xfertyp, xfertyp); 3204692708dSJason Liu #endif 3217a5b8029SDirk Behme 32250586ef2SAndy Fleming /* Wait for the command to complete */ 3237a5b8029SDirk Behme while (!(esdhc_read32(®s->irqstat) & (IRQSTAT_CC | IRQSTAT_CTOE))) 324c67bee14SStefano Babic ; 32550586ef2SAndy Fleming 326c67bee14SStefano Babic irqstat = esdhc_read32(®s->irqstat); 32750586ef2SAndy Fleming 3287a5b8029SDirk Behme /* Reset CMD and DATA portions on error */ 3297a5b8029SDirk Behme if (irqstat & (CMD_ERR | IRQSTAT_CTOE)) { 3307a5b8029SDirk Behme esdhc_write32(®s->sysctl, esdhc_read32(®s->sysctl) | 3317a5b8029SDirk Behme SYSCTL_RSTC); 3327a5b8029SDirk Behme while (esdhc_read32(®s->sysctl) & SYSCTL_RSTC) 3337a5b8029SDirk Behme ; 3347a5b8029SDirk Behme 3357a5b8029SDirk Behme if (data) { 3367a5b8029SDirk Behme esdhc_write32(®s->sysctl, 3377a5b8029SDirk Behme esdhc_read32(®s->sysctl) | 3387a5b8029SDirk Behme SYSCTL_RSTD); 3397a5b8029SDirk Behme while ((esdhc_read32(®s->sysctl) & SYSCTL_RSTD)) 3407a5b8029SDirk Behme ; 3417a5b8029SDirk Behme } 3427a5b8029SDirk Behme } 3437a5b8029SDirk Behme 34450586ef2SAndy Fleming if (irqstat & CMD_ERR) 34550586ef2SAndy Fleming return COMM_ERR; 34650586ef2SAndy Fleming 34750586ef2SAndy Fleming if (irqstat & IRQSTAT_CTOE) 34850586ef2SAndy Fleming return TIMEOUT; 34950586ef2SAndy Fleming 3507a5b8029SDirk Behme /* Workaround for ESDHC errata ENGcm03648 */ 3517a5b8029SDirk Behme if (!data && (cmd->resp_type & MMC_RSP_BUSY)) { 3527a5b8029SDirk Behme int timeout = 2500; 3537a5b8029SDirk Behme 3547a5b8029SDirk Behme /* Poll on DATA0 line for cmd with busy signal for 250 ms */ 3557a5b8029SDirk Behme while (timeout > 0 && !(esdhc_read32(®s->prsstat) & 3567a5b8029SDirk Behme PRSSTAT_DAT0)) { 3577a5b8029SDirk Behme udelay(100); 3587a5b8029SDirk Behme timeout--; 3597a5b8029SDirk Behme } 3607a5b8029SDirk Behme 3617a5b8029SDirk Behme if (timeout <= 0) { 3627a5b8029SDirk Behme printf("Timeout waiting for DAT0 to go high!\n"); 3637a5b8029SDirk Behme return TIMEOUT; 3647a5b8029SDirk Behme } 3657a5b8029SDirk Behme } 3667a5b8029SDirk Behme 36750586ef2SAndy Fleming /* Copy the response to the response buffer */ 36850586ef2SAndy Fleming if (cmd->resp_type & MMC_RSP_136) { 36950586ef2SAndy Fleming u32 cmdrsp3, cmdrsp2, cmdrsp1, cmdrsp0; 37050586ef2SAndy Fleming 371c67bee14SStefano Babic cmdrsp3 = esdhc_read32(®s->cmdrsp3); 372c67bee14SStefano Babic cmdrsp2 = esdhc_read32(®s->cmdrsp2); 373c67bee14SStefano Babic cmdrsp1 = esdhc_read32(®s->cmdrsp1); 374c67bee14SStefano Babic cmdrsp0 = esdhc_read32(®s->cmdrsp0); 375998be3ddSRabin Vincent cmd->response[0] = (cmdrsp3 << 8) | (cmdrsp2 >> 24); 376998be3ddSRabin Vincent cmd->response[1] = (cmdrsp2 << 8) | (cmdrsp1 >> 24); 377998be3ddSRabin Vincent cmd->response[2] = (cmdrsp1 << 8) | (cmdrsp0 >> 24); 378998be3ddSRabin Vincent cmd->response[3] = (cmdrsp0 << 8); 37950586ef2SAndy Fleming } else 380c67bee14SStefano Babic cmd->response[0] = esdhc_read32(®s->cmdrsp0); 38150586ef2SAndy Fleming 38250586ef2SAndy Fleming /* Wait until all of the blocks are transferred */ 38350586ef2SAndy Fleming if (data) { 38477c1458dSDipen Dudhat #ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO 38577c1458dSDipen Dudhat esdhc_pio_read_write(mmc, data); 38677c1458dSDipen Dudhat #else 38750586ef2SAndy Fleming do { 388c67bee14SStefano Babic irqstat = esdhc_read32(®s->irqstat); 38950586ef2SAndy Fleming 39050586ef2SAndy Fleming if (irqstat & IRQSTAT_DTOE) 39150586ef2SAndy Fleming return TIMEOUT; 39263fb5a7eSFrans Meulenbroeks 39363fb5a7eSFrans Meulenbroeks if (irqstat & DATA_ERR) 39463fb5a7eSFrans Meulenbroeks return COMM_ERR; 3959b74dc56SAndrew Gabbasov } while ((irqstat & DATA_COMPLETE) != DATA_COMPLETE); 39677c1458dSDipen Dudhat #endif 39754899fc8SEric Nelson if (data->flags & MMC_DATA_READ) 39854899fc8SEric Nelson check_and_invalidate_dcache_range(cmd, data); 39950586ef2SAndy Fleming } 40050586ef2SAndy Fleming 401c67bee14SStefano Babic esdhc_write32(®s->irqstat, -1); 40250586ef2SAndy Fleming 40350586ef2SAndy Fleming return 0; 40450586ef2SAndy Fleming } 40550586ef2SAndy Fleming 406eafa90a1SKim Phillips static void set_sysctl(struct mmc *mmc, uint clock) 40750586ef2SAndy Fleming { 40850586ef2SAndy Fleming int div, pre_div; 409c67bee14SStefano Babic struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv; 410c67bee14SStefano Babic volatile struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base; 411a2ac1b3aSBenoît Thébaudeau int sdhc_clk = cfg->sdhc_clk; 41250586ef2SAndy Fleming uint clk; 41350586ef2SAndy Fleming 414c67bee14SStefano Babic if (clock < mmc->f_min) 415c67bee14SStefano Babic clock = mmc->f_min; 416c67bee14SStefano Babic 41750586ef2SAndy Fleming if (sdhc_clk / 16 > clock) { 41850586ef2SAndy Fleming for (pre_div = 2; pre_div < 256; pre_div *= 2) 41950586ef2SAndy Fleming if ((sdhc_clk / pre_div) <= (clock * 16)) 42050586ef2SAndy Fleming break; 42150586ef2SAndy Fleming } else 42250586ef2SAndy Fleming pre_div = 2; 42350586ef2SAndy Fleming 42450586ef2SAndy Fleming for (div = 1; div <= 16; div++) 42550586ef2SAndy Fleming if ((sdhc_clk / (div * pre_div)) <= clock) 42650586ef2SAndy Fleming break; 42750586ef2SAndy Fleming 42850586ef2SAndy Fleming pre_div >>= 1; 42950586ef2SAndy Fleming div -= 1; 43050586ef2SAndy Fleming 43150586ef2SAndy Fleming clk = (pre_div << 8) | (div << 4); 43250586ef2SAndy Fleming 433c67bee14SStefano Babic esdhc_clrbits32(®s->sysctl, SYSCTL_CKEN); 434c67bee14SStefano Babic 435c67bee14SStefano Babic esdhc_clrsetbits32(®s->sysctl, SYSCTL_CLOCK_MASK, clk); 43650586ef2SAndy Fleming 43750586ef2SAndy Fleming udelay(10000); 43850586ef2SAndy Fleming 439cc4d1226SKumar Gala clk = SYSCTL_PEREN | SYSCTL_CKEN; 440c67bee14SStefano Babic 441c67bee14SStefano Babic esdhc_setbits32(®s->sysctl, clk); 44250586ef2SAndy Fleming } 44350586ef2SAndy Fleming 44450586ef2SAndy Fleming static void esdhc_set_ios(struct mmc *mmc) 44550586ef2SAndy Fleming { 446c67bee14SStefano Babic struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv; 447c67bee14SStefano Babic struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base; 44850586ef2SAndy Fleming 44950586ef2SAndy Fleming /* Set the clock speed */ 45050586ef2SAndy Fleming set_sysctl(mmc, mmc->clock); 45150586ef2SAndy Fleming 45250586ef2SAndy Fleming /* Set the bus width */ 453c67bee14SStefano Babic esdhc_clrbits32(®s->proctl, PROCTL_DTW_4 | PROCTL_DTW_8); 45450586ef2SAndy Fleming 45550586ef2SAndy Fleming if (mmc->bus_width == 4) 456c67bee14SStefano Babic esdhc_setbits32(®s->proctl, PROCTL_DTW_4); 45750586ef2SAndy Fleming else if (mmc->bus_width == 8) 458c67bee14SStefano Babic esdhc_setbits32(®s->proctl, PROCTL_DTW_8); 459c67bee14SStefano Babic 46050586ef2SAndy Fleming } 46150586ef2SAndy Fleming 46250586ef2SAndy Fleming static int esdhc_init(struct mmc *mmc) 46350586ef2SAndy Fleming { 464c67bee14SStefano Babic struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv; 465c67bee14SStefano Babic struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base; 46650586ef2SAndy Fleming int timeout = 1000; 46750586ef2SAndy Fleming 468c67bee14SStefano Babic /* Reset the entire host controller */ 469a61da72bSDirk Behme esdhc_setbits32(®s->sysctl, SYSCTL_RSTA); 470c67bee14SStefano Babic 471c67bee14SStefano Babic /* Wait until the controller is available */ 472c67bee14SStefano Babic while ((esdhc_read32(®s->sysctl) & SYSCTL_RSTA) && --timeout) 473c67bee14SStefano Babic udelay(1000); 474c67bee14SStefano Babic 47516e43f35SBenoît Thébaudeau #ifndef ARCH_MXC 4762c1764efSP.V.Suresh /* Enable cache snooping */ 4772c1764efSP.V.Suresh esdhc_write32(®s->scr, 0x00000040); 47816e43f35SBenoît Thébaudeau #endif 4792c1764efSP.V.Suresh 480a61da72bSDirk Behme esdhc_setbits32(®s->sysctl, SYSCTL_HCKEN | SYSCTL_IPGEN); 48150586ef2SAndy Fleming 48250586ef2SAndy Fleming /* Set the initial clock speed */ 4834a6ee172SJerry Huang mmc_set_clock(mmc, 400000); 48450586ef2SAndy Fleming 48550586ef2SAndy Fleming /* Disable the BRR and BWR bits in IRQSTAT */ 486c67bee14SStefano Babic esdhc_clrbits32(®s->irqstaten, IRQSTATEN_BRR | IRQSTATEN_BWR); 48750586ef2SAndy Fleming 48850586ef2SAndy Fleming /* Put the PROCTL reg back to the default */ 489c67bee14SStefano Babic esdhc_write32(®s->proctl, PROCTL_INIT); 49050586ef2SAndy Fleming 491c67bee14SStefano Babic /* Set timout to the maximum value */ 492c67bee14SStefano Babic esdhc_clrsetbits32(®s->sysctl, SYSCTL_TIMEOUT_MASK, 14 << 16); 493c67bee14SStefano Babic 494d48d2e21SThierry Reding return 0; 49550586ef2SAndy Fleming } 49650586ef2SAndy Fleming 497d48d2e21SThierry Reding static int esdhc_getcd(struct mmc *mmc) 498d48d2e21SThierry Reding { 499d48d2e21SThierry Reding struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv; 500d48d2e21SThierry Reding struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base; 501d48d2e21SThierry Reding int timeout = 1000; 502d48d2e21SThierry Reding 503*f7e27cc5SHaijun.Zhang #ifdef CONFIG_ESDHC_DETECT_QUIRK 504*f7e27cc5SHaijun.Zhang if (CONFIG_ESDHC_DETECT_QUIRK) 505*f7e27cc5SHaijun.Zhang return 1; 506*f7e27cc5SHaijun.Zhang #endif 507d48d2e21SThierry Reding while (!(esdhc_read32(®s->prsstat) & PRSSTAT_CINS) && --timeout) 508d48d2e21SThierry Reding udelay(1000); 509d48d2e21SThierry Reding 510d48d2e21SThierry Reding return timeout > 0; 511c67bee14SStefano Babic } 512c67bee14SStefano Babic 51348bb3bb5SJerry Huang static void esdhc_reset(struct fsl_esdhc *regs) 51448bb3bb5SJerry Huang { 51548bb3bb5SJerry Huang unsigned long timeout = 100; /* wait max 100 ms */ 51648bb3bb5SJerry Huang 51748bb3bb5SJerry Huang /* reset the controller */ 518a61da72bSDirk Behme esdhc_setbits32(®s->sysctl, SYSCTL_RSTA); 51948bb3bb5SJerry Huang 52048bb3bb5SJerry Huang /* hardware clears the bit when it is done */ 52148bb3bb5SJerry Huang while ((esdhc_read32(®s->sysctl) & SYSCTL_RSTA) && --timeout) 52248bb3bb5SJerry Huang udelay(1000); 52348bb3bb5SJerry Huang if (!timeout) 52448bb3bb5SJerry Huang printf("MMC/SD: Reset never completed.\n"); 52548bb3bb5SJerry Huang } 52648bb3bb5SJerry Huang 527c67bee14SStefano Babic int fsl_esdhc_initialize(bd_t *bis, struct fsl_esdhc_cfg *cfg) 52850586ef2SAndy Fleming { 529c67bee14SStefano Babic struct fsl_esdhc *regs; 53050586ef2SAndy Fleming struct mmc *mmc; 531030955c2SLi Yang u32 caps, voltage_caps; 53250586ef2SAndy Fleming 533c67bee14SStefano Babic if (!cfg) 534c67bee14SStefano Babic return -1; 535c67bee14SStefano Babic 53650586ef2SAndy Fleming mmc = malloc(sizeof(struct mmc)); 5373f786a8bSFabio Estevam if (!mmc) 5383f786a8bSFabio Estevam return -ENOMEM; 53950586ef2SAndy Fleming 540a54d6811SHaijun.Zhang memset(mmc, 0, sizeof(struct mmc)); 5414692708dSJason Liu sprintf(mmc->name, "FSL_SDHC"); 542c67bee14SStefano Babic regs = (struct fsl_esdhc *)cfg->esdhc_base; 543c67bee14SStefano Babic 54448bb3bb5SJerry Huang /* First reset the eSDHC controller */ 54548bb3bb5SJerry Huang esdhc_reset(regs); 54648bb3bb5SJerry Huang 547975324a7SJerry Huang esdhc_setbits32(®s->sysctl, SYSCTL_PEREN | SYSCTL_HCKEN 548975324a7SJerry Huang | SYSCTL_IPGEN | SYSCTL_CKEN); 549975324a7SJerry Huang 550c67bee14SStefano Babic mmc->priv = cfg; 55150586ef2SAndy Fleming mmc->send_cmd = esdhc_send_cmd; 55250586ef2SAndy Fleming mmc->set_ios = esdhc_set_ios; 55350586ef2SAndy Fleming mmc->init = esdhc_init; 554d48d2e21SThierry Reding mmc->getcd = esdhc_getcd; 555d23d8d7eSNikita Kiryanov mmc->getwp = NULL; 55650586ef2SAndy Fleming 557030955c2SLi Yang voltage_caps = 0; 55850586ef2SAndy Fleming caps = regs->hostcapblt; 5593b4456ecSRoy Zang 5603b4456ecSRoy Zang #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC135 5613b4456ecSRoy Zang caps = caps & ~(ESDHC_HOSTCAPBLT_SRS | 5623b4456ecSRoy Zang ESDHC_HOSTCAPBLT_VS18 | ESDHC_HOSTCAPBLT_VS30); 5633b4456ecSRoy Zang #endif 564ef38f3ffSHaijun.Zhang 565ef38f3ffSHaijun.Zhang /* T4240 host controller capabilities register should have VS33 bit */ 566ef38f3ffSHaijun.Zhang #ifdef CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33 567ef38f3ffSHaijun.Zhang caps = caps | ESDHC_HOSTCAPBLT_VS33; 568ef38f3ffSHaijun.Zhang #endif 569ef38f3ffSHaijun.Zhang 57050586ef2SAndy Fleming if (caps & ESDHC_HOSTCAPBLT_VS18) 571030955c2SLi Yang voltage_caps |= MMC_VDD_165_195; 57250586ef2SAndy Fleming if (caps & ESDHC_HOSTCAPBLT_VS30) 573030955c2SLi Yang voltage_caps |= MMC_VDD_29_30 | MMC_VDD_30_31; 57450586ef2SAndy Fleming if (caps & ESDHC_HOSTCAPBLT_VS33) 575030955c2SLi Yang voltage_caps |= MMC_VDD_32_33 | MMC_VDD_33_34; 576030955c2SLi Yang 577030955c2SLi Yang #ifdef CONFIG_SYS_SD_VOLTAGE 578030955c2SLi Yang mmc->voltages = CONFIG_SYS_SD_VOLTAGE; 579030955c2SLi Yang #else 580030955c2SLi Yang mmc->voltages = MMC_VDD_32_33 | MMC_VDD_33_34; 581030955c2SLi Yang #endif 582030955c2SLi Yang if ((mmc->voltages & voltage_caps) == 0) { 583030955c2SLi Yang printf("voltage not supported by controller\n"); 584030955c2SLi Yang return -1; 585030955c2SLi Yang } 58650586ef2SAndy Fleming 587fb8302bfSShawn Guo mmc->host_caps = MMC_MODE_4BIT | MMC_MODE_8BIT | MMC_MODE_HC; 58850586ef2SAndy Fleming 589aad4659aSAbbas Raza if (cfg->max_bus_width > 0) { 590aad4659aSAbbas Raza if (cfg->max_bus_width < 8) 591aad4659aSAbbas Raza mmc->host_caps &= ~MMC_MODE_8BIT; 592aad4659aSAbbas Raza if (cfg->max_bus_width < 4) 593aad4659aSAbbas Raza mmc->host_caps &= ~MMC_MODE_4BIT; 594aad4659aSAbbas Raza } 595aad4659aSAbbas Raza 59650586ef2SAndy Fleming if (caps & ESDHC_HOSTCAPBLT_HSS) 59750586ef2SAndy Fleming mmc->host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS; 59850586ef2SAndy Fleming 59950586ef2SAndy Fleming mmc->f_min = 400000; 600e9adeca3SSimon Glass mmc->f_max = MIN(gd->arch.sdhc_clk, 52000000); 60150586ef2SAndy Fleming 6021ed60d7aSFabio Estevam mmc->b_max = 0; 60350586ef2SAndy Fleming mmc_register(mmc); 60450586ef2SAndy Fleming 60550586ef2SAndy Fleming return 0; 60650586ef2SAndy Fleming } 60750586ef2SAndy Fleming 60850586ef2SAndy Fleming int fsl_esdhc_mmc_init(bd_t *bis) 60950586ef2SAndy Fleming { 610c67bee14SStefano Babic struct fsl_esdhc_cfg *cfg; 611c67bee14SStefano Babic 61288227a1dSFabio Estevam cfg = calloc(sizeof(struct fsl_esdhc_cfg), 1); 613c67bee14SStefano Babic cfg->esdhc_base = CONFIG_SYS_FSL_ESDHC_ADDR; 614e9adeca3SSimon Glass cfg->sdhc_clk = gd->arch.sdhc_clk; 615c67bee14SStefano Babic return fsl_esdhc_initialize(bis, cfg); 61650586ef2SAndy Fleming } 617b33433a6SAnton Vorontsov 618c67bee14SStefano Babic #ifdef CONFIG_OF_LIBFDT 619b33433a6SAnton Vorontsov void fdt_fixup_esdhc(void *blob, bd_t *bd) 620b33433a6SAnton Vorontsov { 621b33433a6SAnton Vorontsov const char *compat = "fsl,esdhc"; 622b33433a6SAnton Vorontsov 623a6da8b81SChenhui Zhao #ifdef CONFIG_FSL_ESDHC_PIN_MUX 624b33433a6SAnton Vorontsov if (!hwconfig("esdhc")) { 625a6da8b81SChenhui Zhao do_fixup_by_compat(blob, compat, "status", "disabled", 626a6da8b81SChenhui Zhao 8 + 1, 1); 627a6da8b81SChenhui Zhao return; 628b33433a6SAnton Vorontsov } 629a6da8b81SChenhui Zhao #endif 630b33433a6SAnton Vorontsov 631b33433a6SAnton Vorontsov do_fixup_by_compat_u32(blob, compat, "clock-frequency", 632e9adeca3SSimon Glass gd->arch.sdhc_clk, 1); 633a6da8b81SChenhui Zhao 634a6da8b81SChenhui Zhao do_fixup_by_compat(blob, compat, "status", "okay", 635a6da8b81SChenhui Zhao 4 + 1, 1); 636b33433a6SAnton Vorontsov } 637c67bee14SStefano Babic #endif 638