xref: /rk3399_rockchip-uboot/drivers/mmc/fsl_esdhc.c (revision f022d36e8a4517b2a9d25ff2d75bd2459d0c68b1)
150586ef2SAndy Fleming /*
2d621da00SJerry Huang  * Copyright 2007, 2010-2011 Freescale Semiconductor, Inc
350586ef2SAndy Fleming  * Andy Fleming
450586ef2SAndy Fleming  *
550586ef2SAndy Fleming  * Based vaguely on the pxa mmc code:
650586ef2SAndy Fleming  * (C) Copyright 2003
750586ef2SAndy Fleming  * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
850586ef2SAndy Fleming  *
91a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
1050586ef2SAndy Fleming  */
1150586ef2SAndy Fleming 
1250586ef2SAndy Fleming #include <config.h>
1350586ef2SAndy Fleming #include <common.h>
1450586ef2SAndy Fleming #include <command.h>
15b33433a6SAnton Vorontsov #include <hwconfig.h>
1650586ef2SAndy Fleming #include <mmc.h>
1750586ef2SAndy Fleming #include <part.h>
1850586ef2SAndy Fleming #include <malloc.h>
1950586ef2SAndy Fleming #include <mmc.h>
2050586ef2SAndy Fleming #include <fsl_esdhc.h>
21b33433a6SAnton Vorontsov #include <fdt_support.h>
2250586ef2SAndy Fleming #include <asm/io.h>
2350586ef2SAndy Fleming 
2450586ef2SAndy Fleming DECLARE_GLOBAL_DATA_PTR;
2550586ef2SAndy Fleming 
26a3d6e386SYe.Li #define SDHCI_IRQ_EN_BITS		(IRQSTATEN_CC | IRQSTATEN_TC | \
27a3d6e386SYe.Li 				IRQSTATEN_CINT | \
28a3d6e386SYe.Li 				IRQSTATEN_CTOE | IRQSTATEN_CCE | IRQSTATEN_CEBE | \
29a3d6e386SYe.Li 				IRQSTATEN_CIE | IRQSTATEN_DTOE | IRQSTATEN_DCE | \
30a3d6e386SYe.Li 				IRQSTATEN_DEBE | IRQSTATEN_BRR | IRQSTATEN_BWR | \
31a3d6e386SYe.Li 				IRQSTATEN_DINT)
32a3d6e386SYe.Li 
3350586ef2SAndy Fleming struct fsl_esdhc {
34511948b2SHaijun.Zhang 	uint    dsaddr;		/* SDMA system address register */
35511948b2SHaijun.Zhang 	uint    blkattr;	/* Block attributes register */
36511948b2SHaijun.Zhang 	uint    cmdarg;		/* Command argument register */
37511948b2SHaijun.Zhang 	uint    xfertyp;	/* Transfer type register */
38511948b2SHaijun.Zhang 	uint    cmdrsp0;	/* Command response 0 register */
39511948b2SHaijun.Zhang 	uint    cmdrsp1;	/* Command response 1 register */
40511948b2SHaijun.Zhang 	uint    cmdrsp2;	/* Command response 2 register */
41511948b2SHaijun.Zhang 	uint    cmdrsp3;	/* Command response 3 register */
42511948b2SHaijun.Zhang 	uint    datport;	/* Buffer data port register */
43511948b2SHaijun.Zhang 	uint    prsstat;	/* Present state register */
44511948b2SHaijun.Zhang 	uint    proctl;		/* Protocol control register */
45511948b2SHaijun.Zhang 	uint    sysctl;		/* System Control Register */
46511948b2SHaijun.Zhang 	uint    irqstat;	/* Interrupt status register */
47511948b2SHaijun.Zhang 	uint    irqstaten;	/* Interrupt status enable register */
48511948b2SHaijun.Zhang 	uint    irqsigen;	/* Interrupt signal enable register */
49511948b2SHaijun.Zhang 	uint    autoc12err;	/* Auto CMD error status register */
50511948b2SHaijun.Zhang 	uint    hostcapblt;	/* Host controller capabilities register */
51511948b2SHaijun.Zhang 	uint    wml;		/* Watermark level register */
52511948b2SHaijun.Zhang 	uint    mixctrl;	/* For USDHC */
53511948b2SHaijun.Zhang 	char    reserved1[4];	/* reserved */
54511948b2SHaijun.Zhang 	uint    fevt;		/* Force event register */
55511948b2SHaijun.Zhang 	uint    admaes;		/* ADMA error status register */
56511948b2SHaijun.Zhang 	uint    adsaddr;	/* ADMA system address register */
57*f022d36eSOtavio Salvador 	char    reserved2[100];	/* reserved */
58*f022d36eSOtavio Salvador 	uint    vendorspec;	/* Vendor Specific register */
59*f022d36eSOtavio Salvador 	char    reserved3[59];	/* reserved */
60511948b2SHaijun.Zhang 	uint    hostver;	/* Host controller version register */
61511948b2SHaijun.Zhang 	char    reserved4[4];	/* reserved */
62*f022d36eSOtavio Salvador 	uint    dmaerraddr;	/* DMA error address register */
63511948b2SHaijun.Zhang 	char    reserved5[4];	/* reserved */
64*f022d36eSOtavio Salvador 	uint    dmaerrattr;	/* DMA error attribute register */
65*f022d36eSOtavio Salvador 	char    reserved6[4];	/* reserved */
66511948b2SHaijun.Zhang 	uint    hostcapblt2;	/* Host controller capabilities register 2 */
67*f022d36eSOtavio Salvador 	char    reserved7[8];	/* reserved */
68511948b2SHaijun.Zhang 	uint    tcr;		/* Tuning control register */
69*f022d36eSOtavio Salvador 	char    reserved8[28];	/* reserved */
70511948b2SHaijun.Zhang 	uint    sddirctl;	/* SD direction control register */
71*f022d36eSOtavio Salvador 	char    reserved9[712];	/* reserved */
72511948b2SHaijun.Zhang 	uint    scr;		/* eSDHC control register */
7350586ef2SAndy Fleming };
7450586ef2SAndy Fleming 
7550586ef2SAndy Fleming /* Return the XFERTYP flags for a given command and data packet */
76eafa90a1SKim Phillips static uint esdhc_xfertyp(struct mmc_cmd *cmd, struct mmc_data *data)
7750586ef2SAndy Fleming {
7850586ef2SAndy Fleming 	uint xfertyp = 0;
7950586ef2SAndy Fleming 
8050586ef2SAndy Fleming 	if (data) {
8177c1458dSDipen Dudhat 		xfertyp |= XFERTYP_DPSEL;
8277c1458dSDipen Dudhat #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
8377c1458dSDipen Dudhat 		xfertyp |= XFERTYP_DMAEN;
8477c1458dSDipen Dudhat #endif
8550586ef2SAndy Fleming 		if (data->blocks > 1) {
8650586ef2SAndy Fleming 			xfertyp |= XFERTYP_MSBSEL;
8750586ef2SAndy Fleming 			xfertyp |= XFERTYP_BCEN;
88d621da00SJerry Huang #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
89d621da00SJerry Huang 			xfertyp |= XFERTYP_AC12EN;
90d621da00SJerry Huang #endif
9150586ef2SAndy Fleming 		}
9250586ef2SAndy Fleming 
9350586ef2SAndy Fleming 		if (data->flags & MMC_DATA_READ)
9450586ef2SAndy Fleming 			xfertyp |= XFERTYP_DTDSEL;
9550586ef2SAndy Fleming 	}
9650586ef2SAndy Fleming 
9750586ef2SAndy Fleming 	if (cmd->resp_type & MMC_RSP_CRC)
9850586ef2SAndy Fleming 		xfertyp |= XFERTYP_CCCEN;
9950586ef2SAndy Fleming 	if (cmd->resp_type & MMC_RSP_OPCODE)
10050586ef2SAndy Fleming 		xfertyp |= XFERTYP_CICEN;
10150586ef2SAndy Fleming 	if (cmd->resp_type & MMC_RSP_136)
10250586ef2SAndy Fleming 		xfertyp |= XFERTYP_RSPTYP_136;
10350586ef2SAndy Fleming 	else if (cmd->resp_type & MMC_RSP_BUSY)
10450586ef2SAndy Fleming 		xfertyp |= XFERTYP_RSPTYP_48_BUSY;
10550586ef2SAndy Fleming 	else if (cmd->resp_type & MMC_RSP_PRESENT)
10650586ef2SAndy Fleming 		xfertyp |= XFERTYP_RSPTYP_48;
10750586ef2SAndy Fleming 
10819060bd8SWang Huan #if defined(CONFIG_MX53) || defined(CONFIG_PPC_T4240) || defined(CONFIG_LS102XA)
1094571de33SJason Liu 	if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
1104571de33SJason Liu 		xfertyp |= XFERTYP_CMDTYP_ABORT;
1114571de33SJason Liu #endif
11250586ef2SAndy Fleming 	return XFERTYP_CMD(cmd->cmdidx) | xfertyp;
11350586ef2SAndy Fleming }
11450586ef2SAndy Fleming 
11577c1458dSDipen Dudhat #ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
11677c1458dSDipen Dudhat /*
11777c1458dSDipen Dudhat  * PIO Read/Write Mode reduce the performace as DMA is not used in this mode.
11877c1458dSDipen Dudhat  */
1197b43db92SWolfgang Denk static void
12077c1458dSDipen Dudhat esdhc_pio_read_write(struct mmc *mmc, struct mmc_data *data)
12177c1458dSDipen Dudhat {
1228eee2bd7SIra Snyder 	struct fsl_esdhc_cfg *cfg = mmc->priv;
1238eee2bd7SIra Snyder 	struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
12477c1458dSDipen Dudhat 	uint blocks;
12577c1458dSDipen Dudhat 	char *buffer;
12677c1458dSDipen Dudhat 	uint databuf;
12777c1458dSDipen Dudhat 	uint size;
12877c1458dSDipen Dudhat 	uint irqstat;
12977c1458dSDipen Dudhat 	uint timeout;
13077c1458dSDipen Dudhat 
13177c1458dSDipen Dudhat 	if (data->flags & MMC_DATA_READ) {
13277c1458dSDipen Dudhat 		blocks = data->blocks;
13377c1458dSDipen Dudhat 		buffer = data->dest;
13477c1458dSDipen Dudhat 		while (blocks) {
13577c1458dSDipen Dudhat 			timeout = PIO_TIMEOUT;
13677c1458dSDipen Dudhat 			size = data->blocksize;
13777c1458dSDipen Dudhat 			irqstat = esdhc_read32(&regs->irqstat);
13877c1458dSDipen Dudhat 			while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BREN)
13977c1458dSDipen Dudhat 				&& --timeout);
14077c1458dSDipen Dudhat 			if (timeout <= 0) {
14177c1458dSDipen Dudhat 				printf("\nData Read Failed in PIO Mode.");
1427b43db92SWolfgang Denk 				return;
14377c1458dSDipen Dudhat 			}
14477c1458dSDipen Dudhat 			while (size && (!(irqstat & IRQSTAT_TC))) {
14577c1458dSDipen Dudhat 				udelay(100); /* Wait before last byte transfer complete */
14677c1458dSDipen Dudhat 				irqstat = esdhc_read32(&regs->irqstat);
14777c1458dSDipen Dudhat 				databuf = in_le32(&regs->datport);
14877c1458dSDipen Dudhat 				*((uint *)buffer) = databuf;
14977c1458dSDipen Dudhat 				buffer += 4;
15077c1458dSDipen Dudhat 				size -= 4;
15177c1458dSDipen Dudhat 			}
15277c1458dSDipen Dudhat 			blocks--;
15377c1458dSDipen Dudhat 		}
15477c1458dSDipen Dudhat 	} else {
15577c1458dSDipen Dudhat 		blocks = data->blocks;
1567b43db92SWolfgang Denk 		buffer = (char *)data->src;
15777c1458dSDipen Dudhat 		while (blocks) {
15877c1458dSDipen Dudhat 			timeout = PIO_TIMEOUT;
15977c1458dSDipen Dudhat 			size = data->blocksize;
16077c1458dSDipen Dudhat 			irqstat = esdhc_read32(&regs->irqstat);
16177c1458dSDipen Dudhat 			while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BWEN)
16277c1458dSDipen Dudhat 				&& --timeout);
16377c1458dSDipen Dudhat 			if (timeout <= 0) {
16477c1458dSDipen Dudhat 				printf("\nData Write Failed in PIO Mode.");
1657b43db92SWolfgang Denk 				return;
16677c1458dSDipen Dudhat 			}
16777c1458dSDipen Dudhat 			while (size && (!(irqstat & IRQSTAT_TC))) {
16877c1458dSDipen Dudhat 				udelay(100); /* Wait before last byte transfer complete */
16977c1458dSDipen Dudhat 				databuf = *((uint *)buffer);
17077c1458dSDipen Dudhat 				buffer += 4;
17177c1458dSDipen Dudhat 				size -= 4;
17277c1458dSDipen Dudhat 				irqstat = esdhc_read32(&regs->irqstat);
17377c1458dSDipen Dudhat 				out_le32(&regs->datport, databuf);
17477c1458dSDipen Dudhat 			}
17577c1458dSDipen Dudhat 			blocks--;
17677c1458dSDipen Dudhat 		}
17777c1458dSDipen Dudhat 	}
17877c1458dSDipen Dudhat }
17977c1458dSDipen Dudhat #endif
18077c1458dSDipen Dudhat 
18150586ef2SAndy Fleming static int esdhc_setup_data(struct mmc *mmc, struct mmc_data *data)
18250586ef2SAndy Fleming {
18350586ef2SAndy Fleming 	int timeout;
18493bfd616SPantelis Antoniou 	struct fsl_esdhc_cfg *cfg = mmc->priv;
185c67bee14SStefano Babic 	struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
18671689776SYe.Li 
1877b43db92SWolfgang Denk 	uint wml_value;
18850586ef2SAndy Fleming 
18950586ef2SAndy Fleming 	wml_value = data->blocksize/4;
19050586ef2SAndy Fleming 
19150586ef2SAndy Fleming 	if (data->flags & MMC_DATA_READ) {
19232c8cfb2SPriyanka Jain 		if (wml_value > WML_RD_WML_MAX)
19332c8cfb2SPriyanka Jain 			wml_value = WML_RD_WML_MAX_VAL;
19450586ef2SAndy Fleming 
195ab467c51SRoy Zang 		esdhc_clrsetbits32(&regs->wml, WML_RD_WML_MASK, wml_value);
19671689776SYe.Li #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
197c67bee14SStefano Babic 		esdhc_write32(&regs->dsaddr, (u32)data->dest);
19871689776SYe.Li #endif
19950586ef2SAndy Fleming 	} else {
20071689776SYe.Li #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
201e576bd90SEric Nelson 		flush_dcache_range((ulong)data->src,
202e576bd90SEric Nelson 				   (ulong)data->src+data->blocks
203e576bd90SEric Nelson 					 *data->blocksize);
20471689776SYe.Li #endif
20532c8cfb2SPriyanka Jain 		if (wml_value > WML_WR_WML_MAX)
20632c8cfb2SPriyanka Jain 			wml_value = WML_WR_WML_MAX_VAL;
207c67bee14SStefano Babic 		if ((esdhc_read32(&regs->prsstat) & PRSSTAT_WPSPL) == 0) {
20850586ef2SAndy Fleming 			printf("\nThe SD card is locked. Can not write to a locked card.\n\n");
20950586ef2SAndy Fleming 			return TIMEOUT;
21050586ef2SAndy Fleming 		}
211ab467c51SRoy Zang 
212ab467c51SRoy Zang 		esdhc_clrsetbits32(&regs->wml, WML_WR_WML_MASK,
213ab467c51SRoy Zang 					wml_value << 16);
21471689776SYe.Li #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
215c67bee14SStefano Babic 		esdhc_write32(&regs->dsaddr, (u32)data->src);
21671689776SYe.Li #endif
21750586ef2SAndy Fleming 	}
21850586ef2SAndy Fleming 
219c67bee14SStefano Babic 	esdhc_write32(&regs->blkattr, data->blocks << 16 | data->blocksize);
22050586ef2SAndy Fleming 
22150586ef2SAndy Fleming 	/* Calculate the timeout period for data transactions */
222b71ea336SPriyanka Jain 	/*
223b71ea336SPriyanka Jain 	 * 1)Timeout period = (2^(timeout+13)) SD Clock cycles
224b71ea336SPriyanka Jain 	 * 2)Timeout period should be minimum 0.250sec as per SD Card spec
225b71ea336SPriyanka Jain 	 *  So, Number of SD Clock cycles for 0.25sec should be minimum
226b71ea336SPriyanka Jain 	 *		(SD Clock/sec * 0.25 sec) SD Clock cycles
227fb823981SAndrew Gabbasov 	 *		= (mmc->clock * 1/4) SD Clock cycles
228b71ea336SPriyanka Jain 	 * As 1) >=  2)
229fb823981SAndrew Gabbasov 	 * => (2^(timeout+13)) >= mmc->clock * 1/4
230b71ea336SPriyanka Jain 	 * Taking log2 both the sides
231fb823981SAndrew Gabbasov 	 * => timeout + 13 >= log2(mmc->clock/4)
232b71ea336SPriyanka Jain 	 * Rounding up to next power of 2
233fb823981SAndrew Gabbasov 	 * => timeout + 13 = log2(mmc->clock/4) + 1
234fb823981SAndrew Gabbasov 	 * => timeout + 13 = fls(mmc->clock/4)
235b71ea336SPriyanka Jain 	 */
236fb823981SAndrew Gabbasov 	timeout = fls(mmc->clock/4);
23750586ef2SAndy Fleming 	timeout -= 13;
23850586ef2SAndy Fleming 
23950586ef2SAndy Fleming 	if (timeout > 14)
24050586ef2SAndy Fleming 		timeout = 14;
24150586ef2SAndy Fleming 
24250586ef2SAndy Fleming 	if (timeout < 0)
24350586ef2SAndy Fleming 		timeout = 0;
24450586ef2SAndy Fleming 
2455103a03aSKumar Gala #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC_A001
2465103a03aSKumar Gala 	if ((timeout == 4) || (timeout == 8) || (timeout == 12))
2475103a03aSKumar Gala 		timeout++;
2485103a03aSKumar Gala #endif
2495103a03aSKumar Gala 
2501336e2d3SHaijun.Zhang #ifdef ESDHCI_QUIRK_BROKEN_TIMEOUT_VALUE
2511336e2d3SHaijun.Zhang 	timeout = 0xE;
2521336e2d3SHaijun.Zhang #endif
253c67bee14SStefano Babic 	esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, timeout << 16);
25450586ef2SAndy Fleming 
25550586ef2SAndy Fleming 	return 0;
25650586ef2SAndy Fleming }
25750586ef2SAndy Fleming 
25810dc7771STom Rini #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
259e576bd90SEric Nelson static void check_and_invalidate_dcache_range
260e576bd90SEric Nelson 	(struct mmc_cmd *cmd,
261e576bd90SEric Nelson 	 struct mmc_data *data) {
262e576bd90SEric Nelson 	unsigned start = (unsigned)data->dest ;
263e576bd90SEric Nelson 	unsigned size = roundup(ARCH_DMA_MINALIGN,
264e576bd90SEric Nelson 				data->blocks*data->blocksize);
265e576bd90SEric Nelson 	unsigned end = start+size ;
266e576bd90SEric Nelson 	invalidate_dcache_range(start, end);
267e576bd90SEric Nelson }
26810dc7771STom Rini #endif
26910dc7771STom Rini 
27050586ef2SAndy Fleming /*
27150586ef2SAndy Fleming  * Sends a command out on the bus.  Takes the mmc pointer,
27250586ef2SAndy Fleming  * a command pointer, and an optional data pointer.
27350586ef2SAndy Fleming  */
27450586ef2SAndy Fleming static int
27550586ef2SAndy Fleming esdhc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, struct mmc_data *data)
27650586ef2SAndy Fleming {
2778a573022SAndrew Gabbasov 	int	err = 0;
27850586ef2SAndy Fleming 	uint	xfertyp;
27950586ef2SAndy Fleming 	uint	irqstat;
28093bfd616SPantelis Antoniou 	struct fsl_esdhc_cfg *cfg = mmc->priv;
281c67bee14SStefano Babic 	volatile struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
28250586ef2SAndy Fleming 
283d621da00SJerry Huang #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
284d621da00SJerry Huang 	if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
285d621da00SJerry Huang 		return 0;
286d621da00SJerry Huang #endif
287d621da00SJerry Huang 
288c67bee14SStefano Babic 	esdhc_write32(&regs->irqstat, -1);
28950586ef2SAndy Fleming 
29050586ef2SAndy Fleming 	sync();
29150586ef2SAndy Fleming 
29250586ef2SAndy Fleming 	/* Wait for the bus to be idle */
293c67bee14SStefano Babic 	while ((esdhc_read32(&regs->prsstat) & PRSSTAT_CICHB) ||
294c67bee14SStefano Babic 			(esdhc_read32(&regs->prsstat) & PRSSTAT_CIDHB))
295c67bee14SStefano Babic 		;
29650586ef2SAndy Fleming 
297c67bee14SStefano Babic 	while (esdhc_read32(&regs->prsstat) & PRSSTAT_DLA)
298c67bee14SStefano Babic 		;
29950586ef2SAndy Fleming 
30050586ef2SAndy Fleming 	/* Wait at least 8 SD clock cycles before the next command */
30150586ef2SAndy Fleming 	/*
30250586ef2SAndy Fleming 	 * Note: This is way more than 8 cycles, but 1ms seems to
30350586ef2SAndy Fleming 	 * resolve timing issues with some cards
30450586ef2SAndy Fleming 	 */
30550586ef2SAndy Fleming 	udelay(1000);
30650586ef2SAndy Fleming 
30750586ef2SAndy Fleming 	/* Set up for a data transfer if we have one */
30850586ef2SAndy Fleming 	if (data) {
30950586ef2SAndy Fleming 		err = esdhc_setup_data(mmc, data);
31050586ef2SAndy Fleming 		if(err)
31150586ef2SAndy Fleming 			return err;
31250586ef2SAndy Fleming 	}
31350586ef2SAndy Fleming 
31450586ef2SAndy Fleming 	/* Figure out the transfer arguments */
31550586ef2SAndy Fleming 	xfertyp = esdhc_xfertyp(cmd, data);
31650586ef2SAndy Fleming 
31701b77353SAndrew Gabbasov 	/* Mask all irqs */
31801b77353SAndrew Gabbasov 	esdhc_write32(&regs->irqsigen, 0);
31901b77353SAndrew Gabbasov 
32050586ef2SAndy Fleming 	/* Send the command */
321c67bee14SStefano Babic 	esdhc_write32(&regs->cmdarg, cmd->cmdarg);
3224692708dSJason Liu #if defined(CONFIG_FSL_USDHC)
3234692708dSJason Liu 	esdhc_write32(&regs->mixctrl,
3244692708dSJason Liu 	(esdhc_read32(&regs->mixctrl) & 0xFFFFFF80) | (xfertyp & 0x7F));
3254692708dSJason Liu 	esdhc_write32(&regs->xfertyp, xfertyp & 0xFFFF0000);
3264692708dSJason Liu #else
327c67bee14SStefano Babic 	esdhc_write32(&regs->xfertyp, xfertyp);
3284692708dSJason Liu #endif
3297a5b8029SDirk Behme 
33050586ef2SAndy Fleming 	/* Wait for the command to complete */
3317a5b8029SDirk Behme 	while (!(esdhc_read32(&regs->irqstat) & (IRQSTAT_CC | IRQSTAT_CTOE)))
332c67bee14SStefano Babic 		;
33350586ef2SAndy Fleming 
334c67bee14SStefano Babic 	irqstat = esdhc_read32(&regs->irqstat);
33550586ef2SAndy Fleming 
3368a573022SAndrew Gabbasov 	if (irqstat & CMD_ERR) {
3378a573022SAndrew Gabbasov 		err = COMM_ERR;
3388a573022SAndrew Gabbasov 		goto out;
3397a5b8029SDirk Behme 	}
3407a5b8029SDirk Behme 
3418a573022SAndrew Gabbasov 	if (irqstat & IRQSTAT_CTOE) {
3428a573022SAndrew Gabbasov 		err = TIMEOUT;
3438a573022SAndrew Gabbasov 		goto out;
3448a573022SAndrew Gabbasov 	}
34550586ef2SAndy Fleming 
346*f022d36eSOtavio Salvador 	/* Switch voltage to 1.8V if CMD11 succeeded */
347*f022d36eSOtavio Salvador 	if (cmd->cmdidx == SD_CMD_SWITCH_UHS18V) {
348*f022d36eSOtavio Salvador 		esdhc_setbits32(&regs->vendorspec, ESDHC_VENDORSPEC_VSELECT);
349*f022d36eSOtavio Salvador 
350*f022d36eSOtavio Salvador 		printf("Run CMD11 1.8V switch\n");
351*f022d36eSOtavio Salvador 		/* Sleep for 5 ms - max time for card to switch to 1.8V */
352*f022d36eSOtavio Salvador 		udelay(5000);
353*f022d36eSOtavio Salvador 	}
354*f022d36eSOtavio Salvador 
3557a5b8029SDirk Behme 	/* Workaround for ESDHC errata ENGcm03648 */
3567a5b8029SDirk Behme 	if (!data && (cmd->resp_type & MMC_RSP_BUSY)) {
3577a5b8029SDirk Behme 		int timeout = 2500;
3587a5b8029SDirk Behme 
3597a5b8029SDirk Behme 		/* Poll on DATA0 line for cmd with busy signal for 250 ms */
3607a5b8029SDirk Behme 		while (timeout > 0 && !(esdhc_read32(&regs->prsstat) &
3617a5b8029SDirk Behme 					PRSSTAT_DAT0)) {
3627a5b8029SDirk Behme 			udelay(100);
3637a5b8029SDirk Behme 			timeout--;
3647a5b8029SDirk Behme 		}
3657a5b8029SDirk Behme 
3667a5b8029SDirk Behme 		if (timeout <= 0) {
3677a5b8029SDirk Behme 			printf("Timeout waiting for DAT0 to go high!\n");
3688a573022SAndrew Gabbasov 			err = TIMEOUT;
3698a573022SAndrew Gabbasov 			goto out;
3707a5b8029SDirk Behme 		}
3717a5b8029SDirk Behme 	}
3727a5b8029SDirk Behme 
37350586ef2SAndy Fleming 	/* Copy the response to the response buffer */
37450586ef2SAndy Fleming 	if (cmd->resp_type & MMC_RSP_136) {
37550586ef2SAndy Fleming 		u32 cmdrsp3, cmdrsp2, cmdrsp1, cmdrsp0;
37650586ef2SAndy Fleming 
377c67bee14SStefano Babic 		cmdrsp3 = esdhc_read32(&regs->cmdrsp3);
378c67bee14SStefano Babic 		cmdrsp2 = esdhc_read32(&regs->cmdrsp2);
379c67bee14SStefano Babic 		cmdrsp1 = esdhc_read32(&regs->cmdrsp1);
380c67bee14SStefano Babic 		cmdrsp0 = esdhc_read32(&regs->cmdrsp0);
381998be3ddSRabin Vincent 		cmd->response[0] = (cmdrsp3 << 8) | (cmdrsp2 >> 24);
382998be3ddSRabin Vincent 		cmd->response[1] = (cmdrsp2 << 8) | (cmdrsp1 >> 24);
383998be3ddSRabin Vincent 		cmd->response[2] = (cmdrsp1 << 8) | (cmdrsp0 >> 24);
384998be3ddSRabin Vincent 		cmd->response[3] = (cmdrsp0 << 8);
38550586ef2SAndy Fleming 	} else
386c67bee14SStefano Babic 		cmd->response[0] = esdhc_read32(&regs->cmdrsp0);
38750586ef2SAndy Fleming 
38850586ef2SAndy Fleming 	/* Wait until all of the blocks are transferred */
38950586ef2SAndy Fleming 	if (data) {
39077c1458dSDipen Dudhat #ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
39177c1458dSDipen Dudhat 		esdhc_pio_read_write(mmc, data);
39277c1458dSDipen Dudhat #else
39350586ef2SAndy Fleming 		do {
394c67bee14SStefano Babic 			irqstat = esdhc_read32(&regs->irqstat);
39550586ef2SAndy Fleming 
3968a573022SAndrew Gabbasov 			if (irqstat & IRQSTAT_DTOE) {
3978a573022SAndrew Gabbasov 				err = TIMEOUT;
3988a573022SAndrew Gabbasov 				goto out;
3998a573022SAndrew Gabbasov 			}
40063fb5a7eSFrans Meulenbroeks 
4018a573022SAndrew Gabbasov 			if (irqstat & DATA_ERR) {
4028a573022SAndrew Gabbasov 				err = COMM_ERR;
4038a573022SAndrew Gabbasov 				goto out;
4048a573022SAndrew Gabbasov 			}
4059b74dc56SAndrew Gabbasov 		} while ((irqstat & DATA_COMPLETE) != DATA_COMPLETE);
40671689776SYe.Li 
40754899fc8SEric Nelson 		if (data->flags & MMC_DATA_READ)
40854899fc8SEric Nelson 			check_and_invalidate_dcache_range(cmd, data);
40971689776SYe.Li #endif
41050586ef2SAndy Fleming 	}
41150586ef2SAndy Fleming 
4128a573022SAndrew Gabbasov out:
4138a573022SAndrew Gabbasov 	/* Reset CMD and DATA portions on error */
4148a573022SAndrew Gabbasov 	if (err) {
4158a573022SAndrew Gabbasov 		esdhc_write32(&regs->sysctl, esdhc_read32(&regs->sysctl) |
4168a573022SAndrew Gabbasov 			      SYSCTL_RSTC);
4178a573022SAndrew Gabbasov 		while (esdhc_read32(&regs->sysctl) & SYSCTL_RSTC)
4188a573022SAndrew Gabbasov 			;
4198a573022SAndrew Gabbasov 
4208a573022SAndrew Gabbasov 		if (data) {
4218a573022SAndrew Gabbasov 			esdhc_write32(&regs->sysctl,
4228a573022SAndrew Gabbasov 				      esdhc_read32(&regs->sysctl) |
4238a573022SAndrew Gabbasov 				      SYSCTL_RSTD);
4248a573022SAndrew Gabbasov 			while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTD))
4258a573022SAndrew Gabbasov 				;
4268a573022SAndrew Gabbasov 		}
427*f022d36eSOtavio Salvador 
428*f022d36eSOtavio Salvador 		/* If this was CMD11, then notify that power cycle is needed */
429*f022d36eSOtavio Salvador 		if (cmd->cmdidx == SD_CMD_SWITCH_UHS18V)
430*f022d36eSOtavio Salvador 			printf("CMD11 to switch to 1.8V mode failed, card requires power cycle.\n");
4318a573022SAndrew Gabbasov 	}
4328a573022SAndrew Gabbasov 
433c67bee14SStefano Babic 	esdhc_write32(&regs->irqstat, -1);
43450586ef2SAndy Fleming 
4358a573022SAndrew Gabbasov 	return err;
43650586ef2SAndy Fleming }
43750586ef2SAndy Fleming 
438eafa90a1SKim Phillips static void set_sysctl(struct mmc *mmc, uint clock)
43950586ef2SAndy Fleming {
44050586ef2SAndy Fleming 	int div, pre_div;
44193bfd616SPantelis Antoniou 	struct fsl_esdhc_cfg *cfg = mmc->priv;
442c67bee14SStefano Babic 	volatile struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
443a2ac1b3aSBenoît Thébaudeau 	int sdhc_clk = cfg->sdhc_clk;
44450586ef2SAndy Fleming 	uint clk;
44550586ef2SAndy Fleming 
44693bfd616SPantelis Antoniou 	if (clock < mmc->cfg->f_min)
44793bfd616SPantelis Antoniou 		clock = mmc->cfg->f_min;
448c67bee14SStefano Babic 
44950586ef2SAndy Fleming 	if (sdhc_clk / 16 > clock) {
45050586ef2SAndy Fleming 		for (pre_div = 2; pre_div < 256; pre_div *= 2)
45150586ef2SAndy Fleming 			if ((sdhc_clk / pre_div) <= (clock * 16))
45250586ef2SAndy Fleming 				break;
45350586ef2SAndy Fleming 	} else
45450586ef2SAndy Fleming 		pre_div = 2;
45550586ef2SAndy Fleming 
45650586ef2SAndy Fleming 	for (div = 1; div <= 16; div++)
45750586ef2SAndy Fleming 		if ((sdhc_clk / (div * pre_div)) <= clock)
45850586ef2SAndy Fleming 			break;
45950586ef2SAndy Fleming 
46050586ef2SAndy Fleming 	pre_div >>= 1;
46150586ef2SAndy Fleming 	div -= 1;
46250586ef2SAndy Fleming 
46350586ef2SAndy Fleming 	clk = (pre_div << 8) | (div << 4);
46450586ef2SAndy Fleming 
465c67bee14SStefano Babic 	esdhc_clrbits32(&regs->sysctl, SYSCTL_CKEN);
466c67bee14SStefano Babic 
467c67bee14SStefano Babic 	esdhc_clrsetbits32(&regs->sysctl, SYSCTL_CLOCK_MASK, clk);
46850586ef2SAndy Fleming 
46950586ef2SAndy Fleming 	udelay(10000);
47050586ef2SAndy Fleming 
471cc4d1226SKumar Gala 	clk = SYSCTL_PEREN | SYSCTL_CKEN;
472c67bee14SStefano Babic 
473c67bee14SStefano Babic 	esdhc_setbits32(&regs->sysctl, clk);
47450586ef2SAndy Fleming }
47550586ef2SAndy Fleming 
47650586ef2SAndy Fleming static void esdhc_set_ios(struct mmc *mmc)
47750586ef2SAndy Fleming {
47893bfd616SPantelis Antoniou 	struct fsl_esdhc_cfg *cfg = mmc->priv;
479c67bee14SStefano Babic 	struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
48050586ef2SAndy Fleming 
48150586ef2SAndy Fleming 	/* Set the clock speed */
48250586ef2SAndy Fleming 	set_sysctl(mmc, mmc->clock);
48350586ef2SAndy Fleming 
48450586ef2SAndy Fleming 	/* Set the bus width */
485c67bee14SStefano Babic 	esdhc_clrbits32(&regs->proctl, PROCTL_DTW_4 | PROCTL_DTW_8);
48650586ef2SAndy Fleming 
48750586ef2SAndy Fleming 	if (mmc->bus_width == 4)
488c67bee14SStefano Babic 		esdhc_setbits32(&regs->proctl, PROCTL_DTW_4);
48950586ef2SAndy Fleming 	else if (mmc->bus_width == 8)
490c67bee14SStefano Babic 		esdhc_setbits32(&regs->proctl, PROCTL_DTW_8);
491c67bee14SStefano Babic 
49250586ef2SAndy Fleming }
49350586ef2SAndy Fleming 
49450586ef2SAndy Fleming static int esdhc_init(struct mmc *mmc)
49550586ef2SAndy Fleming {
49693bfd616SPantelis Antoniou 	struct fsl_esdhc_cfg *cfg = mmc->priv;
497c67bee14SStefano Babic 	struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
49850586ef2SAndy Fleming 	int timeout = 1000;
49950586ef2SAndy Fleming 
500c67bee14SStefano Babic 	/* Reset the entire host controller */
501a61da72bSDirk Behme 	esdhc_setbits32(&regs->sysctl, SYSCTL_RSTA);
502c67bee14SStefano Babic 
503c67bee14SStefano Babic 	/* Wait until the controller is available */
504c67bee14SStefano Babic 	while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTA) && --timeout)
505c67bee14SStefano Babic 		udelay(1000);
506c67bee14SStefano Babic 
50716e43f35SBenoît Thébaudeau #ifndef ARCH_MXC
5082c1764efSP.V.Suresh 	/* Enable cache snooping */
5092c1764efSP.V.Suresh 	esdhc_write32(&regs->scr, 0x00000040);
51016e43f35SBenoît Thébaudeau #endif
5112c1764efSP.V.Suresh 
512a61da72bSDirk Behme 	esdhc_setbits32(&regs->sysctl, SYSCTL_HCKEN | SYSCTL_IPGEN);
51350586ef2SAndy Fleming 
51450586ef2SAndy Fleming 	/* Set the initial clock speed */
5154a6ee172SJerry Huang 	mmc_set_clock(mmc, 400000);
51650586ef2SAndy Fleming 
51750586ef2SAndy Fleming 	/* Disable the BRR and BWR bits in IRQSTAT */
518c67bee14SStefano Babic 	esdhc_clrbits32(&regs->irqstaten, IRQSTATEN_BRR | IRQSTATEN_BWR);
51950586ef2SAndy Fleming 
52050586ef2SAndy Fleming 	/* Put the PROCTL reg back to the default */
521c67bee14SStefano Babic 	esdhc_write32(&regs->proctl, PROCTL_INIT);
52250586ef2SAndy Fleming 
523c67bee14SStefano Babic 	/* Set timout to the maximum value */
524c67bee14SStefano Babic 	esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, 14 << 16);
525c67bee14SStefano Babic 
526d48d2e21SThierry Reding 	return 0;
52750586ef2SAndy Fleming }
52850586ef2SAndy Fleming 
529d48d2e21SThierry Reding static int esdhc_getcd(struct mmc *mmc)
530d48d2e21SThierry Reding {
53193bfd616SPantelis Antoniou 	struct fsl_esdhc_cfg *cfg = mmc->priv;
532d48d2e21SThierry Reding 	struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
533d48d2e21SThierry Reding 	int timeout = 1000;
534d48d2e21SThierry Reding 
535f7e27cc5SHaijun.Zhang #ifdef CONFIG_ESDHC_DETECT_QUIRK
536f7e27cc5SHaijun.Zhang 	if (CONFIG_ESDHC_DETECT_QUIRK)
537f7e27cc5SHaijun.Zhang 		return 1;
538f7e27cc5SHaijun.Zhang #endif
539d48d2e21SThierry Reding 	while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_CINS) && --timeout)
540d48d2e21SThierry Reding 		udelay(1000);
541d48d2e21SThierry Reding 
542d48d2e21SThierry Reding 	return timeout > 0;
543c67bee14SStefano Babic }
544c67bee14SStefano Babic 
54548bb3bb5SJerry Huang static void esdhc_reset(struct fsl_esdhc *regs)
54648bb3bb5SJerry Huang {
54748bb3bb5SJerry Huang 	unsigned long timeout = 100; /* wait max 100 ms */
54848bb3bb5SJerry Huang 
54948bb3bb5SJerry Huang 	/* reset the controller */
550a61da72bSDirk Behme 	esdhc_setbits32(&regs->sysctl, SYSCTL_RSTA);
55148bb3bb5SJerry Huang 
55248bb3bb5SJerry Huang 	/* hardware clears the bit when it is done */
55348bb3bb5SJerry Huang 	while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTA) && --timeout)
55448bb3bb5SJerry Huang 		udelay(1000);
55548bb3bb5SJerry Huang 	if (!timeout)
55648bb3bb5SJerry Huang 		printf("MMC/SD: Reset never completed.\n");
55748bb3bb5SJerry Huang }
55848bb3bb5SJerry Huang 
559ab769f22SPantelis Antoniou static const struct mmc_ops esdhc_ops = {
560ab769f22SPantelis Antoniou 	.send_cmd	= esdhc_send_cmd,
561ab769f22SPantelis Antoniou 	.set_ios	= esdhc_set_ios,
562ab769f22SPantelis Antoniou 	.init		= esdhc_init,
563ab769f22SPantelis Antoniou 	.getcd		= esdhc_getcd,
564ab769f22SPantelis Antoniou };
565ab769f22SPantelis Antoniou 
566c67bee14SStefano Babic int fsl_esdhc_initialize(bd_t *bis, struct fsl_esdhc_cfg *cfg)
56750586ef2SAndy Fleming {
568c67bee14SStefano Babic 	struct fsl_esdhc *regs;
56950586ef2SAndy Fleming 	struct mmc *mmc;
570030955c2SLi Yang 	u32 caps, voltage_caps;
57150586ef2SAndy Fleming 
572c67bee14SStefano Babic 	if (!cfg)
573c67bee14SStefano Babic 		return -1;
574c67bee14SStefano Babic 
575c67bee14SStefano Babic 	regs = (struct fsl_esdhc *)cfg->esdhc_base;
576c67bee14SStefano Babic 
57748bb3bb5SJerry Huang 	/* First reset the eSDHC controller */
57848bb3bb5SJerry Huang 	esdhc_reset(regs);
57948bb3bb5SJerry Huang 
580975324a7SJerry Huang 	esdhc_setbits32(&regs->sysctl, SYSCTL_PEREN | SYSCTL_HCKEN
581975324a7SJerry Huang 				| SYSCTL_IPGEN | SYSCTL_CKEN);
582975324a7SJerry Huang 
583a3d6e386SYe.Li 	writel(SDHCI_IRQ_EN_BITS, &regs->irqstaten);
58493bfd616SPantelis Antoniou 	memset(&cfg->cfg, 0, sizeof(cfg->cfg));
58593bfd616SPantelis Antoniou 
586030955c2SLi Yang 	voltage_caps = 0;
58719060bd8SWang Huan 	caps = esdhc_read32(&regs->hostcapblt);
5883b4456ecSRoy Zang 
5893b4456ecSRoy Zang #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC135
5903b4456ecSRoy Zang 	caps = caps & ~(ESDHC_HOSTCAPBLT_SRS |
5913b4456ecSRoy Zang 			ESDHC_HOSTCAPBLT_VS18 | ESDHC_HOSTCAPBLT_VS30);
5923b4456ecSRoy Zang #endif
593ef38f3ffSHaijun.Zhang 
594ef38f3ffSHaijun.Zhang /* T4240 host controller capabilities register should have VS33 bit */
595ef38f3ffSHaijun.Zhang #ifdef CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
596ef38f3ffSHaijun.Zhang 	caps = caps | ESDHC_HOSTCAPBLT_VS33;
597ef38f3ffSHaijun.Zhang #endif
598ef38f3ffSHaijun.Zhang 
59950586ef2SAndy Fleming 	if (caps & ESDHC_HOSTCAPBLT_VS18)
600030955c2SLi Yang 		voltage_caps |= MMC_VDD_165_195;
60150586ef2SAndy Fleming 	if (caps & ESDHC_HOSTCAPBLT_VS30)
602030955c2SLi Yang 		voltage_caps |= MMC_VDD_29_30 | MMC_VDD_30_31;
60350586ef2SAndy Fleming 	if (caps & ESDHC_HOSTCAPBLT_VS33)
604030955c2SLi Yang 		voltage_caps |= MMC_VDD_32_33 | MMC_VDD_33_34;
605030955c2SLi Yang 
60693bfd616SPantelis Antoniou 	cfg->cfg.name = "FSL_SDHC";
60793bfd616SPantelis Antoniou 	cfg->cfg.ops = &esdhc_ops;
608030955c2SLi Yang #ifdef CONFIG_SYS_SD_VOLTAGE
60993bfd616SPantelis Antoniou 	cfg->cfg.voltages = CONFIG_SYS_SD_VOLTAGE;
610030955c2SLi Yang #else
61193bfd616SPantelis Antoniou 	cfg->cfg.voltages = MMC_VDD_32_33 | MMC_VDD_33_34;
612030955c2SLi Yang #endif
61393bfd616SPantelis Antoniou 	if ((cfg->cfg.voltages & voltage_caps) == 0) {
614030955c2SLi Yang 		printf("voltage not supported by controller\n");
615030955c2SLi Yang 		return -1;
616030955c2SLi Yang 	}
61750586ef2SAndy Fleming 
61893bfd616SPantelis Antoniou 	cfg->cfg.host_caps = MMC_MODE_4BIT | MMC_MODE_8BIT | MMC_MODE_HC;
61950586ef2SAndy Fleming 
620aad4659aSAbbas Raza 	if (cfg->max_bus_width > 0) {
621aad4659aSAbbas Raza 		if (cfg->max_bus_width < 8)
62293bfd616SPantelis Antoniou 			cfg->cfg.host_caps &= ~MMC_MODE_8BIT;
623aad4659aSAbbas Raza 		if (cfg->max_bus_width < 4)
62493bfd616SPantelis Antoniou 			cfg->cfg.host_caps &= ~MMC_MODE_4BIT;
625aad4659aSAbbas Raza 	}
626aad4659aSAbbas Raza 
62750586ef2SAndy Fleming 	if (caps & ESDHC_HOSTCAPBLT_HSS)
62893bfd616SPantelis Antoniou 		cfg->cfg.host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS;
62950586ef2SAndy Fleming 
630d47e3d27SHaijun.Zhang #ifdef CONFIG_ESDHC_DETECT_8_BIT_QUIRK
631d47e3d27SHaijun.Zhang 	if (CONFIG_ESDHC_DETECT_8_BIT_QUIRK)
63293bfd616SPantelis Antoniou 		cfg->cfg.host_caps &= ~MMC_MODE_8BIT;
633d47e3d27SHaijun.Zhang #endif
634d47e3d27SHaijun.Zhang 
63593bfd616SPantelis Antoniou 	cfg->cfg.f_min = 400000;
63621008ad6STom Rini 	cfg->cfg.f_max = min(cfg->sdhc_clk, (u32)52000000);
63750586ef2SAndy Fleming 
63893bfd616SPantelis Antoniou 	cfg->cfg.b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
63993bfd616SPantelis Antoniou 
64093bfd616SPantelis Antoniou 	mmc = mmc_create(&cfg->cfg, cfg);
64193bfd616SPantelis Antoniou 	if (mmc == NULL)
64293bfd616SPantelis Antoniou 		return -1;
64350586ef2SAndy Fleming 
64450586ef2SAndy Fleming 	return 0;
64550586ef2SAndy Fleming }
64650586ef2SAndy Fleming 
64750586ef2SAndy Fleming int fsl_esdhc_mmc_init(bd_t *bis)
64850586ef2SAndy Fleming {
649c67bee14SStefano Babic 	struct fsl_esdhc_cfg *cfg;
650c67bee14SStefano Babic 
65188227a1dSFabio Estevam 	cfg = calloc(sizeof(struct fsl_esdhc_cfg), 1);
652c67bee14SStefano Babic 	cfg->esdhc_base = CONFIG_SYS_FSL_ESDHC_ADDR;
653e9adeca3SSimon Glass 	cfg->sdhc_clk = gd->arch.sdhc_clk;
654c67bee14SStefano Babic 	return fsl_esdhc_initialize(bis, cfg);
65550586ef2SAndy Fleming }
656b33433a6SAnton Vorontsov 
657c67bee14SStefano Babic #ifdef CONFIG_OF_LIBFDT
658b33433a6SAnton Vorontsov void fdt_fixup_esdhc(void *blob, bd_t *bd)
659b33433a6SAnton Vorontsov {
660b33433a6SAnton Vorontsov 	const char *compat = "fsl,esdhc";
661b33433a6SAnton Vorontsov 
662a6da8b81SChenhui Zhao #ifdef CONFIG_FSL_ESDHC_PIN_MUX
663b33433a6SAnton Vorontsov 	if (!hwconfig("esdhc")) {
664a6da8b81SChenhui Zhao 		do_fixup_by_compat(blob, compat, "status", "disabled",
665a6da8b81SChenhui Zhao 				8 + 1, 1);
666a6da8b81SChenhui Zhao 		return;
667b33433a6SAnton Vorontsov 	}
668a6da8b81SChenhui Zhao #endif
669b33433a6SAnton Vorontsov 
670b33433a6SAnton Vorontsov 	do_fixup_by_compat_u32(blob, compat, "clock-frequency",
671e9adeca3SSimon Glass 			       gd->arch.sdhc_clk, 1);
672a6da8b81SChenhui Zhao 
673a6da8b81SChenhui Zhao 	do_fixup_by_compat(blob, compat, "status", "okay",
674a6da8b81SChenhui Zhao 			   4 + 1, 1);
675b33433a6SAnton Vorontsov }
676c67bee14SStefano Babic #endif
677