xref: /rk3399_rockchip-uboot/drivers/mmc/fsl_esdhc.c (revision e9adeca3fc4fd9b353f2514daa7d799076ae079c)
150586ef2SAndy Fleming /*
2d621da00SJerry Huang  * Copyright 2007, 2010-2011 Freescale Semiconductor, Inc
350586ef2SAndy Fleming  * Andy Fleming
450586ef2SAndy Fleming  *
550586ef2SAndy Fleming  * Based vaguely on the pxa mmc code:
650586ef2SAndy Fleming  * (C) Copyright 2003
750586ef2SAndy Fleming  * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
850586ef2SAndy Fleming  *
950586ef2SAndy Fleming  * See file CREDITS for list of people who contributed to this
1050586ef2SAndy Fleming  * project.
1150586ef2SAndy Fleming  *
1250586ef2SAndy Fleming  * This program is free software; you can redistribute it and/or
1350586ef2SAndy Fleming  * modify it under the terms of the GNU General Public License as
1450586ef2SAndy Fleming  * published by the Free Software Foundation; either version 2 of
1550586ef2SAndy Fleming  * the License, or (at your option) any later version.
1650586ef2SAndy Fleming  *
1750586ef2SAndy Fleming  * This program is distributed in the hope that it will be useful,
1850586ef2SAndy Fleming  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1950586ef2SAndy Fleming  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
2050586ef2SAndy Fleming  * GNU General Public License for more details.
2150586ef2SAndy Fleming  *
2250586ef2SAndy Fleming  * You should have received a copy of the GNU General Public License
2350586ef2SAndy Fleming  * along with this program; if not, write to the Free Software
2450586ef2SAndy Fleming  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
2550586ef2SAndy Fleming  * MA 02111-1307 USA
2650586ef2SAndy Fleming  */
2750586ef2SAndy Fleming 
2850586ef2SAndy Fleming #include <config.h>
2950586ef2SAndy Fleming #include <common.h>
3050586ef2SAndy Fleming #include <command.h>
31b33433a6SAnton Vorontsov #include <hwconfig.h>
3250586ef2SAndy Fleming #include <mmc.h>
3350586ef2SAndy Fleming #include <part.h>
3450586ef2SAndy Fleming #include <malloc.h>
3550586ef2SAndy Fleming #include <mmc.h>
3650586ef2SAndy Fleming #include <fsl_esdhc.h>
37b33433a6SAnton Vorontsov #include <fdt_support.h>
3850586ef2SAndy Fleming #include <asm/io.h>
3950586ef2SAndy Fleming 
4050586ef2SAndy Fleming DECLARE_GLOBAL_DATA_PTR;
4150586ef2SAndy Fleming 
4250586ef2SAndy Fleming struct fsl_esdhc {
4350586ef2SAndy Fleming 	uint	dsaddr;
4450586ef2SAndy Fleming 	uint	blkattr;
4550586ef2SAndy Fleming 	uint	cmdarg;
4650586ef2SAndy Fleming 	uint	xfertyp;
4750586ef2SAndy Fleming 	uint	cmdrsp0;
4850586ef2SAndy Fleming 	uint	cmdrsp1;
4950586ef2SAndy Fleming 	uint	cmdrsp2;
5050586ef2SAndy Fleming 	uint	cmdrsp3;
5150586ef2SAndy Fleming 	uint	datport;
5250586ef2SAndy Fleming 	uint	prsstat;
5350586ef2SAndy Fleming 	uint	proctl;
5450586ef2SAndy Fleming 	uint	sysctl;
5550586ef2SAndy Fleming 	uint	irqstat;
5650586ef2SAndy Fleming 	uint	irqstaten;
5750586ef2SAndy Fleming 	uint	irqsigen;
5850586ef2SAndy Fleming 	uint	autoc12err;
5950586ef2SAndy Fleming 	uint	hostcapblt;
6050586ef2SAndy Fleming 	uint	wml;
614692708dSJason Liu 	uint    mixctrl;
624692708dSJason Liu 	char    reserved1[4];
6350586ef2SAndy Fleming 	uint	fevt;
6450586ef2SAndy Fleming 	char	reserved2[168];
6550586ef2SAndy Fleming 	uint	hostver;
6650586ef2SAndy Fleming 	char	reserved3[780];
6750586ef2SAndy Fleming 	uint	scr;
6850586ef2SAndy Fleming };
6950586ef2SAndy Fleming 
7050586ef2SAndy Fleming /* Return the XFERTYP flags for a given command and data packet */
71eafa90a1SKim Phillips static uint esdhc_xfertyp(struct mmc_cmd *cmd, struct mmc_data *data)
7250586ef2SAndy Fleming {
7350586ef2SAndy Fleming 	uint xfertyp = 0;
7450586ef2SAndy Fleming 
7550586ef2SAndy Fleming 	if (data) {
7677c1458dSDipen Dudhat 		xfertyp |= XFERTYP_DPSEL;
7777c1458dSDipen Dudhat #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
7877c1458dSDipen Dudhat 		xfertyp |= XFERTYP_DMAEN;
7977c1458dSDipen Dudhat #endif
8050586ef2SAndy Fleming 		if (data->blocks > 1) {
8150586ef2SAndy Fleming 			xfertyp |= XFERTYP_MSBSEL;
8250586ef2SAndy Fleming 			xfertyp |= XFERTYP_BCEN;
83d621da00SJerry Huang #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
84d621da00SJerry Huang 			xfertyp |= XFERTYP_AC12EN;
85d621da00SJerry Huang #endif
8650586ef2SAndy Fleming 		}
8750586ef2SAndy Fleming 
8850586ef2SAndy Fleming 		if (data->flags & MMC_DATA_READ)
8950586ef2SAndy Fleming 			xfertyp |= XFERTYP_DTDSEL;
9050586ef2SAndy Fleming 	}
9150586ef2SAndy Fleming 
9250586ef2SAndy Fleming 	if (cmd->resp_type & MMC_RSP_CRC)
9350586ef2SAndy Fleming 		xfertyp |= XFERTYP_CCCEN;
9450586ef2SAndy Fleming 	if (cmd->resp_type & MMC_RSP_OPCODE)
9550586ef2SAndy Fleming 		xfertyp |= XFERTYP_CICEN;
9650586ef2SAndy Fleming 	if (cmd->resp_type & MMC_RSP_136)
9750586ef2SAndy Fleming 		xfertyp |= XFERTYP_RSPTYP_136;
9850586ef2SAndy Fleming 	else if (cmd->resp_type & MMC_RSP_BUSY)
9950586ef2SAndy Fleming 		xfertyp |= XFERTYP_RSPTYP_48_BUSY;
10050586ef2SAndy Fleming 	else if (cmd->resp_type & MMC_RSP_PRESENT)
10150586ef2SAndy Fleming 		xfertyp |= XFERTYP_RSPTYP_48;
10250586ef2SAndy Fleming 
1034571de33SJason Liu #ifdef CONFIG_MX53
1044571de33SJason Liu 	if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
1054571de33SJason Liu 		xfertyp |= XFERTYP_CMDTYP_ABORT;
1064571de33SJason Liu #endif
10750586ef2SAndy Fleming 	return XFERTYP_CMD(cmd->cmdidx) | xfertyp;
10850586ef2SAndy Fleming }
10950586ef2SAndy Fleming 
11077c1458dSDipen Dudhat #ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
11177c1458dSDipen Dudhat /*
11277c1458dSDipen Dudhat  * PIO Read/Write Mode reduce the performace as DMA is not used in this mode.
11377c1458dSDipen Dudhat  */
1147b43db92SWolfgang Denk static void
11577c1458dSDipen Dudhat esdhc_pio_read_write(struct mmc *mmc, struct mmc_data *data)
11677c1458dSDipen Dudhat {
1178eee2bd7SIra Snyder 	struct fsl_esdhc_cfg *cfg = mmc->priv;
1188eee2bd7SIra Snyder 	struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
11977c1458dSDipen Dudhat 	uint blocks;
12077c1458dSDipen Dudhat 	char *buffer;
12177c1458dSDipen Dudhat 	uint databuf;
12277c1458dSDipen Dudhat 	uint size;
12377c1458dSDipen Dudhat 	uint irqstat;
12477c1458dSDipen Dudhat 	uint timeout;
12577c1458dSDipen Dudhat 
12677c1458dSDipen Dudhat 	if (data->flags & MMC_DATA_READ) {
12777c1458dSDipen Dudhat 		blocks = data->blocks;
12877c1458dSDipen Dudhat 		buffer = data->dest;
12977c1458dSDipen Dudhat 		while (blocks) {
13077c1458dSDipen Dudhat 			timeout = PIO_TIMEOUT;
13177c1458dSDipen Dudhat 			size = data->blocksize;
13277c1458dSDipen Dudhat 			irqstat = esdhc_read32(&regs->irqstat);
13377c1458dSDipen Dudhat 			while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BREN)
13477c1458dSDipen Dudhat 				&& --timeout);
13577c1458dSDipen Dudhat 			if (timeout <= 0) {
13677c1458dSDipen Dudhat 				printf("\nData Read Failed in PIO Mode.");
1377b43db92SWolfgang Denk 				return;
13877c1458dSDipen Dudhat 			}
13977c1458dSDipen Dudhat 			while (size && (!(irqstat & IRQSTAT_TC))) {
14077c1458dSDipen Dudhat 				udelay(100); /* Wait before last byte transfer complete */
14177c1458dSDipen Dudhat 				irqstat = esdhc_read32(&regs->irqstat);
14277c1458dSDipen Dudhat 				databuf = in_le32(&regs->datport);
14377c1458dSDipen Dudhat 				*((uint *)buffer) = databuf;
14477c1458dSDipen Dudhat 				buffer += 4;
14577c1458dSDipen Dudhat 				size -= 4;
14677c1458dSDipen Dudhat 			}
14777c1458dSDipen Dudhat 			blocks--;
14877c1458dSDipen Dudhat 		}
14977c1458dSDipen Dudhat 	} else {
15077c1458dSDipen Dudhat 		blocks = data->blocks;
1517b43db92SWolfgang Denk 		buffer = (char *)data->src;
15277c1458dSDipen Dudhat 		while (blocks) {
15377c1458dSDipen Dudhat 			timeout = PIO_TIMEOUT;
15477c1458dSDipen Dudhat 			size = data->blocksize;
15577c1458dSDipen Dudhat 			irqstat = esdhc_read32(&regs->irqstat);
15677c1458dSDipen Dudhat 			while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BWEN)
15777c1458dSDipen Dudhat 				&& --timeout);
15877c1458dSDipen Dudhat 			if (timeout <= 0) {
15977c1458dSDipen Dudhat 				printf("\nData Write Failed in PIO Mode.");
1607b43db92SWolfgang Denk 				return;
16177c1458dSDipen Dudhat 			}
16277c1458dSDipen Dudhat 			while (size && (!(irqstat & IRQSTAT_TC))) {
16377c1458dSDipen Dudhat 				udelay(100); /* Wait before last byte transfer complete */
16477c1458dSDipen Dudhat 				databuf = *((uint *)buffer);
16577c1458dSDipen Dudhat 				buffer += 4;
16677c1458dSDipen Dudhat 				size -= 4;
16777c1458dSDipen Dudhat 				irqstat = esdhc_read32(&regs->irqstat);
16877c1458dSDipen Dudhat 				out_le32(&regs->datport, databuf);
16977c1458dSDipen Dudhat 			}
17077c1458dSDipen Dudhat 			blocks--;
17177c1458dSDipen Dudhat 		}
17277c1458dSDipen Dudhat 	}
17377c1458dSDipen Dudhat }
17477c1458dSDipen Dudhat #endif
17577c1458dSDipen Dudhat 
17650586ef2SAndy Fleming static int esdhc_setup_data(struct mmc *mmc, struct mmc_data *data)
17750586ef2SAndy Fleming {
17850586ef2SAndy Fleming 	int timeout;
179c67bee14SStefano Babic 	struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
180c67bee14SStefano Babic 	struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
1817b43db92SWolfgang Denk #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
1827b43db92SWolfgang Denk 	uint wml_value;
18350586ef2SAndy Fleming 
18450586ef2SAndy Fleming 	wml_value = data->blocksize/4;
18550586ef2SAndy Fleming 
18650586ef2SAndy Fleming 	if (data->flags & MMC_DATA_READ) {
18732c8cfb2SPriyanka Jain 		if (wml_value > WML_RD_WML_MAX)
18832c8cfb2SPriyanka Jain 			wml_value = WML_RD_WML_MAX_VAL;
18950586ef2SAndy Fleming 
190ab467c51SRoy Zang 		esdhc_clrsetbits32(&regs->wml, WML_RD_WML_MASK, wml_value);
191c67bee14SStefano Babic 		esdhc_write32(&regs->dsaddr, (u32)data->dest);
19250586ef2SAndy Fleming 	} else {
193e576bd90SEric Nelson 		flush_dcache_range((ulong)data->src,
194e576bd90SEric Nelson 				   (ulong)data->src+data->blocks
195e576bd90SEric Nelson 					 *data->blocksize);
196e576bd90SEric Nelson 
19732c8cfb2SPriyanka Jain 		if (wml_value > WML_WR_WML_MAX)
19832c8cfb2SPriyanka Jain 			wml_value = WML_WR_WML_MAX_VAL;
199c67bee14SStefano Babic 		if ((esdhc_read32(&regs->prsstat) & PRSSTAT_WPSPL) == 0) {
20050586ef2SAndy Fleming 			printf("\nThe SD card is locked. Can not write to a locked card.\n\n");
20150586ef2SAndy Fleming 			return TIMEOUT;
20250586ef2SAndy Fleming 		}
203ab467c51SRoy Zang 
204ab467c51SRoy Zang 		esdhc_clrsetbits32(&regs->wml, WML_WR_WML_MASK,
205ab467c51SRoy Zang 					wml_value << 16);
206c67bee14SStefano Babic 		esdhc_write32(&regs->dsaddr, (u32)data->src);
20750586ef2SAndy Fleming 	}
2087b43db92SWolfgang Denk #else	/* CONFIG_SYS_FSL_ESDHC_USE_PIO */
2097b43db92SWolfgang Denk 	if (!(data->flags & MMC_DATA_READ)) {
2107b43db92SWolfgang Denk 		if ((esdhc_read32(&regs->prsstat) & PRSSTAT_WPSPL) == 0) {
2117b43db92SWolfgang Denk 			printf("\nThe SD card is locked. "
2127b43db92SWolfgang Denk 				"Can not write to a locked card.\n\n");
2137b43db92SWolfgang Denk 			return TIMEOUT;
2147b43db92SWolfgang Denk 		}
2157b43db92SWolfgang Denk 		esdhc_write32(&regs->dsaddr, (u32)data->src);
2167b43db92SWolfgang Denk 	} else
2177b43db92SWolfgang Denk 		esdhc_write32(&regs->dsaddr, (u32)data->dest);
2187b43db92SWolfgang Denk #endif	/* CONFIG_SYS_FSL_ESDHC_USE_PIO */
21950586ef2SAndy Fleming 
220c67bee14SStefano Babic 	esdhc_write32(&regs->blkattr, data->blocks << 16 | data->blocksize);
22150586ef2SAndy Fleming 
22250586ef2SAndy Fleming 	/* Calculate the timeout period for data transactions */
223b71ea336SPriyanka Jain 	/*
224b71ea336SPriyanka Jain 	 * 1)Timeout period = (2^(timeout+13)) SD Clock cycles
225b71ea336SPriyanka Jain 	 * 2)Timeout period should be minimum 0.250sec as per SD Card spec
226b71ea336SPriyanka Jain 	 *  So, Number of SD Clock cycles for 0.25sec should be minimum
227b71ea336SPriyanka Jain 	 *		(SD Clock/sec * 0.25 sec) SD Clock cycles
228b71ea336SPriyanka Jain 	 *		= (mmc->tran_speed * 1/4) SD Clock cycles
229b71ea336SPriyanka Jain 	 * As 1) >=  2)
230b71ea336SPriyanka Jain 	 * => (2^(timeout+13)) >= mmc->tran_speed * 1/4
231b71ea336SPriyanka Jain 	 * Taking log2 both the sides
232b71ea336SPriyanka Jain 	 * => timeout + 13 >= log2(mmc->tran_speed/4)
233b71ea336SPriyanka Jain 	 * Rounding up to next power of 2
234b71ea336SPriyanka Jain 	 * => timeout + 13 = log2(mmc->tran_speed/4) + 1
235b71ea336SPriyanka Jain 	 * => timeout + 13 = fls(mmc->tran_speed/4)
236b71ea336SPriyanka Jain 	 */
237b71ea336SPriyanka Jain 	timeout = fls(mmc->tran_speed/4);
23850586ef2SAndy Fleming 	timeout -= 13;
23950586ef2SAndy Fleming 
24050586ef2SAndy Fleming 	if (timeout > 14)
24150586ef2SAndy Fleming 		timeout = 14;
24250586ef2SAndy Fleming 
24350586ef2SAndy Fleming 	if (timeout < 0)
24450586ef2SAndy Fleming 		timeout = 0;
24550586ef2SAndy Fleming 
2465103a03aSKumar Gala #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC_A001
2475103a03aSKumar Gala 	if ((timeout == 4) || (timeout == 8) || (timeout == 12))
2485103a03aSKumar Gala 		timeout++;
2495103a03aSKumar Gala #endif
2505103a03aSKumar Gala 
251c67bee14SStefano Babic 	esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, timeout << 16);
25250586ef2SAndy Fleming 
25350586ef2SAndy Fleming 	return 0;
25450586ef2SAndy Fleming }
25550586ef2SAndy Fleming 
256e576bd90SEric Nelson static void check_and_invalidate_dcache_range
257e576bd90SEric Nelson 	(struct mmc_cmd *cmd,
258e576bd90SEric Nelson 	 struct mmc_data *data) {
259e576bd90SEric Nelson 	unsigned start = (unsigned)data->dest ;
260e576bd90SEric Nelson 	unsigned size = roundup(ARCH_DMA_MINALIGN,
261e576bd90SEric Nelson 				data->blocks*data->blocksize);
262e576bd90SEric Nelson 	unsigned end = start+size ;
263e576bd90SEric Nelson 	invalidate_dcache_range(start, end);
264e576bd90SEric Nelson }
26550586ef2SAndy Fleming /*
26650586ef2SAndy Fleming  * Sends a command out on the bus.  Takes the mmc pointer,
26750586ef2SAndy Fleming  * a command pointer, and an optional data pointer.
26850586ef2SAndy Fleming  */
26950586ef2SAndy Fleming static int
27050586ef2SAndy Fleming esdhc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, struct mmc_data *data)
27150586ef2SAndy Fleming {
27250586ef2SAndy Fleming 	uint	xfertyp;
27350586ef2SAndy Fleming 	uint	irqstat;
274c67bee14SStefano Babic 	struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
275c67bee14SStefano Babic 	volatile struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
27650586ef2SAndy Fleming 
277d621da00SJerry Huang #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
278d621da00SJerry Huang 	if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
279d621da00SJerry Huang 		return 0;
280d621da00SJerry Huang #endif
281d621da00SJerry Huang 
282c67bee14SStefano Babic 	esdhc_write32(&regs->irqstat, -1);
28350586ef2SAndy Fleming 
28450586ef2SAndy Fleming 	sync();
28550586ef2SAndy Fleming 
28650586ef2SAndy Fleming 	/* Wait for the bus to be idle */
287c67bee14SStefano Babic 	while ((esdhc_read32(&regs->prsstat) & PRSSTAT_CICHB) ||
288c67bee14SStefano Babic 			(esdhc_read32(&regs->prsstat) & PRSSTAT_CIDHB))
289c67bee14SStefano Babic 		;
29050586ef2SAndy Fleming 
291c67bee14SStefano Babic 	while (esdhc_read32(&regs->prsstat) & PRSSTAT_DLA)
292c67bee14SStefano Babic 		;
29350586ef2SAndy Fleming 
29450586ef2SAndy Fleming 	/* Wait at least 8 SD clock cycles before the next command */
29550586ef2SAndy Fleming 	/*
29650586ef2SAndy Fleming 	 * Note: This is way more than 8 cycles, but 1ms seems to
29750586ef2SAndy Fleming 	 * resolve timing issues with some cards
29850586ef2SAndy Fleming 	 */
29950586ef2SAndy Fleming 	udelay(1000);
30050586ef2SAndy Fleming 
30150586ef2SAndy Fleming 	/* Set up for a data transfer if we have one */
30250586ef2SAndy Fleming 	if (data) {
30350586ef2SAndy Fleming 		int err;
30450586ef2SAndy Fleming 
30550586ef2SAndy Fleming 		err = esdhc_setup_data(mmc, data);
30650586ef2SAndy Fleming 		if(err)
30750586ef2SAndy Fleming 			return err;
30850586ef2SAndy Fleming 	}
30950586ef2SAndy Fleming 
31050586ef2SAndy Fleming 	/* Figure out the transfer arguments */
31150586ef2SAndy Fleming 	xfertyp = esdhc_xfertyp(cmd, data);
31250586ef2SAndy Fleming 
31350586ef2SAndy Fleming 	/* Send the command */
314c67bee14SStefano Babic 	esdhc_write32(&regs->cmdarg, cmd->cmdarg);
3154692708dSJason Liu #if defined(CONFIG_FSL_USDHC)
3164692708dSJason Liu 	esdhc_write32(&regs->mixctrl,
3174692708dSJason Liu 	(esdhc_read32(&regs->mixctrl) & 0xFFFFFF80) | (xfertyp & 0x7F));
3184692708dSJason Liu 	esdhc_write32(&regs->xfertyp, xfertyp & 0xFFFF0000);
3194692708dSJason Liu #else
320c67bee14SStefano Babic 	esdhc_write32(&regs->xfertyp, xfertyp);
3214692708dSJason Liu #endif
3227a5b8029SDirk Behme 
3237a5b8029SDirk Behme 	/* Mask all irqs */
3247a5b8029SDirk Behme 	esdhc_write32(&regs->irqsigen, 0);
3257a5b8029SDirk Behme 
32650586ef2SAndy Fleming 	/* Wait for the command to complete */
3277a5b8029SDirk Behme 	while (!(esdhc_read32(&regs->irqstat) & (IRQSTAT_CC | IRQSTAT_CTOE)))
328c67bee14SStefano Babic 		;
32950586ef2SAndy Fleming 
330e576bd90SEric Nelson 	if (data && (data->flags & MMC_DATA_READ))
331e576bd90SEric Nelson 		check_and_invalidate_dcache_range(cmd, data);
332e576bd90SEric Nelson 
333c67bee14SStefano Babic 	irqstat = esdhc_read32(&regs->irqstat);
334c67bee14SStefano Babic 	esdhc_write32(&regs->irqstat, irqstat);
33550586ef2SAndy Fleming 
3367a5b8029SDirk Behme 	/* Reset CMD and DATA portions on error */
3377a5b8029SDirk Behme 	if (irqstat & (CMD_ERR | IRQSTAT_CTOE)) {
3387a5b8029SDirk Behme 		esdhc_write32(&regs->sysctl, esdhc_read32(&regs->sysctl) |
3397a5b8029SDirk Behme 			      SYSCTL_RSTC);
3407a5b8029SDirk Behme 		while (esdhc_read32(&regs->sysctl) & SYSCTL_RSTC)
3417a5b8029SDirk Behme 			;
3427a5b8029SDirk Behme 
3437a5b8029SDirk Behme 		if (data) {
3447a5b8029SDirk Behme 			esdhc_write32(&regs->sysctl,
3457a5b8029SDirk Behme 				      esdhc_read32(&regs->sysctl) |
3467a5b8029SDirk Behme 				      SYSCTL_RSTD);
3477a5b8029SDirk Behme 			while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTD))
3487a5b8029SDirk Behme 				;
3497a5b8029SDirk Behme 		}
3507a5b8029SDirk Behme 	}
3517a5b8029SDirk Behme 
35250586ef2SAndy Fleming 	if (irqstat & CMD_ERR)
35350586ef2SAndy Fleming 		return COMM_ERR;
35450586ef2SAndy Fleming 
35550586ef2SAndy Fleming 	if (irqstat & IRQSTAT_CTOE)
35650586ef2SAndy Fleming 		return TIMEOUT;
35750586ef2SAndy Fleming 
3587a5b8029SDirk Behme 	/* Workaround for ESDHC errata ENGcm03648 */
3597a5b8029SDirk Behme 	if (!data && (cmd->resp_type & MMC_RSP_BUSY)) {
3607a5b8029SDirk Behme 		int timeout = 2500;
3617a5b8029SDirk Behme 
3627a5b8029SDirk Behme 		/* Poll on DATA0 line for cmd with busy signal for 250 ms */
3637a5b8029SDirk Behme 		while (timeout > 0 && !(esdhc_read32(&regs->prsstat) &
3647a5b8029SDirk Behme 					PRSSTAT_DAT0)) {
3657a5b8029SDirk Behme 			udelay(100);
3667a5b8029SDirk Behme 			timeout--;
3677a5b8029SDirk Behme 		}
3687a5b8029SDirk Behme 
3697a5b8029SDirk Behme 		if (timeout <= 0) {
3707a5b8029SDirk Behme 			printf("Timeout waiting for DAT0 to go high!\n");
3717a5b8029SDirk Behme 			return TIMEOUT;
3727a5b8029SDirk Behme 		}
3737a5b8029SDirk Behme 	}
3747a5b8029SDirk Behme 
37550586ef2SAndy Fleming 	/* Copy the response to the response buffer */
37650586ef2SAndy Fleming 	if (cmd->resp_type & MMC_RSP_136) {
37750586ef2SAndy Fleming 		u32 cmdrsp3, cmdrsp2, cmdrsp1, cmdrsp0;
37850586ef2SAndy Fleming 
379c67bee14SStefano Babic 		cmdrsp3 = esdhc_read32(&regs->cmdrsp3);
380c67bee14SStefano Babic 		cmdrsp2 = esdhc_read32(&regs->cmdrsp2);
381c67bee14SStefano Babic 		cmdrsp1 = esdhc_read32(&regs->cmdrsp1);
382c67bee14SStefano Babic 		cmdrsp0 = esdhc_read32(&regs->cmdrsp0);
383998be3ddSRabin Vincent 		cmd->response[0] = (cmdrsp3 << 8) | (cmdrsp2 >> 24);
384998be3ddSRabin Vincent 		cmd->response[1] = (cmdrsp2 << 8) | (cmdrsp1 >> 24);
385998be3ddSRabin Vincent 		cmd->response[2] = (cmdrsp1 << 8) | (cmdrsp0 >> 24);
386998be3ddSRabin Vincent 		cmd->response[3] = (cmdrsp0 << 8);
38750586ef2SAndy Fleming 	} else
388c67bee14SStefano Babic 		cmd->response[0] = esdhc_read32(&regs->cmdrsp0);
38950586ef2SAndy Fleming 
39050586ef2SAndy Fleming 	/* Wait until all of the blocks are transferred */
39150586ef2SAndy Fleming 	if (data) {
39277c1458dSDipen Dudhat #ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
39377c1458dSDipen Dudhat 		esdhc_pio_read_write(mmc, data);
39477c1458dSDipen Dudhat #else
39550586ef2SAndy Fleming 		do {
396c67bee14SStefano Babic 			irqstat = esdhc_read32(&regs->irqstat);
39750586ef2SAndy Fleming 
39850586ef2SAndy Fleming 			if (irqstat & IRQSTAT_DTOE)
39950586ef2SAndy Fleming 				return TIMEOUT;
40063fb5a7eSFrans Meulenbroeks 
40163fb5a7eSFrans Meulenbroeks 			if (irqstat & DATA_ERR)
40263fb5a7eSFrans Meulenbroeks 				return COMM_ERR;
40350586ef2SAndy Fleming 		} while (!(irqstat & IRQSTAT_TC) &&
404c67bee14SStefano Babic 				(esdhc_read32(&regs->prsstat) & PRSSTAT_DLA));
40577c1458dSDipen Dudhat #endif
40650586ef2SAndy Fleming 	}
40750586ef2SAndy Fleming 
408c67bee14SStefano Babic 	esdhc_write32(&regs->irqstat, -1);
40950586ef2SAndy Fleming 
41050586ef2SAndy Fleming 	return 0;
41150586ef2SAndy Fleming }
41250586ef2SAndy Fleming 
413eafa90a1SKim Phillips static void set_sysctl(struct mmc *mmc, uint clock)
41450586ef2SAndy Fleming {
41550586ef2SAndy Fleming 	int div, pre_div;
416c67bee14SStefano Babic 	struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
417c67bee14SStefano Babic 	volatile struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
418a2ac1b3aSBenoît Thébaudeau 	int sdhc_clk = cfg->sdhc_clk;
41950586ef2SAndy Fleming 	uint clk;
42050586ef2SAndy Fleming 
421c67bee14SStefano Babic 	if (clock < mmc->f_min)
422c67bee14SStefano Babic 		clock = mmc->f_min;
423c67bee14SStefano Babic 
42450586ef2SAndy Fleming 	if (sdhc_clk / 16 > clock) {
42550586ef2SAndy Fleming 		for (pre_div = 2; pre_div < 256; pre_div *= 2)
42650586ef2SAndy Fleming 			if ((sdhc_clk / pre_div) <= (clock * 16))
42750586ef2SAndy Fleming 				break;
42850586ef2SAndy Fleming 	} else
42950586ef2SAndy Fleming 		pre_div = 2;
43050586ef2SAndy Fleming 
43150586ef2SAndy Fleming 	for (div = 1; div <= 16; div++)
43250586ef2SAndy Fleming 		if ((sdhc_clk / (div * pre_div)) <= clock)
43350586ef2SAndy Fleming 			break;
43450586ef2SAndy Fleming 
43550586ef2SAndy Fleming 	pre_div >>= 1;
43650586ef2SAndy Fleming 	div -= 1;
43750586ef2SAndy Fleming 
43850586ef2SAndy Fleming 	clk = (pre_div << 8) | (div << 4);
43950586ef2SAndy Fleming 
440c67bee14SStefano Babic 	esdhc_clrbits32(&regs->sysctl, SYSCTL_CKEN);
441c67bee14SStefano Babic 
442c67bee14SStefano Babic 	esdhc_clrsetbits32(&regs->sysctl, SYSCTL_CLOCK_MASK, clk);
44350586ef2SAndy Fleming 
44450586ef2SAndy Fleming 	udelay(10000);
44550586ef2SAndy Fleming 
446cc4d1226SKumar Gala 	clk = SYSCTL_PEREN | SYSCTL_CKEN;
447c67bee14SStefano Babic 
448c67bee14SStefano Babic 	esdhc_setbits32(&regs->sysctl, clk);
44950586ef2SAndy Fleming }
45050586ef2SAndy Fleming 
45150586ef2SAndy Fleming static void esdhc_set_ios(struct mmc *mmc)
45250586ef2SAndy Fleming {
453c67bee14SStefano Babic 	struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
454c67bee14SStefano Babic 	struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
45550586ef2SAndy Fleming 
45650586ef2SAndy Fleming 	/* Set the clock speed */
45750586ef2SAndy Fleming 	set_sysctl(mmc, mmc->clock);
45850586ef2SAndy Fleming 
45950586ef2SAndy Fleming 	/* Set the bus width */
460c67bee14SStefano Babic 	esdhc_clrbits32(&regs->proctl, PROCTL_DTW_4 | PROCTL_DTW_8);
46150586ef2SAndy Fleming 
46250586ef2SAndy Fleming 	if (mmc->bus_width == 4)
463c67bee14SStefano Babic 		esdhc_setbits32(&regs->proctl, PROCTL_DTW_4);
46450586ef2SAndy Fleming 	else if (mmc->bus_width == 8)
465c67bee14SStefano Babic 		esdhc_setbits32(&regs->proctl, PROCTL_DTW_8);
466c67bee14SStefano Babic 
46750586ef2SAndy Fleming }
46850586ef2SAndy Fleming 
46950586ef2SAndy Fleming static int esdhc_init(struct mmc *mmc)
47050586ef2SAndy Fleming {
471c67bee14SStefano Babic 	struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
472c67bee14SStefano Babic 	struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
47350586ef2SAndy Fleming 	int timeout = 1000;
47450586ef2SAndy Fleming 
475c67bee14SStefano Babic 	/* Reset the entire host controller */
476c67bee14SStefano Babic 	esdhc_write32(&regs->sysctl, SYSCTL_RSTA);
477c67bee14SStefano Babic 
478c67bee14SStefano Babic 	/* Wait until the controller is available */
479c67bee14SStefano Babic 	while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTA) && --timeout)
480c67bee14SStefano Babic 		udelay(1000);
481c67bee14SStefano Babic 
48216e43f35SBenoît Thébaudeau #ifndef ARCH_MXC
4832c1764efSP.V.Suresh 	/* Enable cache snooping */
4842c1764efSP.V.Suresh 	esdhc_write32(&regs->scr, 0x00000040);
48516e43f35SBenoît Thébaudeau #endif
4862c1764efSP.V.Suresh 
487c67bee14SStefano Babic 	esdhc_write32(&regs->sysctl, SYSCTL_HCKEN | SYSCTL_IPGEN);
48850586ef2SAndy Fleming 
48950586ef2SAndy Fleming 	/* Set the initial clock speed */
4904a6ee172SJerry Huang 	mmc_set_clock(mmc, 400000);
49150586ef2SAndy Fleming 
49250586ef2SAndy Fleming 	/* Disable the BRR and BWR bits in IRQSTAT */
493c67bee14SStefano Babic 	esdhc_clrbits32(&regs->irqstaten, IRQSTATEN_BRR | IRQSTATEN_BWR);
49450586ef2SAndy Fleming 
49550586ef2SAndy Fleming 	/* Put the PROCTL reg back to the default */
496c67bee14SStefano Babic 	esdhc_write32(&regs->proctl, PROCTL_INIT);
49750586ef2SAndy Fleming 
498c67bee14SStefano Babic 	/* Set timout to the maximum value */
499c67bee14SStefano Babic 	esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, 14 << 16);
500c67bee14SStefano Babic 
501d48d2e21SThierry Reding 	return 0;
50250586ef2SAndy Fleming }
50350586ef2SAndy Fleming 
504d48d2e21SThierry Reding static int esdhc_getcd(struct mmc *mmc)
505d48d2e21SThierry Reding {
506d48d2e21SThierry Reding 	struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
507d48d2e21SThierry Reding 	struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
508d48d2e21SThierry Reding 	int timeout = 1000;
509d48d2e21SThierry Reding 
510d48d2e21SThierry Reding 	while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_CINS) && --timeout)
511d48d2e21SThierry Reding 		udelay(1000);
512d48d2e21SThierry Reding 
513d48d2e21SThierry Reding 	return timeout > 0;
514c67bee14SStefano Babic }
515c67bee14SStefano Babic 
51648bb3bb5SJerry Huang static void esdhc_reset(struct fsl_esdhc *regs)
51748bb3bb5SJerry Huang {
51848bb3bb5SJerry Huang 	unsigned long timeout = 100; /* wait max 100 ms */
51948bb3bb5SJerry Huang 
52048bb3bb5SJerry Huang 	/* reset the controller */
52148bb3bb5SJerry Huang 	esdhc_write32(&regs->sysctl, SYSCTL_RSTA);
52248bb3bb5SJerry Huang 
52348bb3bb5SJerry Huang 	/* hardware clears the bit when it is done */
52448bb3bb5SJerry Huang 	while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTA) && --timeout)
52548bb3bb5SJerry Huang 		udelay(1000);
52648bb3bb5SJerry Huang 	if (!timeout)
52748bb3bb5SJerry Huang 		printf("MMC/SD: Reset never completed.\n");
52848bb3bb5SJerry Huang }
52948bb3bb5SJerry Huang 
530c67bee14SStefano Babic int fsl_esdhc_initialize(bd_t *bis, struct fsl_esdhc_cfg *cfg)
53150586ef2SAndy Fleming {
532c67bee14SStefano Babic 	struct fsl_esdhc *regs;
53350586ef2SAndy Fleming 	struct mmc *mmc;
534030955c2SLi Yang 	u32 caps, voltage_caps;
53550586ef2SAndy Fleming 
536c67bee14SStefano Babic 	if (!cfg)
537c67bee14SStefano Babic 		return -1;
538c67bee14SStefano Babic 
53950586ef2SAndy Fleming 	mmc = malloc(sizeof(struct mmc));
54050586ef2SAndy Fleming 
5414692708dSJason Liu 	sprintf(mmc->name, "FSL_SDHC");
542c67bee14SStefano Babic 	regs = (struct fsl_esdhc *)cfg->esdhc_base;
543c67bee14SStefano Babic 
54448bb3bb5SJerry Huang 	/* First reset the eSDHC controller */
54548bb3bb5SJerry Huang 	esdhc_reset(regs);
54648bb3bb5SJerry Huang 
547975324a7SJerry Huang 	esdhc_setbits32(&regs->sysctl, SYSCTL_PEREN | SYSCTL_HCKEN
548975324a7SJerry Huang 				| SYSCTL_IPGEN | SYSCTL_CKEN);
549975324a7SJerry Huang 
550c67bee14SStefano Babic 	mmc->priv = cfg;
55150586ef2SAndy Fleming 	mmc->send_cmd = esdhc_send_cmd;
55250586ef2SAndy Fleming 	mmc->set_ios = esdhc_set_ios;
55350586ef2SAndy Fleming 	mmc->init = esdhc_init;
554d48d2e21SThierry Reding 	mmc->getcd = esdhc_getcd;
55550586ef2SAndy Fleming 
556030955c2SLi Yang 	voltage_caps = 0;
55750586ef2SAndy Fleming 	caps = regs->hostcapblt;
5583b4456ecSRoy Zang 
5593b4456ecSRoy Zang #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC135
5603b4456ecSRoy Zang 	caps = caps & ~(ESDHC_HOSTCAPBLT_SRS |
5613b4456ecSRoy Zang 			ESDHC_HOSTCAPBLT_VS18 | ESDHC_HOSTCAPBLT_VS30);
5623b4456ecSRoy Zang #endif
56350586ef2SAndy Fleming 	if (caps & ESDHC_HOSTCAPBLT_VS18)
564030955c2SLi Yang 		voltage_caps |= MMC_VDD_165_195;
56550586ef2SAndy Fleming 	if (caps & ESDHC_HOSTCAPBLT_VS30)
566030955c2SLi Yang 		voltage_caps |= MMC_VDD_29_30 | MMC_VDD_30_31;
56750586ef2SAndy Fleming 	if (caps & ESDHC_HOSTCAPBLT_VS33)
568030955c2SLi Yang 		voltage_caps |= MMC_VDD_32_33 | MMC_VDD_33_34;
569030955c2SLi Yang 
570030955c2SLi Yang #ifdef CONFIG_SYS_SD_VOLTAGE
571030955c2SLi Yang 	mmc->voltages = CONFIG_SYS_SD_VOLTAGE;
572030955c2SLi Yang #else
573030955c2SLi Yang 	mmc->voltages = MMC_VDD_32_33 | MMC_VDD_33_34;
574030955c2SLi Yang #endif
575030955c2SLi Yang 	if ((mmc->voltages & voltage_caps) == 0) {
576030955c2SLi Yang 		printf("voltage not supported by controller\n");
577030955c2SLi Yang 		return -1;
578030955c2SLi Yang 	}
57950586ef2SAndy Fleming 
580fb8302bfSShawn Guo 	mmc->host_caps = MMC_MODE_4BIT | MMC_MODE_8BIT | MMC_MODE_HC;
58150586ef2SAndy Fleming 
58250586ef2SAndy Fleming 	if (caps & ESDHC_HOSTCAPBLT_HSS)
58350586ef2SAndy Fleming 		mmc->host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS;
58450586ef2SAndy Fleming 
58550586ef2SAndy Fleming 	mmc->f_min = 400000;
586*e9adeca3SSimon Glass 	mmc->f_max = MIN(gd->arch.sdhc_clk, 52000000);
58750586ef2SAndy Fleming 
5881ed60d7aSFabio Estevam 	mmc->b_max = 0;
58950586ef2SAndy Fleming 	mmc_register(mmc);
59050586ef2SAndy Fleming 
59150586ef2SAndy Fleming 	return 0;
59250586ef2SAndy Fleming }
59350586ef2SAndy Fleming 
59450586ef2SAndy Fleming int fsl_esdhc_mmc_init(bd_t *bis)
59550586ef2SAndy Fleming {
596c67bee14SStefano Babic 	struct fsl_esdhc_cfg *cfg;
597c67bee14SStefano Babic 
598c67bee14SStefano Babic 	cfg = malloc(sizeof(struct fsl_esdhc_cfg));
599c67bee14SStefano Babic 	memset(cfg, 0, sizeof(struct fsl_esdhc_cfg));
600c67bee14SStefano Babic 	cfg->esdhc_base = CONFIG_SYS_FSL_ESDHC_ADDR;
601*e9adeca3SSimon Glass 	cfg->sdhc_clk = gd->arch.sdhc_clk;
602c67bee14SStefano Babic 	return fsl_esdhc_initialize(bis, cfg);
60350586ef2SAndy Fleming }
604b33433a6SAnton Vorontsov 
605c67bee14SStefano Babic #ifdef CONFIG_OF_LIBFDT
606b33433a6SAnton Vorontsov void fdt_fixup_esdhc(void *blob, bd_t *bd)
607b33433a6SAnton Vorontsov {
608b33433a6SAnton Vorontsov 	const char *compat = "fsl,esdhc";
609b33433a6SAnton Vorontsov 
610a6da8b81SChenhui Zhao #ifdef CONFIG_FSL_ESDHC_PIN_MUX
611b33433a6SAnton Vorontsov 	if (!hwconfig("esdhc")) {
612a6da8b81SChenhui Zhao 		do_fixup_by_compat(blob, compat, "status", "disabled",
613a6da8b81SChenhui Zhao 				8 + 1, 1);
614a6da8b81SChenhui Zhao 		return;
615b33433a6SAnton Vorontsov 	}
616a6da8b81SChenhui Zhao #endif
617b33433a6SAnton Vorontsov 
618b33433a6SAnton Vorontsov 	do_fixup_by_compat_u32(blob, compat, "clock-frequency",
619*e9adeca3SSimon Glass 			       gd->arch.sdhc_clk, 1);
620a6da8b81SChenhui Zhao 
621a6da8b81SChenhui Zhao 	do_fixup_by_compat(blob, compat, "status", "okay",
622a6da8b81SChenhui Zhao 			   4 + 1, 1);
623b33433a6SAnton Vorontsov }
624c67bee14SStefano Babic #endif
625