xref: /rk3399_rockchip-uboot/drivers/mmc/fsl_esdhc.c (revision e978a31b631ac40d786f80b4254c323dcc4e1a82)
150586ef2SAndy Fleming /*
2d621da00SJerry Huang  * Copyright 2007, 2010-2011 Freescale Semiconductor, Inc
350586ef2SAndy Fleming  * Andy Fleming
450586ef2SAndy Fleming  *
550586ef2SAndy Fleming  * Based vaguely on the pxa mmc code:
650586ef2SAndy Fleming  * (C) Copyright 2003
750586ef2SAndy Fleming  * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
850586ef2SAndy Fleming  *
91a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
1050586ef2SAndy Fleming  */
1150586ef2SAndy Fleming 
1250586ef2SAndy Fleming #include <config.h>
1350586ef2SAndy Fleming #include <common.h>
1450586ef2SAndy Fleming #include <command.h>
15b33433a6SAnton Vorontsov #include <hwconfig.h>
1650586ef2SAndy Fleming #include <mmc.h>
1750586ef2SAndy Fleming #include <part.h>
1850586ef2SAndy Fleming #include <malloc.h>
1950586ef2SAndy Fleming #include <mmc.h>
2050586ef2SAndy Fleming #include <fsl_esdhc.h>
21b33433a6SAnton Vorontsov #include <fdt_support.h>
2250586ef2SAndy Fleming #include <asm/io.h>
2350586ef2SAndy Fleming 
2450586ef2SAndy Fleming DECLARE_GLOBAL_DATA_PTR;
2550586ef2SAndy Fleming 
26a3d6e386SYe.Li #define SDHCI_IRQ_EN_BITS		(IRQSTATEN_CC | IRQSTATEN_TC | \
27a3d6e386SYe.Li 				IRQSTATEN_CINT | \
28a3d6e386SYe.Li 				IRQSTATEN_CTOE | IRQSTATEN_CCE | IRQSTATEN_CEBE | \
29a3d6e386SYe.Li 				IRQSTATEN_CIE | IRQSTATEN_DTOE | IRQSTATEN_DCE | \
30a3d6e386SYe.Li 				IRQSTATEN_DEBE | IRQSTATEN_BRR | IRQSTATEN_BWR | \
31a3d6e386SYe.Li 				IRQSTATEN_DINT)
32a3d6e386SYe.Li 
3350586ef2SAndy Fleming struct fsl_esdhc {
34511948b2SHaijun.Zhang 	uint    dsaddr;		/* SDMA system address register */
35511948b2SHaijun.Zhang 	uint    blkattr;	/* Block attributes register */
36511948b2SHaijun.Zhang 	uint    cmdarg;		/* Command argument register */
37511948b2SHaijun.Zhang 	uint    xfertyp;	/* Transfer type register */
38511948b2SHaijun.Zhang 	uint    cmdrsp0;	/* Command response 0 register */
39511948b2SHaijun.Zhang 	uint    cmdrsp1;	/* Command response 1 register */
40511948b2SHaijun.Zhang 	uint    cmdrsp2;	/* Command response 2 register */
41511948b2SHaijun.Zhang 	uint    cmdrsp3;	/* Command response 3 register */
42511948b2SHaijun.Zhang 	uint    datport;	/* Buffer data port register */
43511948b2SHaijun.Zhang 	uint    prsstat;	/* Present state register */
44511948b2SHaijun.Zhang 	uint    proctl;		/* Protocol control register */
45511948b2SHaijun.Zhang 	uint    sysctl;		/* System Control Register */
46511948b2SHaijun.Zhang 	uint    irqstat;	/* Interrupt status register */
47511948b2SHaijun.Zhang 	uint    irqstaten;	/* Interrupt status enable register */
48511948b2SHaijun.Zhang 	uint    irqsigen;	/* Interrupt signal enable register */
49511948b2SHaijun.Zhang 	uint    autoc12err;	/* Auto CMD error status register */
50511948b2SHaijun.Zhang 	uint    hostcapblt;	/* Host controller capabilities register */
51511948b2SHaijun.Zhang 	uint    wml;		/* Watermark level register */
52511948b2SHaijun.Zhang 	uint    mixctrl;	/* For USDHC */
53511948b2SHaijun.Zhang 	char    reserved1[4];	/* reserved */
54511948b2SHaijun.Zhang 	uint    fevt;		/* Force event register */
55511948b2SHaijun.Zhang 	uint    admaes;		/* ADMA error status register */
56511948b2SHaijun.Zhang 	uint    adsaddr;	/* ADMA system address register */
57f022d36eSOtavio Salvador 	char    reserved2[100];	/* reserved */
58f022d36eSOtavio Salvador 	uint    vendorspec;	/* Vendor Specific register */
59323aaaa1SPeng Fan 	char    reserved3[56];	/* reserved */
60511948b2SHaijun.Zhang 	uint    hostver;	/* Host controller version register */
61511948b2SHaijun.Zhang 	char    reserved4[4];	/* reserved */
62f022d36eSOtavio Salvador 	uint    dmaerraddr;	/* DMA error address register */
63511948b2SHaijun.Zhang 	char    reserved5[4];	/* reserved */
64f022d36eSOtavio Salvador 	uint    dmaerrattr;	/* DMA error attribute register */
65f022d36eSOtavio Salvador 	char    reserved6[4];	/* reserved */
66511948b2SHaijun.Zhang 	uint    hostcapblt2;	/* Host controller capabilities register 2 */
67f022d36eSOtavio Salvador 	char    reserved7[8];	/* reserved */
68511948b2SHaijun.Zhang 	uint    tcr;		/* Tuning control register */
69f022d36eSOtavio Salvador 	char    reserved8[28];	/* reserved */
70511948b2SHaijun.Zhang 	uint    sddirctl;	/* SD direction control register */
71f022d36eSOtavio Salvador 	char    reserved9[712];	/* reserved */
72511948b2SHaijun.Zhang 	uint    scr;		/* eSDHC control register */
7350586ef2SAndy Fleming };
7450586ef2SAndy Fleming 
7550586ef2SAndy Fleming /* Return the XFERTYP flags for a given command and data packet */
76eafa90a1SKim Phillips static uint esdhc_xfertyp(struct mmc_cmd *cmd, struct mmc_data *data)
7750586ef2SAndy Fleming {
7850586ef2SAndy Fleming 	uint xfertyp = 0;
7950586ef2SAndy Fleming 
8050586ef2SAndy Fleming 	if (data) {
8177c1458dSDipen Dudhat 		xfertyp |= XFERTYP_DPSEL;
8277c1458dSDipen Dudhat #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
8377c1458dSDipen Dudhat 		xfertyp |= XFERTYP_DMAEN;
8477c1458dSDipen Dudhat #endif
8550586ef2SAndy Fleming 		if (data->blocks > 1) {
8650586ef2SAndy Fleming 			xfertyp |= XFERTYP_MSBSEL;
8750586ef2SAndy Fleming 			xfertyp |= XFERTYP_BCEN;
88d621da00SJerry Huang #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
89d621da00SJerry Huang 			xfertyp |= XFERTYP_AC12EN;
90d621da00SJerry Huang #endif
9150586ef2SAndy Fleming 		}
9250586ef2SAndy Fleming 
9350586ef2SAndy Fleming 		if (data->flags & MMC_DATA_READ)
9450586ef2SAndy Fleming 			xfertyp |= XFERTYP_DTDSEL;
9550586ef2SAndy Fleming 	}
9650586ef2SAndy Fleming 
9750586ef2SAndy Fleming 	if (cmd->resp_type & MMC_RSP_CRC)
9850586ef2SAndy Fleming 		xfertyp |= XFERTYP_CCCEN;
9950586ef2SAndy Fleming 	if (cmd->resp_type & MMC_RSP_OPCODE)
10050586ef2SAndy Fleming 		xfertyp |= XFERTYP_CICEN;
10150586ef2SAndy Fleming 	if (cmd->resp_type & MMC_RSP_136)
10250586ef2SAndy Fleming 		xfertyp |= XFERTYP_RSPTYP_136;
10350586ef2SAndy Fleming 	else if (cmd->resp_type & MMC_RSP_BUSY)
10450586ef2SAndy Fleming 		xfertyp |= XFERTYP_RSPTYP_48_BUSY;
10550586ef2SAndy Fleming 	else if (cmd->resp_type & MMC_RSP_PRESENT)
10650586ef2SAndy Fleming 		xfertyp |= XFERTYP_RSPTYP_48;
10750586ef2SAndy Fleming 
1088b06460eSYangbo Lu #if defined(CONFIG_MX53) || defined(CONFIG_PPC_T4240) || \
109512bdbd4SShaohui Xie 	defined(CONFIG_LS102XA) || defined(CONFIG_FSL_LAYERSCAPE) || \
110512bdbd4SShaohui Xie 	defined(CONFIG_PPC_T4160)
1114571de33SJason Liu 	if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
1124571de33SJason Liu 		xfertyp |= XFERTYP_CMDTYP_ABORT;
1134571de33SJason Liu #endif
11450586ef2SAndy Fleming 	return XFERTYP_CMD(cmd->cmdidx) | xfertyp;
11550586ef2SAndy Fleming }
11650586ef2SAndy Fleming 
11777c1458dSDipen Dudhat #ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
11877c1458dSDipen Dudhat /*
11977c1458dSDipen Dudhat  * PIO Read/Write Mode reduce the performace as DMA is not used in this mode.
12077c1458dSDipen Dudhat  */
1217b43db92SWolfgang Denk static void
12277c1458dSDipen Dudhat esdhc_pio_read_write(struct mmc *mmc, struct mmc_data *data)
12377c1458dSDipen Dudhat {
1248eee2bd7SIra Snyder 	struct fsl_esdhc_cfg *cfg = mmc->priv;
1258eee2bd7SIra Snyder 	struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
12677c1458dSDipen Dudhat 	uint blocks;
12777c1458dSDipen Dudhat 	char *buffer;
12877c1458dSDipen Dudhat 	uint databuf;
12977c1458dSDipen Dudhat 	uint size;
13077c1458dSDipen Dudhat 	uint irqstat;
13177c1458dSDipen Dudhat 	uint timeout;
13277c1458dSDipen Dudhat 
13377c1458dSDipen Dudhat 	if (data->flags & MMC_DATA_READ) {
13477c1458dSDipen Dudhat 		blocks = data->blocks;
13577c1458dSDipen Dudhat 		buffer = data->dest;
13677c1458dSDipen Dudhat 		while (blocks) {
13777c1458dSDipen Dudhat 			timeout = PIO_TIMEOUT;
13877c1458dSDipen Dudhat 			size = data->blocksize;
13977c1458dSDipen Dudhat 			irqstat = esdhc_read32(&regs->irqstat);
14077c1458dSDipen Dudhat 			while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BREN)
14177c1458dSDipen Dudhat 				&& --timeout);
14277c1458dSDipen Dudhat 			if (timeout <= 0) {
14377c1458dSDipen Dudhat 				printf("\nData Read Failed in PIO Mode.");
1447b43db92SWolfgang Denk 				return;
14577c1458dSDipen Dudhat 			}
14677c1458dSDipen Dudhat 			while (size && (!(irqstat & IRQSTAT_TC))) {
14777c1458dSDipen Dudhat 				udelay(100); /* Wait before last byte transfer complete */
14877c1458dSDipen Dudhat 				irqstat = esdhc_read32(&regs->irqstat);
14977c1458dSDipen Dudhat 				databuf = in_le32(&regs->datport);
15077c1458dSDipen Dudhat 				*((uint *)buffer) = databuf;
15177c1458dSDipen Dudhat 				buffer += 4;
15277c1458dSDipen Dudhat 				size -= 4;
15377c1458dSDipen Dudhat 			}
15477c1458dSDipen Dudhat 			blocks--;
15577c1458dSDipen Dudhat 		}
15677c1458dSDipen Dudhat 	} else {
15777c1458dSDipen Dudhat 		blocks = data->blocks;
1587b43db92SWolfgang Denk 		buffer = (char *)data->src;
15977c1458dSDipen Dudhat 		while (blocks) {
16077c1458dSDipen Dudhat 			timeout = PIO_TIMEOUT;
16177c1458dSDipen Dudhat 			size = data->blocksize;
16277c1458dSDipen Dudhat 			irqstat = esdhc_read32(&regs->irqstat);
16377c1458dSDipen Dudhat 			while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BWEN)
16477c1458dSDipen Dudhat 				&& --timeout);
16577c1458dSDipen Dudhat 			if (timeout <= 0) {
16677c1458dSDipen Dudhat 				printf("\nData Write Failed in PIO Mode.");
1677b43db92SWolfgang Denk 				return;
16877c1458dSDipen Dudhat 			}
16977c1458dSDipen Dudhat 			while (size && (!(irqstat & IRQSTAT_TC))) {
17077c1458dSDipen Dudhat 				udelay(100); /* Wait before last byte transfer complete */
17177c1458dSDipen Dudhat 				databuf = *((uint *)buffer);
17277c1458dSDipen Dudhat 				buffer += 4;
17377c1458dSDipen Dudhat 				size -= 4;
17477c1458dSDipen Dudhat 				irqstat = esdhc_read32(&regs->irqstat);
17577c1458dSDipen Dudhat 				out_le32(&regs->datport, databuf);
17677c1458dSDipen Dudhat 			}
17777c1458dSDipen Dudhat 			blocks--;
17877c1458dSDipen Dudhat 		}
17977c1458dSDipen Dudhat 	}
18077c1458dSDipen Dudhat }
18177c1458dSDipen Dudhat #endif
18277c1458dSDipen Dudhat 
18350586ef2SAndy Fleming static int esdhc_setup_data(struct mmc *mmc, struct mmc_data *data)
18450586ef2SAndy Fleming {
18550586ef2SAndy Fleming 	int timeout;
18693bfd616SPantelis Antoniou 	struct fsl_esdhc_cfg *cfg = mmc->priv;
187c67bee14SStefano Babic 	struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
1888ef0d5c4SYangbo Lu #ifdef CONFIG_FSL_LAYERSCAPE
1898b06460eSYangbo Lu 	dma_addr_t addr;
1908b06460eSYangbo Lu #endif
1917b43db92SWolfgang Denk 	uint wml_value;
19250586ef2SAndy Fleming 
19350586ef2SAndy Fleming 	wml_value = data->blocksize/4;
19450586ef2SAndy Fleming 
19550586ef2SAndy Fleming 	if (data->flags & MMC_DATA_READ) {
19632c8cfb2SPriyanka Jain 		if (wml_value > WML_RD_WML_MAX)
19732c8cfb2SPriyanka Jain 			wml_value = WML_RD_WML_MAX_VAL;
19850586ef2SAndy Fleming 
199ab467c51SRoy Zang 		esdhc_clrsetbits32(&regs->wml, WML_RD_WML_MASK, wml_value);
20071689776SYe.Li #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
2018ef0d5c4SYangbo Lu #ifdef CONFIG_FSL_LAYERSCAPE
2028b06460eSYangbo Lu 		addr = virt_to_phys((void *)(data->dest));
2038b06460eSYangbo Lu 		if (upper_32_bits(addr))
2048b06460eSYangbo Lu 			printf("Error found for upper 32 bits\n");
2058b06460eSYangbo Lu 		else
2068b06460eSYangbo Lu 			esdhc_write32(&regs->dsaddr, lower_32_bits(addr));
2078b06460eSYangbo Lu #else
208c67bee14SStefano Babic 		esdhc_write32(&regs->dsaddr, (u32)data->dest);
20971689776SYe.Li #endif
2108b06460eSYangbo Lu #endif
21150586ef2SAndy Fleming 	} else {
21271689776SYe.Li #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
213e576bd90SEric Nelson 		flush_dcache_range((ulong)data->src,
214e576bd90SEric Nelson 				   (ulong)data->src+data->blocks
215e576bd90SEric Nelson 					 *data->blocksize);
21671689776SYe.Li #endif
21732c8cfb2SPriyanka Jain 		if (wml_value > WML_WR_WML_MAX)
21832c8cfb2SPriyanka Jain 			wml_value = WML_WR_WML_MAX_VAL;
219c67bee14SStefano Babic 		if ((esdhc_read32(&regs->prsstat) & PRSSTAT_WPSPL) == 0) {
22050586ef2SAndy Fleming 			printf("\nThe SD card is locked. Can not write to a locked card.\n\n");
22150586ef2SAndy Fleming 			return TIMEOUT;
22250586ef2SAndy Fleming 		}
223ab467c51SRoy Zang 
224ab467c51SRoy Zang 		esdhc_clrsetbits32(&regs->wml, WML_WR_WML_MASK,
225ab467c51SRoy Zang 					wml_value << 16);
22671689776SYe.Li #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
2278ef0d5c4SYangbo Lu #ifdef CONFIG_FSL_LAYERSCAPE
2288b06460eSYangbo Lu 		addr = virt_to_phys((void *)(data->src));
2298b06460eSYangbo Lu 		if (upper_32_bits(addr))
2308b06460eSYangbo Lu 			printf("Error found for upper 32 bits\n");
2318b06460eSYangbo Lu 		else
2328b06460eSYangbo Lu 			esdhc_write32(&regs->dsaddr, lower_32_bits(addr));
2338b06460eSYangbo Lu #else
234c67bee14SStefano Babic 		esdhc_write32(&regs->dsaddr, (u32)data->src);
23571689776SYe.Li #endif
2368b06460eSYangbo Lu #endif
23750586ef2SAndy Fleming 	}
23850586ef2SAndy Fleming 
239c67bee14SStefano Babic 	esdhc_write32(&regs->blkattr, data->blocks << 16 | data->blocksize);
24050586ef2SAndy Fleming 
24150586ef2SAndy Fleming 	/* Calculate the timeout period for data transactions */
242b71ea336SPriyanka Jain 	/*
243b71ea336SPriyanka Jain 	 * 1)Timeout period = (2^(timeout+13)) SD Clock cycles
244b71ea336SPriyanka Jain 	 * 2)Timeout period should be minimum 0.250sec as per SD Card spec
245b71ea336SPriyanka Jain 	 *  So, Number of SD Clock cycles for 0.25sec should be minimum
246b71ea336SPriyanka Jain 	 *		(SD Clock/sec * 0.25 sec) SD Clock cycles
247fb823981SAndrew Gabbasov 	 *		= (mmc->clock * 1/4) SD Clock cycles
248b71ea336SPriyanka Jain 	 * As 1) >=  2)
249fb823981SAndrew Gabbasov 	 * => (2^(timeout+13)) >= mmc->clock * 1/4
250b71ea336SPriyanka Jain 	 * Taking log2 both the sides
251fb823981SAndrew Gabbasov 	 * => timeout + 13 >= log2(mmc->clock/4)
252b71ea336SPriyanka Jain 	 * Rounding up to next power of 2
253fb823981SAndrew Gabbasov 	 * => timeout + 13 = log2(mmc->clock/4) + 1
254fb823981SAndrew Gabbasov 	 * => timeout + 13 = fls(mmc->clock/4)
255*e978a31bSYangbo Lu 	 *
256*e978a31bSYangbo Lu 	 * However, the MMC spec "It is strongly recommended for hosts to
257*e978a31bSYangbo Lu 	 * implement more than 500ms timeout value even if the card
258*e978a31bSYangbo Lu 	 * indicates the 250ms maximum busy length."  Even the previous
259*e978a31bSYangbo Lu 	 * value of 300ms is known to be insufficient for some cards.
260*e978a31bSYangbo Lu 	 * So, we use
261*e978a31bSYangbo Lu 	 * => timeout + 13 = fls(mmc->clock/2)
262b71ea336SPriyanka Jain 	 */
263*e978a31bSYangbo Lu 	timeout = fls(mmc->clock/2);
26450586ef2SAndy Fleming 	timeout -= 13;
26550586ef2SAndy Fleming 
26650586ef2SAndy Fleming 	if (timeout > 14)
26750586ef2SAndy Fleming 		timeout = 14;
26850586ef2SAndy Fleming 
26950586ef2SAndy Fleming 	if (timeout < 0)
27050586ef2SAndy Fleming 		timeout = 0;
27150586ef2SAndy Fleming 
2725103a03aSKumar Gala #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC_A001
2735103a03aSKumar Gala 	if ((timeout == 4) || (timeout == 8) || (timeout == 12))
2745103a03aSKumar Gala 		timeout++;
2755103a03aSKumar Gala #endif
2765103a03aSKumar Gala 
2771336e2d3SHaijun.Zhang #ifdef ESDHCI_QUIRK_BROKEN_TIMEOUT_VALUE
2781336e2d3SHaijun.Zhang 	timeout = 0xE;
2791336e2d3SHaijun.Zhang #endif
280c67bee14SStefano Babic 	esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, timeout << 16);
28150586ef2SAndy Fleming 
28250586ef2SAndy Fleming 	return 0;
28350586ef2SAndy Fleming }
28450586ef2SAndy Fleming 
285e576bd90SEric Nelson static void check_and_invalidate_dcache_range
286e576bd90SEric Nelson 	(struct mmc_cmd *cmd,
287e576bd90SEric Nelson 	 struct mmc_data *data) {
2888ef0d5c4SYangbo Lu #ifdef CONFIG_FSL_LAYERSCAPE
2898b06460eSYangbo Lu 	unsigned start = 0;
2908b06460eSYangbo Lu #else
291e576bd90SEric Nelson 	unsigned start = (unsigned)data->dest ;
2928b06460eSYangbo Lu #endif
293e576bd90SEric Nelson 	unsigned size = roundup(ARCH_DMA_MINALIGN,
294e576bd90SEric Nelson 				data->blocks*data->blocksize);
295e576bd90SEric Nelson 	unsigned end = start+size ;
2968ef0d5c4SYangbo Lu #ifdef CONFIG_FSL_LAYERSCAPE
2978b06460eSYangbo Lu 	dma_addr_t addr;
2988b06460eSYangbo Lu 
2998b06460eSYangbo Lu 	addr = virt_to_phys((void *)(data->dest));
3008b06460eSYangbo Lu 	if (upper_32_bits(addr))
3018b06460eSYangbo Lu 		printf("Error found for upper 32 bits\n");
3028b06460eSYangbo Lu 	else
3038b06460eSYangbo Lu 		start = lower_32_bits(addr);
3048b06460eSYangbo Lu #endif
305e576bd90SEric Nelson 	invalidate_dcache_range(start, end);
306e576bd90SEric Nelson }
30710dc7771STom Rini 
30850586ef2SAndy Fleming /*
30950586ef2SAndy Fleming  * Sends a command out on the bus.  Takes the mmc pointer,
31050586ef2SAndy Fleming  * a command pointer, and an optional data pointer.
31150586ef2SAndy Fleming  */
31250586ef2SAndy Fleming static int
31350586ef2SAndy Fleming esdhc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, struct mmc_data *data)
31450586ef2SAndy Fleming {
3158a573022SAndrew Gabbasov 	int	err = 0;
31650586ef2SAndy Fleming 	uint	xfertyp;
31750586ef2SAndy Fleming 	uint	irqstat;
31893bfd616SPantelis Antoniou 	struct fsl_esdhc_cfg *cfg = mmc->priv;
319c67bee14SStefano Babic 	volatile struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
32050586ef2SAndy Fleming 
321d621da00SJerry Huang #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
322d621da00SJerry Huang 	if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
323d621da00SJerry Huang 		return 0;
324d621da00SJerry Huang #endif
325d621da00SJerry Huang 
326c67bee14SStefano Babic 	esdhc_write32(&regs->irqstat, -1);
32750586ef2SAndy Fleming 
32850586ef2SAndy Fleming 	sync();
32950586ef2SAndy Fleming 
33050586ef2SAndy Fleming 	/* Wait for the bus to be idle */
331c67bee14SStefano Babic 	while ((esdhc_read32(&regs->prsstat) & PRSSTAT_CICHB) ||
332c67bee14SStefano Babic 			(esdhc_read32(&regs->prsstat) & PRSSTAT_CIDHB))
333c67bee14SStefano Babic 		;
33450586ef2SAndy Fleming 
335c67bee14SStefano Babic 	while (esdhc_read32(&regs->prsstat) & PRSSTAT_DLA)
336c67bee14SStefano Babic 		;
33750586ef2SAndy Fleming 
33850586ef2SAndy Fleming 	/* Wait at least 8 SD clock cycles before the next command */
33950586ef2SAndy Fleming 	/*
34050586ef2SAndy Fleming 	 * Note: This is way more than 8 cycles, but 1ms seems to
34150586ef2SAndy Fleming 	 * resolve timing issues with some cards
34250586ef2SAndy Fleming 	 */
34350586ef2SAndy Fleming 	udelay(1000);
34450586ef2SAndy Fleming 
34550586ef2SAndy Fleming 	/* Set up for a data transfer if we have one */
34650586ef2SAndy Fleming 	if (data) {
34750586ef2SAndy Fleming 		err = esdhc_setup_data(mmc, data);
34850586ef2SAndy Fleming 		if(err)
34950586ef2SAndy Fleming 			return err;
3504683b220SPeng Fan 
3514683b220SPeng Fan 		if (data->flags & MMC_DATA_READ)
3524683b220SPeng Fan 			check_and_invalidate_dcache_range(cmd, data);
35350586ef2SAndy Fleming 	}
35450586ef2SAndy Fleming 
35550586ef2SAndy Fleming 	/* Figure out the transfer arguments */
35650586ef2SAndy Fleming 	xfertyp = esdhc_xfertyp(cmd, data);
35750586ef2SAndy Fleming 
35801b77353SAndrew Gabbasov 	/* Mask all irqs */
35901b77353SAndrew Gabbasov 	esdhc_write32(&regs->irqsigen, 0);
36001b77353SAndrew Gabbasov 
36150586ef2SAndy Fleming 	/* Send the command */
362c67bee14SStefano Babic 	esdhc_write32(&regs->cmdarg, cmd->cmdarg);
3634692708dSJason Liu #if defined(CONFIG_FSL_USDHC)
3644692708dSJason Liu 	esdhc_write32(&regs->mixctrl,
3650e1bf614SVolodymyr Riazantsev 	(esdhc_read32(&regs->mixctrl) & 0xFFFFFF80) | (xfertyp & 0x7F)
3660e1bf614SVolodymyr Riazantsev 			| (mmc->ddr_mode ? XFERTYP_DDREN : 0));
3674692708dSJason Liu 	esdhc_write32(&regs->xfertyp, xfertyp & 0xFFFF0000);
3684692708dSJason Liu #else
369c67bee14SStefano Babic 	esdhc_write32(&regs->xfertyp, xfertyp);
3704692708dSJason Liu #endif
3717a5b8029SDirk Behme 
37250586ef2SAndy Fleming 	/* Wait for the command to complete */
3737a5b8029SDirk Behme 	while (!(esdhc_read32(&regs->irqstat) & (IRQSTAT_CC | IRQSTAT_CTOE)))
374c67bee14SStefano Babic 		;
37550586ef2SAndy Fleming 
376c67bee14SStefano Babic 	irqstat = esdhc_read32(&regs->irqstat);
37750586ef2SAndy Fleming 
3788a573022SAndrew Gabbasov 	if (irqstat & CMD_ERR) {
3798a573022SAndrew Gabbasov 		err = COMM_ERR;
3808a573022SAndrew Gabbasov 		goto out;
3817a5b8029SDirk Behme 	}
3827a5b8029SDirk Behme 
3838a573022SAndrew Gabbasov 	if (irqstat & IRQSTAT_CTOE) {
3848a573022SAndrew Gabbasov 		err = TIMEOUT;
3858a573022SAndrew Gabbasov 		goto out;
3868a573022SAndrew Gabbasov 	}
38750586ef2SAndy Fleming 
388f022d36eSOtavio Salvador 	/* Switch voltage to 1.8V if CMD11 succeeded */
389f022d36eSOtavio Salvador 	if (cmd->cmdidx == SD_CMD_SWITCH_UHS18V) {
390f022d36eSOtavio Salvador 		esdhc_setbits32(&regs->vendorspec, ESDHC_VENDORSPEC_VSELECT);
391f022d36eSOtavio Salvador 
392f022d36eSOtavio Salvador 		printf("Run CMD11 1.8V switch\n");
393f022d36eSOtavio Salvador 		/* Sleep for 5 ms - max time for card to switch to 1.8V */
394f022d36eSOtavio Salvador 		udelay(5000);
395f022d36eSOtavio Salvador 	}
396f022d36eSOtavio Salvador 
3977a5b8029SDirk Behme 	/* Workaround for ESDHC errata ENGcm03648 */
3987a5b8029SDirk Behme 	if (!data && (cmd->resp_type & MMC_RSP_BUSY)) {
399253d5bddSYangbo Lu 		int timeout = 6000;
4007a5b8029SDirk Behme 
401253d5bddSYangbo Lu 		/* Poll on DATA0 line for cmd with busy signal for 600 ms */
4027a5b8029SDirk Behme 		while (timeout > 0 && !(esdhc_read32(&regs->prsstat) &
4037a5b8029SDirk Behme 					PRSSTAT_DAT0)) {
4047a5b8029SDirk Behme 			udelay(100);
4057a5b8029SDirk Behme 			timeout--;
4067a5b8029SDirk Behme 		}
4077a5b8029SDirk Behme 
4087a5b8029SDirk Behme 		if (timeout <= 0) {
4097a5b8029SDirk Behme 			printf("Timeout waiting for DAT0 to go high!\n");
4108a573022SAndrew Gabbasov 			err = TIMEOUT;
4118a573022SAndrew Gabbasov 			goto out;
4127a5b8029SDirk Behme 		}
4137a5b8029SDirk Behme 	}
4147a5b8029SDirk Behme 
41550586ef2SAndy Fleming 	/* Copy the response to the response buffer */
41650586ef2SAndy Fleming 	if (cmd->resp_type & MMC_RSP_136) {
41750586ef2SAndy Fleming 		u32 cmdrsp3, cmdrsp2, cmdrsp1, cmdrsp0;
41850586ef2SAndy Fleming 
419c67bee14SStefano Babic 		cmdrsp3 = esdhc_read32(&regs->cmdrsp3);
420c67bee14SStefano Babic 		cmdrsp2 = esdhc_read32(&regs->cmdrsp2);
421c67bee14SStefano Babic 		cmdrsp1 = esdhc_read32(&regs->cmdrsp1);
422c67bee14SStefano Babic 		cmdrsp0 = esdhc_read32(&regs->cmdrsp0);
423998be3ddSRabin Vincent 		cmd->response[0] = (cmdrsp3 << 8) | (cmdrsp2 >> 24);
424998be3ddSRabin Vincent 		cmd->response[1] = (cmdrsp2 << 8) | (cmdrsp1 >> 24);
425998be3ddSRabin Vincent 		cmd->response[2] = (cmdrsp1 << 8) | (cmdrsp0 >> 24);
426998be3ddSRabin Vincent 		cmd->response[3] = (cmdrsp0 << 8);
42750586ef2SAndy Fleming 	} else
428c67bee14SStefano Babic 		cmd->response[0] = esdhc_read32(&regs->cmdrsp0);
42950586ef2SAndy Fleming 
43050586ef2SAndy Fleming 	/* Wait until all of the blocks are transferred */
43150586ef2SAndy Fleming 	if (data) {
43277c1458dSDipen Dudhat #ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
43377c1458dSDipen Dudhat 		esdhc_pio_read_write(mmc, data);
43477c1458dSDipen Dudhat #else
43550586ef2SAndy Fleming 		do {
436c67bee14SStefano Babic 			irqstat = esdhc_read32(&regs->irqstat);
43750586ef2SAndy Fleming 
4388a573022SAndrew Gabbasov 			if (irqstat & IRQSTAT_DTOE) {
4398a573022SAndrew Gabbasov 				err = TIMEOUT;
4408a573022SAndrew Gabbasov 				goto out;
4418a573022SAndrew Gabbasov 			}
44263fb5a7eSFrans Meulenbroeks 
4438a573022SAndrew Gabbasov 			if (irqstat & DATA_ERR) {
4448a573022SAndrew Gabbasov 				err = COMM_ERR;
4458a573022SAndrew Gabbasov 				goto out;
4468a573022SAndrew Gabbasov 			}
4479b74dc56SAndrew Gabbasov 		} while ((irqstat & DATA_COMPLETE) != DATA_COMPLETE);
44871689776SYe.Li 
4494683b220SPeng Fan 		/*
4504683b220SPeng Fan 		 * Need invalidate the dcache here again to avoid any
4514683b220SPeng Fan 		 * cache-fill during the DMA operations such as the
4524683b220SPeng Fan 		 * speculative pre-fetching etc.
4534683b220SPeng Fan 		 */
45454899fc8SEric Nelson 		if (data->flags & MMC_DATA_READ)
45554899fc8SEric Nelson 			check_and_invalidate_dcache_range(cmd, data);
45671689776SYe.Li #endif
45750586ef2SAndy Fleming 	}
45850586ef2SAndy Fleming 
4598a573022SAndrew Gabbasov out:
4608a573022SAndrew Gabbasov 	/* Reset CMD and DATA portions on error */
4618a573022SAndrew Gabbasov 	if (err) {
4628a573022SAndrew Gabbasov 		esdhc_write32(&regs->sysctl, esdhc_read32(&regs->sysctl) |
4638a573022SAndrew Gabbasov 			      SYSCTL_RSTC);
4648a573022SAndrew Gabbasov 		while (esdhc_read32(&regs->sysctl) & SYSCTL_RSTC)
4658a573022SAndrew Gabbasov 			;
4668a573022SAndrew Gabbasov 
4678a573022SAndrew Gabbasov 		if (data) {
4688a573022SAndrew Gabbasov 			esdhc_write32(&regs->sysctl,
4698a573022SAndrew Gabbasov 				      esdhc_read32(&regs->sysctl) |
4708a573022SAndrew Gabbasov 				      SYSCTL_RSTD);
4718a573022SAndrew Gabbasov 			while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTD))
4728a573022SAndrew Gabbasov 				;
4738a573022SAndrew Gabbasov 		}
474f022d36eSOtavio Salvador 
475f022d36eSOtavio Salvador 		/* If this was CMD11, then notify that power cycle is needed */
476f022d36eSOtavio Salvador 		if (cmd->cmdidx == SD_CMD_SWITCH_UHS18V)
477f022d36eSOtavio Salvador 			printf("CMD11 to switch to 1.8V mode failed, card requires power cycle.\n");
4788a573022SAndrew Gabbasov 	}
4798a573022SAndrew Gabbasov 
480c67bee14SStefano Babic 	esdhc_write32(&regs->irqstat, -1);
48150586ef2SAndy Fleming 
4828a573022SAndrew Gabbasov 	return err;
48350586ef2SAndy Fleming }
48450586ef2SAndy Fleming 
485eafa90a1SKim Phillips static void set_sysctl(struct mmc *mmc, uint clock)
48650586ef2SAndy Fleming {
48750586ef2SAndy Fleming 	int div, pre_div;
48893bfd616SPantelis Antoniou 	struct fsl_esdhc_cfg *cfg = mmc->priv;
489c67bee14SStefano Babic 	volatile struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
490a2ac1b3aSBenoît Thébaudeau 	int sdhc_clk = cfg->sdhc_clk;
49150586ef2SAndy Fleming 	uint clk;
49250586ef2SAndy Fleming 
49393bfd616SPantelis Antoniou 	if (clock < mmc->cfg->f_min)
49493bfd616SPantelis Antoniou 		clock = mmc->cfg->f_min;
495c67bee14SStefano Babic 
49650586ef2SAndy Fleming 	if (sdhc_clk / 16 > clock) {
49750586ef2SAndy Fleming 		for (pre_div = 2; pre_div < 256; pre_div *= 2)
49850586ef2SAndy Fleming 			if ((sdhc_clk / pre_div) <= (clock * 16))
49950586ef2SAndy Fleming 				break;
50050586ef2SAndy Fleming 	} else
50150586ef2SAndy Fleming 		pre_div = 2;
50250586ef2SAndy Fleming 
50350586ef2SAndy Fleming 	for (div = 1; div <= 16; div++)
50450586ef2SAndy Fleming 		if ((sdhc_clk / (div * pre_div)) <= clock)
50550586ef2SAndy Fleming 			break;
50650586ef2SAndy Fleming 
5070e1bf614SVolodymyr Riazantsev 	pre_div >>= mmc->ddr_mode ? 2 : 1;
50850586ef2SAndy Fleming 	div -= 1;
50950586ef2SAndy Fleming 
51050586ef2SAndy Fleming 	clk = (pre_div << 8) | (div << 4);
51150586ef2SAndy Fleming 
512f0b5f23fSEric Nelson #ifdef CONFIG_FSL_USDHC
513f0b5f23fSEric Nelson 	esdhc_setbits32(&regs->sysctl, SYSCTL_RSTA);
514f0b5f23fSEric Nelson #else
515c67bee14SStefano Babic 	esdhc_clrbits32(&regs->sysctl, SYSCTL_CKEN);
516f0b5f23fSEric Nelson #endif
517c67bee14SStefano Babic 
518c67bee14SStefano Babic 	esdhc_clrsetbits32(&regs->sysctl, SYSCTL_CLOCK_MASK, clk);
51950586ef2SAndy Fleming 
52050586ef2SAndy Fleming 	udelay(10000);
52150586ef2SAndy Fleming 
522f0b5f23fSEric Nelson #ifdef CONFIG_FSL_USDHC
523f0b5f23fSEric Nelson 	esdhc_clrbits32(&regs->sysctl, SYSCTL_RSTA);
524f0b5f23fSEric Nelson #else
525f0b5f23fSEric Nelson 	esdhc_setbits32(&regs->sysctl, SYSCTL_PEREN | SYSCTL_CKEN);
526f0b5f23fSEric Nelson #endif
527c67bee14SStefano Babic 
52850586ef2SAndy Fleming }
52950586ef2SAndy Fleming 
5302d9ca2c7SYangbo Lu #ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
5312d9ca2c7SYangbo Lu static void esdhc_clock_control(struct mmc *mmc, bool enable)
5322d9ca2c7SYangbo Lu {
5332d9ca2c7SYangbo Lu 	struct fsl_esdhc_cfg *cfg = mmc->priv;
5342d9ca2c7SYangbo Lu 	struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
5352d9ca2c7SYangbo Lu 	u32 value;
5362d9ca2c7SYangbo Lu 	u32 time_out;
5372d9ca2c7SYangbo Lu 
5382d9ca2c7SYangbo Lu 	value = esdhc_read32(&regs->sysctl);
5392d9ca2c7SYangbo Lu 
5402d9ca2c7SYangbo Lu 	if (enable)
5412d9ca2c7SYangbo Lu 		value |= SYSCTL_CKEN;
5422d9ca2c7SYangbo Lu 	else
5432d9ca2c7SYangbo Lu 		value &= ~SYSCTL_CKEN;
5442d9ca2c7SYangbo Lu 
5452d9ca2c7SYangbo Lu 	esdhc_write32(&regs->sysctl, value);
5462d9ca2c7SYangbo Lu 
5472d9ca2c7SYangbo Lu 	time_out = 20;
5482d9ca2c7SYangbo Lu 	value = PRSSTAT_SDSTB;
5492d9ca2c7SYangbo Lu 	while (!(esdhc_read32(&regs->prsstat) & value)) {
5502d9ca2c7SYangbo Lu 		if (time_out == 0) {
5512d9ca2c7SYangbo Lu 			printf("fsl_esdhc: Internal clock never stabilised.\n");
5522d9ca2c7SYangbo Lu 			break;
5532d9ca2c7SYangbo Lu 		}
5542d9ca2c7SYangbo Lu 		time_out--;
5552d9ca2c7SYangbo Lu 		mdelay(1);
5562d9ca2c7SYangbo Lu 	}
5572d9ca2c7SYangbo Lu }
5582d9ca2c7SYangbo Lu #endif
5592d9ca2c7SYangbo Lu 
56050586ef2SAndy Fleming static void esdhc_set_ios(struct mmc *mmc)
56150586ef2SAndy Fleming {
56293bfd616SPantelis Antoniou 	struct fsl_esdhc_cfg *cfg = mmc->priv;
563c67bee14SStefano Babic 	struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
56450586ef2SAndy Fleming 
5652d9ca2c7SYangbo Lu #ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
5662d9ca2c7SYangbo Lu 	/* Select to use peripheral clock */
5672d9ca2c7SYangbo Lu 	esdhc_clock_control(mmc, false);
5682d9ca2c7SYangbo Lu 	esdhc_setbits32(&regs->scr, ESDHCCTL_PCS);
5692d9ca2c7SYangbo Lu 	esdhc_clock_control(mmc, true);
5702d9ca2c7SYangbo Lu #endif
57150586ef2SAndy Fleming 	/* Set the clock speed */
57250586ef2SAndy Fleming 	set_sysctl(mmc, mmc->clock);
57350586ef2SAndy Fleming 
57450586ef2SAndy Fleming 	/* Set the bus width */
575c67bee14SStefano Babic 	esdhc_clrbits32(&regs->proctl, PROCTL_DTW_4 | PROCTL_DTW_8);
57650586ef2SAndy Fleming 
57750586ef2SAndy Fleming 	if (mmc->bus_width == 4)
578c67bee14SStefano Babic 		esdhc_setbits32(&regs->proctl, PROCTL_DTW_4);
57950586ef2SAndy Fleming 	else if (mmc->bus_width == 8)
580c67bee14SStefano Babic 		esdhc_setbits32(&regs->proctl, PROCTL_DTW_8);
581c67bee14SStefano Babic 
58250586ef2SAndy Fleming }
58350586ef2SAndy Fleming 
58450586ef2SAndy Fleming static int esdhc_init(struct mmc *mmc)
58550586ef2SAndy Fleming {
58693bfd616SPantelis Antoniou 	struct fsl_esdhc_cfg *cfg = mmc->priv;
587c67bee14SStefano Babic 	struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
58850586ef2SAndy Fleming 	int timeout = 1000;
58950586ef2SAndy Fleming 
590c67bee14SStefano Babic 	/* Reset the entire host controller */
591a61da72bSDirk Behme 	esdhc_setbits32(&regs->sysctl, SYSCTL_RSTA);
592c67bee14SStefano Babic 
593c67bee14SStefano Babic 	/* Wait until the controller is available */
594c67bee14SStefano Babic 	while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTA) && --timeout)
595c67bee14SStefano Babic 		udelay(1000);
596c67bee14SStefano Babic 
59716e43f35SBenoît Thébaudeau #ifndef ARCH_MXC
5982c1764efSP.V.Suresh 	/* Enable cache snooping */
5992c1764efSP.V.Suresh 	esdhc_write32(&regs->scr, 0x00000040);
60016e43f35SBenoît Thébaudeau #endif
6012c1764efSP.V.Suresh 
602f0b5f23fSEric Nelson #ifndef CONFIG_FSL_USDHC
603a61da72bSDirk Behme 	esdhc_setbits32(&regs->sysctl, SYSCTL_HCKEN | SYSCTL_IPGEN);
604f0b5f23fSEric Nelson #endif
60550586ef2SAndy Fleming 
60650586ef2SAndy Fleming 	/* Set the initial clock speed */
6074a6ee172SJerry Huang 	mmc_set_clock(mmc, 400000);
60850586ef2SAndy Fleming 
60950586ef2SAndy Fleming 	/* Disable the BRR and BWR bits in IRQSTAT */
610c67bee14SStefano Babic 	esdhc_clrbits32(&regs->irqstaten, IRQSTATEN_BRR | IRQSTATEN_BWR);
61150586ef2SAndy Fleming 
61250586ef2SAndy Fleming 	/* Put the PROCTL reg back to the default */
613c67bee14SStefano Babic 	esdhc_write32(&regs->proctl, PROCTL_INIT);
61450586ef2SAndy Fleming 
615c67bee14SStefano Babic 	/* Set timout to the maximum value */
616c67bee14SStefano Babic 	esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, 14 << 16);
617c67bee14SStefano Babic 
618ee0c5389SOtavio Salvador #ifdef CONFIG_SYS_FSL_ESDHC_FORCE_VSELECT
619ee0c5389SOtavio Salvador 	esdhc_setbits32(&regs->vendorspec, ESDHC_VENDORSPEC_VSELECT);
620ee0c5389SOtavio Salvador #endif
621ee0c5389SOtavio Salvador 
622d48d2e21SThierry Reding 	return 0;
62350586ef2SAndy Fleming }
62450586ef2SAndy Fleming 
625d48d2e21SThierry Reding static int esdhc_getcd(struct mmc *mmc)
626d48d2e21SThierry Reding {
62793bfd616SPantelis Antoniou 	struct fsl_esdhc_cfg *cfg = mmc->priv;
628d48d2e21SThierry Reding 	struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
629d48d2e21SThierry Reding 	int timeout = 1000;
630d48d2e21SThierry Reding 
631f7e27cc5SHaijun.Zhang #ifdef CONFIG_ESDHC_DETECT_QUIRK
632f7e27cc5SHaijun.Zhang 	if (CONFIG_ESDHC_DETECT_QUIRK)
633f7e27cc5SHaijun.Zhang 		return 1;
634f7e27cc5SHaijun.Zhang #endif
635d48d2e21SThierry Reding 	while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_CINS) && --timeout)
636d48d2e21SThierry Reding 		udelay(1000);
637d48d2e21SThierry Reding 
638d48d2e21SThierry Reding 	return timeout > 0;
639c67bee14SStefano Babic }
640c67bee14SStefano Babic 
64148bb3bb5SJerry Huang static void esdhc_reset(struct fsl_esdhc *regs)
64248bb3bb5SJerry Huang {
64348bb3bb5SJerry Huang 	unsigned long timeout = 100; /* wait max 100 ms */
64448bb3bb5SJerry Huang 
64548bb3bb5SJerry Huang 	/* reset the controller */
646a61da72bSDirk Behme 	esdhc_setbits32(&regs->sysctl, SYSCTL_RSTA);
64748bb3bb5SJerry Huang 
64848bb3bb5SJerry Huang 	/* hardware clears the bit when it is done */
64948bb3bb5SJerry Huang 	while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTA) && --timeout)
65048bb3bb5SJerry Huang 		udelay(1000);
65148bb3bb5SJerry Huang 	if (!timeout)
65248bb3bb5SJerry Huang 		printf("MMC/SD: Reset never completed.\n");
65348bb3bb5SJerry Huang }
65448bb3bb5SJerry Huang 
655ab769f22SPantelis Antoniou static const struct mmc_ops esdhc_ops = {
656ab769f22SPantelis Antoniou 	.send_cmd	= esdhc_send_cmd,
657ab769f22SPantelis Antoniou 	.set_ios	= esdhc_set_ios,
658ab769f22SPantelis Antoniou 	.init		= esdhc_init,
659ab769f22SPantelis Antoniou 	.getcd		= esdhc_getcd,
660ab769f22SPantelis Antoniou };
661ab769f22SPantelis Antoniou 
662c67bee14SStefano Babic int fsl_esdhc_initialize(bd_t *bis, struct fsl_esdhc_cfg *cfg)
66350586ef2SAndy Fleming {
664c67bee14SStefano Babic 	struct fsl_esdhc *regs;
66550586ef2SAndy Fleming 	struct mmc *mmc;
666030955c2SLi Yang 	u32 caps, voltage_caps;
66750586ef2SAndy Fleming 
668c67bee14SStefano Babic 	if (!cfg)
669c67bee14SStefano Babic 		return -1;
670c67bee14SStefano Babic 
671c67bee14SStefano Babic 	regs = (struct fsl_esdhc *)cfg->esdhc_base;
672c67bee14SStefano Babic 
67348bb3bb5SJerry Huang 	/* First reset the eSDHC controller */
67448bb3bb5SJerry Huang 	esdhc_reset(regs);
67548bb3bb5SJerry Huang 
676f0b5f23fSEric Nelson #ifndef CONFIG_FSL_USDHC
677975324a7SJerry Huang 	esdhc_setbits32(&regs->sysctl, SYSCTL_PEREN | SYSCTL_HCKEN
678975324a7SJerry Huang 				| SYSCTL_IPGEN | SYSCTL_CKEN);
679f0b5f23fSEric Nelson #endif
680975324a7SJerry Huang 
681a3d6e386SYe.Li 	writel(SDHCI_IRQ_EN_BITS, &regs->irqstaten);
68293bfd616SPantelis Antoniou 	memset(&cfg->cfg, 0, sizeof(cfg->cfg));
68393bfd616SPantelis Antoniou 
684030955c2SLi Yang 	voltage_caps = 0;
68519060bd8SWang Huan 	caps = esdhc_read32(&regs->hostcapblt);
6863b4456ecSRoy Zang 
6873b4456ecSRoy Zang #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC135
6883b4456ecSRoy Zang 	caps = caps & ~(ESDHC_HOSTCAPBLT_SRS |
6893b4456ecSRoy Zang 			ESDHC_HOSTCAPBLT_VS18 | ESDHC_HOSTCAPBLT_VS30);
6903b4456ecSRoy Zang #endif
691ef38f3ffSHaijun.Zhang 
692ef38f3ffSHaijun.Zhang /* T4240 host controller capabilities register should have VS33 bit */
693ef38f3ffSHaijun.Zhang #ifdef CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
694ef38f3ffSHaijun.Zhang 	caps = caps | ESDHC_HOSTCAPBLT_VS33;
695ef38f3ffSHaijun.Zhang #endif
696ef38f3ffSHaijun.Zhang 
69750586ef2SAndy Fleming 	if (caps & ESDHC_HOSTCAPBLT_VS18)
698030955c2SLi Yang 		voltage_caps |= MMC_VDD_165_195;
69950586ef2SAndy Fleming 	if (caps & ESDHC_HOSTCAPBLT_VS30)
700030955c2SLi Yang 		voltage_caps |= MMC_VDD_29_30 | MMC_VDD_30_31;
70150586ef2SAndy Fleming 	if (caps & ESDHC_HOSTCAPBLT_VS33)
702030955c2SLi Yang 		voltage_caps |= MMC_VDD_32_33 | MMC_VDD_33_34;
703030955c2SLi Yang 
70493bfd616SPantelis Antoniou 	cfg->cfg.name = "FSL_SDHC";
70593bfd616SPantelis Antoniou 	cfg->cfg.ops = &esdhc_ops;
706030955c2SLi Yang #ifdef CONFIG_SYS_SD_VOLTAGE
70793bfd616SPantelis Antoniou 	cfg->cfg.voltages = CONFIG_SYS_SD_VOLTAGE;
708030955c2SLi Yang #else
70993bfd616SPantelis Antoniou 	cfg->cfg.voltages = MMC_VDD_32_33 | MMC_VDD_33_34;
710030955c2SLi Yang #endif
71193bfd616SPantelis Antoniou 	if ((cfg->cfg.voltages & voltage_caps) == 0) {
712030955c2SLi Yang 		printf("voltage not supported by controller\n");
713030955c2SLi Yang 		return -1;
714030955c2SLi Yang 	}
71550586ef2SAndy Fleming 
7165a20397bSRob Herring 	cfg->cfg.host_caps = MMC_MODE_4BIT | MMC_MODE_8BIT;
7170e1bf614SVolodymyr Riazantsev #ifdef CONFIG_SYS_FSL_ESDHC_HAS_DDR_MODE
7180e1bf614SVolodymyr Riazantsev 	cfg->cfg.host_caps |= MMC_MODE_DDR_52MHz;
7190e1bf614SVolodymyr Riazantsev #endif
72050586ef2SAndy Fleming 
721aad4659aSAbbas Raza 	if (cfg->max_bus_width > 0) {
722aad4659aSAbbas Raza 		if (cfg->max_bus_width < 8)
72393bfd616SPantelis Antoniou 			cfg->cfg.host_caps &= ~MMC_MODE_8BIT;
724aad4659aSAbbas Raza 		if (cfg->max_bus_width < 4)
72593bfd616SPantelis Antoniou 			cfg->cfg.host_caps &= ~MMC_MODE_4BIT;
726aad4659aSAbbas Raza 	}
727aad4659aSAbbas Raza 
72850586ef2SAndy Fleming 	if (caps & ESDHC_HOSTCAPBLT_HSS)
72993bfd616SPantelis Antoniou 		cfg->cfg.host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS;
73050586ef2SAndy Fleming 
731d47e3d27SHaijun.Zhang #ifdef CONFIG_ESDHC_DETECT_8_BIT_QUIRK
732d47e3d27SHaijun.Zhang 	if (CONFIG_ESDHC_DETECT_8_BIT_QUIRK)
73393bfd616SPantelis Antoniou 		cfg->cfg.host_caps &= ~MMC_MODE_8BIT;
734d47e3d27SHaijun.Zhang #endif
735d47e3d27SHaijun.Zhang 
73693bfd616SPantelis Antoniou 	cfg->cfg.f_min = 400000;
73721008ad6STom Rini 	cfg->cfg.f_max = min(cfg->sdhc_clk, (u32)52000000);
73850586ef2SAndy Fleming 
73993bfd616SPantelis Antoniou 	cfg->cfg.b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
74093bfd616SPantelis Antoniou 
74193bfd616SPantelis Antoniou 	mmc = mmc_create(&cfg->cfg, cfg);
74293bfd616SPantelis Antoniou 	if (mmc == NULL)
74393bfd616SPantelis Antoniou 		return -1;
74450586ef2SAndy Fleming 
74550586ef2SAndy Fleming 	return 0;
74650586ef2SAndy Fleming }
74750586ef2SAndy Fleming 
74850586ef2SAndy Fleming int fsl_esdhc_mmc_init(bd_t *bis)
74950586ef2SAndy Fleming {
750c67bee14SStefano Babic 	struct fsl_esdhc_cfg *cfg;
751c67bee14SStefano Babic 
75288227a1dSFabio Estevam 	cfg = calloc(sizeof(struct fsl_esdhc_cfg), 1);
753c67bee14SStefano Babic 	cfg->esdhc_base = CONFIG_SYS_FSL_ESDHC_ADDR;
754e9adeca3SSimon Glass 	cfg->sdhc_clk = gd->arch.sdhc_clk;
755c67bee14SStefano Babic 	return fsl_esdhc_initialize(bis, cfg);
75650586ef2SAndy Fleming }
757b33433a6SAnton Vorontsov 
7585a8dbdc6SYangbo Lu #ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT
7595a8dbdc6SYangbo Lu void mmc_adapter_card_type_ident(void)
7605a8dbdc6SYangbo Lu {
7615a8dbdc6SYangbo Lu 	u8 card_id;
7625a8dbdc6SYangbo Lu 	u8 value;
7635a8dbdc6SYangbo Lu 
7645a8dbdc6SYangbo Lu 	card_id = QIXIS_READ(present) & QIXIS_SDID_MASK;
7655a8dbdc6SYangbo Lu 	gd->arch.sdhc_adapter = card_id;
7665a8dbdc6SYangbo Lu 
7675a8dbdc6SYangbo Lu 	switch (card_id) {
7685a8dbdc6SYangbo Lu 	case QIXIS_ESDHC_ADAPTER_TYPE_EMMC45:
769cdc69550SYangbo Lu 		value = QIXIS_READ(brdcfg[5]);
770cdc69550SYangbo Lu 		value |= (QIXIS_DAT4 | QIXIS_DAT5_6_7);
771cdc69550SYangbo Lu 		QIXIS_WRITE(brdcfg[5], value);
7725a8dbdc6SYangbo Lu 		break;
7735a8dbdc6SYangbo Lu 	case QIXIS_ESDHC_ADAPTER_TYPE_SDMMC_LEGACY:
774bf50be83SYangbo Lu 		value = QIXIS_READ(pwr_ctl[1]);
775bf50be83SYangbo Lu 		value |= QIXIS_EVDD_BY_SDHC_VS;
776bf50be83SYangbo Lu 		QIXIS_WRITE(pwr_ctl[1], value);
7775a8dbdc6SYangbo Lu 		break;
7785a8dbdc6SYangbo Lu 	case QIXIS_ESDHC_ADAPTER_TYPE_EMMC44:
7795a8dbdc6SYangbo Lu 		value = QIXIS_READ(brdcfg[5]);
7805a8dbdc6SYangbo Lu 		value |= (QIXIS_SDCLKIN | QIXIS_SDCLKOUT);
7815a8dbdc6SYangbo Lu 		QIXIS_WRITE(brdcfg[5], value);
7825a8dbdc6SYangbo Lu 		break;
7835a8dbdc6SYangbo Lu 	case QIXIS_ESDHC_ADAPTER_TYPE_RSV:
7845a8dbdc6SYangbo Lu 		break;
7855a8dbdc6SYangbo Lu 	case QIXIS_ESDHC_ADAPTER_TYPE_MMC:
7865a8dbdc6SYangbo Lu 		break;
7875a8dbdc6SYangbo Lu 	case QIXIS_ESDHC_ADAPTER_TYPE_SD:
7885a8dbdc6SYangbo Lu 		break;
7895a8dbdc6SYangbo Lu 	case QIXIS_ESDHC_NO_ADAPTER:
7905a8dbdc6SYangbo Lu 		break;
7915a8dbdc6SYangbo Lu 	default:
7925a8dbdc6SYangbo Lu 		break;
7935a8dbdc6SYangbo Lu 	}
7945a8dbdc6SYangbo Lu }
7955a8dbdc6SYangbo Lu #endif
7965a8dbdc6SYangbo Lu 
797c67bee14SStefano Babic #ifdef CONFIG_OF_LIBFDT
798b33433a6SAnton Vorontsov void fdt_fixup_esdhc(void *blob, bd_t *bd)
799b33433a6SAnton Vorontsov {
800b33433a6SAnton Vorontsov 	const char *compat = "fsl,esdhc";
801b33433a6SAnton Vorontsov 
802a6da8b81SChenhui Zhao #ifdef CONFIG_FSL_ESDHC_PIN_MUX
803b33433a6SAnton Vorontsov 	if (!hwconfig("esdhc")) {
804a6da8b81SChenhui Zhao 		do_fixup_by_compat(blob, compat, "status", "disabled",
805a6da8b81SChenhui Zhao 				8 + 1, 1);
806a6da8b81SChenhui Zhao 		return;
807b33433a6SAnton Vorontsov 	}
808a6da8b81SChenhui Zhao #endif
809b33433a6SAnton Vorontsov 
8102d9ca2c7SYangbo Lu #ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
8112d9ca2c7SYangbo Lu 	do_fixup_by_compat_u32(blob, compat, "peripheral-frequency",
8122d9ca2c7SYangbo Lu 			       gd->arch.sdhc_clk, 1);
8132d9ca2c7SYangbo Lu #else
814b33433a6SAnton Vorontsov 	do_fixup_by_compat_u32(blob, compat, "clock-frequency",
815e9adeca3SSimon Glass 			       gd->arch.sdhc_clk, 1);
8162d9ca2c7SYangbo Lu #endif
8175a8dbdc6SYangbo Lu #ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT
8185a8dbdc6SYangbo Lu 	do_fixup_by_compat_u32(blob, compat, "adapter-type",
8195a8dbdc6SYangbo Lu 			       (u32)(gd->arch.sdhc_adapter), 1);
8205a8dbdc6SYangbo Lu #endif
821a6da8b81SChenhui Zhao 	do_fixup_by_compat(blob, compat, "status", "okay",
822a6da8b81SChenhui Zhao 			   4 + 1, 1);
823b33433a6SAnton Vorontsov }
824c67bee14SStefano Babic #endif
825