xref: /rk3399_rockchip-uboot/drivers/mmc/fsl_esdhc.c (revision 8ef0d5c43841bccc9112e160e96d6498aa94871b)
150586ef2SAndy Fleming /*
2d621da00SJerry Huang  * Copyright 2007, 2010-2011 Freescale Semiconductor, Inc
350586ef2SAndy Fleming  * Andy Fleming
450586ef2SAndy Fleming  *
550586ef2SAndy Fleming  * Based vaguely on the pxa mmc code:
650586ef2SAndy Fleming  * (C) Copyright 2003
750586ef2SAndy Fleming  * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
850586ef2SAndy Fleming  *
91a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
1050586ef2SAndy Fleming  */
1150586ef2SAndy Fleming 
1250586ef2SAndy Fleming #include <config.h>
1350586ef2SAndy Fleming #include <common.h>
1450586ef2SAndy Fleming #include <command.h>
15b33433a6SAnton Vorontsov #include <hwconfig.h>
1650586ef2SAndy Fleming #include <mmc.h>
1750586ef2SAndy Fleming #include <part.h>
1850586ef2SAndy Fleming #include <malloc.h>
1950586ef2SAndy Fleming #include <mmc.h>
2050586ef2SAndy Fleming #include <fsl_esdhc.h>
21b33433a6SAnton Vorontsov #include <fdt_support.h>
2250586ef2SAndy Fleming #include <asm/io.h>
2350586ef2SAndy Fleming 
2450586ef2SAndy Fleming DECLARE_GLOBAL_DATA_PTR;
2550586ef2SAndy Fleming 
26a3d6e386SYe.Li #define SDHCI_IRQ_EN_BITS		(IRQSTATEN_CC | IRQSTATEN_TC | \
27a3d6e386SYe.Li 				IRQSTATEN_CINT | \
28a3d6e386SYe.Li 				IRQSTATEN_CTOE | IRQSTATEN_CCE | IRQSTATEN_CEBE | \
29a3d6e386SYe.Li 				IRQSTATEN_CIE | IRQSTATEN_DTOE | IRQSTATEN_DCE | \
30a3d6e386SYe.Li 				IRQSTATEN_DEBE | IRQSTATEN_BRR | IRQSTATEN_BWR | \
31a3d6e386SYe.Li 				IRQSTATEN_DINT)
32a3d6e386SYe.Li 
3350586ef2SAndy Fleming struct fsl_esdhc {
34511948b2SHaijun.Zhang 	uint    dsaddr;		/* SDMA system address register */
35511948b2SHaijun.Zhang 	uint    blkattr;	/* Block attributes register */
36511948b2SHaijun.Zhang 	uint    cmdarg;		/* Command argument register */
37511948b2SHaijun.Zhang 	uint    xfertyp;	/* Transfer type register */
38511948b2SHaijun.Zhang 	uint    cmdrsp0;	/* Command response 0 register */
39511948b2SHaijun.Zhang 	uint    cmdrsp1;	/* Command response 1 register */
40511948b2SHaijun.Zhang 	uint    cmdrsp2;	/* Command response 2 register */
41511948b2SHaijun.Zhang 	uint    cmdrsp3;	/* Command response 3 register */
42511948b2SHaijun.Zhang 	uint    datport;	/* Buffer data port register */
43511948b2SHaijun.Zhang 	uint    prsstat;	/* Present state register */
44511948b2SHaijun.Zhang 	uint    proctl;		/* Protocol control register */
45511948b2SHaijun.Zhang 	uint    sysctl;		/* System Control Register */
46511948b2SHaijun.Zhang 	uint    irqstat;	/* Interrupt status register */
47511948b2SHaijun.Zhang 	uint    irqstaten;	/* Interrupt status enable register */
48511948b2SHaijun.Zhang 	uint    irqsigen;	/* Interrupt signal enable register */
49511948b2SHaijun.Zhang 	uint    autoc12err;	/* Auto CMD error status register */
50511948b2SHaijun.Zhang 	uint    hostcapblt;	/* Host controller capabilities register */
51511948b2SHaijun.Zhang 	uint    wml;		/* Watermark level register */
52511948b2SHaijun.Zhang 	uint    mixctrl;	/* For USDHC */
53511948b2SHaijun.Zhang 	char    reserved1[4];	/* reserved */
54511948b2SHaijun.Zhang 	uint    fevt;		/* Force event register */
55511948b2SHaijun.Zhang 	uint    admaes;		/* ADMA error status register */
56511948b2SHaijun.Zhang 	uint    adsaddr;	/* ADMA system address register */
57f022d36eSOtavio Salvador 	char    reserved2[100];	/* reserved */
58f022d36eSOtavio Salvador 	uint    vendorspec;	/* Vendor Specific register */
59323aaaa1SPeng Fan 	char    reserved3[56];	/* reserved */
60511948b2SHaijun.Zhang 	uint    hostver;	/* Host controller version register */
61511948b2SHaijun.Zhang 	char    reserved4[4];	/* reserved */
62f022d36eSOtavio Salvador 	uint    dmaerraddr;	/* DMA error address register */
63511948b2SHaijun.Zhang 	char    reserved5[4];	/* reserved */
64f022d36eSOtavio Salvador 	uint    dmaerrattr;	/* DMA error attribute register */
65f022d36eSOtavio Salvador 	char    reserved6[4];	/* reserved */
66511948b2SHaijun.Zhang 	uint    hostcapblt2;	/* Host controller capabilities register 2 */
67f022d36eSOtavio Salvador 	char    reserved7[8];	/* reserved */
68511948b2SHaijun.Zhang 	uint    tcr;		/* Tuning control register */
69f022d36eSOtavio Salvador 	char    reserved8[28];	/* reserved */
70511948b2SHaijun.Zhang 	uint    sddirctl;	/* SD direction control register */
71f022d36eSOtavio Salvador 	char    reserved9[712];	/* reserved */
72511948b2SHaijun.Zhang 	uint    scr;		/* eSDHC control register */
7350586ef2SAndy Fleming };
7450586ef2SAndy Fleming 
7550586ef2SAndy Fleming /* Return the XFERTYP flags for a given command and data packet */
76eafa90a1SKim Phillips static uint esdhc_xfertyp(struct mmc_cmd *cmd, struct mmc_data *data)
7750586ef2SAndy Fleming {
7850586ef2SAndy Fleming 	uint xfertyp = 0;
7950586ef2SAndy Fleming 
8050586ef2SAndy Fleming 	if (data) {
8177c1458dSDipen Dudhat 		xfertyp |= XFERTYP_DPSEL;
8277c1458dSDipen Dudhat #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
8377c1458dSDipen Dudhat 		xfertyp |= XFERTYP_DMAEN;
8477c1458dSDipen Dudhat #endif
8550586ef2SAndy Fleming 		if (data->blocks > 1) {
8650586ef2SAndy Fleming 			xfertyp |= XFERTYP_MSBSEL;
8750586ef2SAndy Fleming 			xfertyp |= XFERTYP_BCEN;
88d621da00SJerry Huang #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
89d621da00SJerry Huang 			xfertyp |= XFERTYP_AC12EN;
90d621da00SJerry Huang #endif
9150586ef2SAndy Fleming 		}
9250586ef2SAndy Fleming 
9350586ef2SAndy Fleming 		if (data->flags & MMC_DATA_READ)
9450586ef2SAndy Fleming 			xfertyp |= XFERTYP_DTDSEL;
9550586ef2SAndy Fleming 	}
9650586ef2SAndy Fleming 
9750586ef2SAndy Fleming 	if (cmd->resp_type & MMC_RSP_CRC)
9850586ef2SAndy Fleming 		xfertyp |= XFERTYP_CCCEN;
9950586ef2SAndy Fleming 	if (cmd->resp_type & MMC_RSP_OPCODE)
10050586ef2SAndy Fleming 		xfertyp |= XFERTYP_CICEN;
10150586ef2SAndy Fleming 	if (cmd->resp_type & MMC_RSP_136)
10250586ef2SAndy Fleming 		xfertyp |= XFERTYP_RSPTYP_136;
10350586ef2SAndy Fleming 	else if (cmd->resp_type & MMC_RSP_BUSY)
10450586ef2SAndy Fleming 		xfertyp |= XFERTYP_RSPTYP_48_BUSY;
10550586ef2SAndy Fleming 	else if (cmd->resp_type & MMC_RSP_PRESENT)
10650586ef2SAndy Fleming 		xfertyp |= XFERTYP_RSPTYP_48;
10750586ef2SAndy Fleming 
1088b06460eSYangbo Lu #if defined(CONFIG_MX53) || defined(CONFIG_PPC_T4240) || \
109*8ef0d5c4SYangbo Lu 	defined(CONFIG_LS102XA) || defined(CONFIG_FSL_LAYERSCAPE)
1104571de33SJason Liu 	if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
1114571de33SJason Liu 		xfertyp |= XFERTYP_CMDTYP_ABORT;
1124571de33SJason Liu #endif
11350586ef2SAndy Fleming 	return XFERTYP_CMD(cmd->cmdidx) | xfertyp;
11450586ef2SAndy Fleming }
11550586ef2SAndy Fleming 
11677c1458dSDipen Dudhat #ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
11777c1458dSDipen Dudhat /*
11877c1458dSDipen Dudhat  * PIO Read/Write Mode reduce the performace as DMA is not used in this mode.
11977c1458dSDipen Dudhat  */
1207b43db92SWolfgang Denk static void
12177c1458dSDipen Dudhat esdhc_pio_read_write(struct mmc *mmc, struct mmc_data *data)
12277c1458dSDipen Dudhat {
1238eee2bd7SIra Snyder 	struct fsl_esdhc_cfg *cfg = mmc->priv;
1248eee2bd7SIra Snyder 	struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
12577c1458dSDipen Dudhat 	uint blocks;
12677c1458dSDipen Dudhat 	char *buffer;
12777c1458dSDipen Dudhat 	uint databuf;
12877c1458dSDipen Dudhat 	uint size;
12977c1458dSDipen Dudhat 	uint irqstat;
13077c1458dSDipen Dudhat 	uint timeout;
13177c1458dSDipen Dudhat 
13277c1458dSDipen Dudhat 	if (data->flags & MMC_DATA_READ) {
13377c1458dSDipen Dudhat 		blocks = data->blocks;
13477c1458dSDipen Dudhat 		buffer = data->dest;
13577c1458dSDipen Dudhat 		while (blocks) {
13677c1458dSDipen Dudhat 			timeout = PIO_TIMEOUT;
13777c1458dSDipen Dudhat 			size = data->blocksize;
13877c1458dSDipen Dudhat 			irqstat = esdhc_read32(&regs->irqstat);
13977c1458dSDipen Dudhat 			while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BREN)
14077c1458dSDipen Dudhat 				&& --timeout);
14177c1458dSDipen Dudhat 			if (timeout <= 0) {
14277c1458dSDipen Dudhat 				printf("\nData Read Failed in PIO Mode.");
1437b43db92SWolfgang Denk 				return;
14477c1458dSDipen Dudhat 			}
14577c1458dSDipen Dudhat 			while (size && (!(irqstat & IRQSTAT_TC))) {
14677c1458dSDipen Dudhat 				udelay(100); /* Wait before last byte transfer complete */
14777c1458dSDipen Dudhat 				irqstat = esdhc_read32(&regs->irqstat);
14877c1458dSDipen Dudhat 				databuf = in_le32(&regs->datport);
14977c1458dSDipen Dudhat 				*((uint *)buffer) = databuf;
15077c1458dSDipen Dudhat 				buffer += 4;
15177c1458dSDipen Dudhat 				size -= 4;
15277c1458dSDipen Dudhat 			}
15377c1458dSDipen Dudhat 			blocks--;
15477c1458dSDipen Dudhat 		}
15577c1458dSDipen Dudhat 	} else {
15677c1458dSDipen Dudhat 		blocks = data->blocks;
1577b43db92SWolfgang Denk 		buffer = (char *)data->src;
15877c1458dSDipen Dudhat 		while (blocks) {
15977c1458dSDipen Dudhat 			timeout = PIO_TIMEOUT;
16077c1458dSDipen Dudhat 			size = data->blocksize;
16177c1458dSDipen Dudhat 			irqstat = esdhc_read32(&regs->irqstat);
16277c1458dSDipen Dudhat 			while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BWEN)
16377c1458dSDipen Dudhat 				&& --timeout);
16477c1458dSDipen Dudhat 			if (timeout <= 0) {
16577c1458dSDipen Dudhat 				printf("\nData Write Failed in PIO Mode.");
1667b43db92SWolfgang Denk 				return;
16777c1458dSDipen Dudhat 			}
16877c1458dSDipen Dudhat 			while (size && (!(irqstat & IRQSTAT_TC))) {
16977c1458dSDipen Dudhat 				udelay(100); /* Wait before last byte transfer complete */
17077c1458dSDipen Dudhat 				databuf = *((uint *)buffer);
17177c1458dSDipen Dudhat 				buffer += 4;
17277c1458dSDipen Dudhat 				size -= 4;
17377c1458dSDipen Dudhat 				irqstat = esdhc_read32(&regs->irqstat);
17477c1458dSDipen Dudhat 				out_le32(&regs->datport, databuf);
17577c1458dSDipen Dudhat 			}
17677c1458dSDipen Dudhat 			blocks--;
17777c1458dSDipen Dudhat 		}
17877c1458dSDipen Dudhat 	}
17977c1458dSDipen Dudhat }
18077c1458dSDipen Dudhat #endif
18177c1458dSDipen Dudhat 
18250586ef2SAndy Fleming static int esdhc_setup_data(struct mmc *mmc, struct mmc_data *data)
18350586ef2SAndy Fleming {
18450586ef2SAndy Fleming 	int timeout;
18593bfd616SPantelis Antoniou 	struct fsl_esdhc_cfg *cfg = mmc->priv;
186c67bee14SStefano Babic 	struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
187*8ef0d5c4SYangbo Lu #ifdef CONFIG_FSL_LAYERSCAPE
1888b06460eSYangbo Lu 	dma_addr_t addr;
1898b06460eSYangbo Lu #endif
1907b43db92SWolfgang Denk 	uint wml_value;
19150586ef2SAndy Fleming 
19250586ef2SAndy Fleming 	wml_value = data->blocksize/4;
19350586ef2SAndy Fleming 
19450586ef2SAndy Fleming 	if (data->flags & MMC_DATA_READ) {
19532c8cfb2SPriyanka Jain 		if (wml_value > WML_RD_WML_MAX)
19632c8cfb2SPriyanka Jain 			wml_value = WML_RD_WML_MAX_VAL;
19750586ef2SAndy Fleming 
198ab467c51SRoy Zang 		esdhc_clrsetbits32(&regs->wml, WML_RD_WML_MASK, wml_value);
19971689776SYe.Li #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
200*8ef0d5c4SYangbo Lu #ifdef CONFIG_FSL_LAYERSCAPE
2018b06460eSYangbo Lu 		addr = virt_to_phys((void *)(data->dest));
2028b06460eSYangbo Lu 		if (upper_32_bits(addr))
2038b06460eSYangbo Lu 			printf("Error found for upper 32 bits\n");
2048b06460eSYangbo Lu 		else
2058b06460eSYangbo Lu 			esdhc_write32(&regs->dsaddr, lower_32_bits(addr));
2068b06460eSYangbo Lu #else
207c67bee14SStefano Babic 		esdhc_write32(&regs->dsaddr, (u32)data->dest);
20871689776SYe.Li #endif
2098b06460eSYangbo Lu #endif
21050586ef2SAndy Fleming 	} else {
21171689776SYe.Li #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
212e576bd90SEric Nelson 		flush_dcache_range((ulong)data->src,
213e576bd90SEric Nelson 				   (ulong)data->src+data->blocks
214e576bd90SEric Nelson 					 *data->blocksize);
21571689776SYe.Li #endif
21632c8cfb2SPriyanka Jain 		if (wml_value > WML_WR_WML_MAX)
21732c8cfb2SPriyanka Jain 			wml_value = WML_WR_WML_MAX_VAL;
218c67bee14SStefano Babic 		if ((esdhc_read32(&regs->prsstat) & PRSSTAT_WPSPL) == 0) {
21950586ef2SAndy Fleming 			printf("\nThe SD card is locked. Can not write to a locked card.\n\n");
22050586ef2SAndy Fleming 			return TIMEOUT;
22150586ef2SAndy Fleming 		}
222ab467c51SRoy Zang 
223ab467c51SRoy Zang 		esdhc_clrsetbits32(&regs->wml, WML_WR_WML_MASK,
224ab467c51SRoy Zang 					wml_value << 16);
22571689776SYe.Li #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
226*8ef0d5c4SYangbo Lu #ifdef CONFIG_FSL_LAYERSCAPE
2278b06460eSYangbo Lu 		addr = virt_to_phys((void *)(data->src));
2288b06460eSYangbo Lu 		if (upper_32_bits(addr))
2298b06460eSYangbo Lu 			printf("Error found for upper 32 bits\n");
2308b06460eSYangbo Lu 		else
2318b06460eSYangbo Lu 			esdhc_write32(&regs->dsaddr, lower_32_bits(addr));
2328b06460eSYangbo Lu #else
233c67bee14SStefano Babic 		esdhc_write32(&regs->dsaddr, (u32)data->src);
23471689776SYe.Li #endif
2358b06460eSYangbo Lu #endif
23650586ef2SAndy Fleming 	}
23750586ef2SAndy Fleming 
238c67bee14SStefano Babic 	esdhc_write32(&regs->blkattr, data->blocks << 16 | data->blocksize);
23950586ef2SAndy Fleming 
24050586ef2SAndy Fleming 	/* Calculate the timeout period for data transactions */
241b71ea336SPriyanka Jain 	/*
242b71ea336SPriyanka Jain 	 * 1)Timeout period = (2^(timeout+13)) SD Clock cycles
243b71ea336SPriyanka Jain 	 * 2)Timeout period should be minimum 0.250sec as per SD Card spec
244b71ea336SPriyanka Jain 	 *  So, Number of SD Clock cycles for 0.25sec should be minimum
245b71ea336SPriyanka Jain 	 *		(SD Clock/sec * 0.25 sec) SD Clock cycles
246fb823981SAndrew Gabbasov 	 *		= (mmc->clock * 1/4) SD Clock cycles
247b71ea336SPriyanka Jain 	 * As 1) >=  2)
248fb823981SAndrew Gabbasov 	 * => (2^(timeout+13)) >= mmc->clock * 1/4
249b71ea336SPriyanka Jain 	 * Taking log2 both the sides
250fb823981SAndrew Gabbasov 	 * => timeout + 13 >= log2(mmc->clock/4)
251b71ea336SPriyanka Jain 	 * Rounding up to next power of 2
252fb823981SAndrew Gabbasov 	 * => timeout + 13 = log2(mmc->clock/4) + 1
253fb823981SAndrew Gabbasov 	 * => timeout + 13 = fls(mmc->clock/4)
254b71ea336SPriyanka Jain 	 */
255fb823981SAndrew Gabbasov 	timeout = fls(mmc->clock/4);
25650586ef2SAndy Fleming 	timeout -= 13;
25750586ef2SAndy Fleming 
25850586ef2SAndy Fleming 	if (timeout > 14)
25950586ef2SAndy Fleming 		timeout = 14;
26050586ef2SAndy Fleming 
26150586ef2SAndy Fleming 	if (timeout < 0)
26250586ef2SAndy Fleming 		timeout = 0;
26350586ef2SAndy Fleming 
2645103a03aSKumar Gala #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC_A001
2655103a03aSKumar Gala 	if ((timeout == 4) || (timeout == 8) || (timeout == 12))
2665103a03aSKumar Gala 		timeout++;
2675103a03aSKumar Gala #endif
2685103a03aSKumar Gala 
2691336e2d3SHaijun.Zhang #ifdef ESDHCI_QUIRK_BROKEN_TIMEOUT_VALUE
2701336e2d3SHaijun.Zhang 	timeout = 0xE;
2711336e2d3SHaijun.Zhang #endif
272c67bee14SStefano Babic 	esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, timeout << 16);
27350586ef2SAndy Fleming 
27450586ef2SAndy Fleming 	return 0;
27550586ef2SAndy Fleming }
27650586ef2SAndy Fleming 
277e576bd90SEric Nelson static void check_and_invalidate_dcache_range
278e576bd90SEric Nelson 	(struct mmc_cmd *cmd,
279e576bd90SEric Nelson 	 struct mmc_data *data) {
280*8ef0d5c4SYangbo Lu #ifdef CONFIG_FSL_LAYERSCAPE
2818b06460eSYangbo Lu 	unsigned start = 0;
2828b06460eSYangbo Lu #else
283e576bd90SEric Nelson 	unsigned start = (unsigned)data->dest ;
2848b06460eSYangbo Lu #endif
285e576bd90SEric Nelson 	unsigned size = roundup(ARCH_DMA_MINALIGN,
286e576bd90SEric Nelson 				data->blocks*data->blocksize);
287e576bd90SEric Nelson 	unsigned end = start+size ;
288*8ef0d5c4SYangbo Lu #ifdef CONFIG_FSL_LAYERSCAPE
2898b06460eSYangbo Lu 	dma_addr_t addr;
2908b06460eSYangbo Lu 
2918b06460eSYangbo Lu 	addr = virt_to_phys((void *)(data->dest));
2928b06460eSYangbo Lu 	if (upper_32_bits(addr))
2938b06460eSYangbo Lu 		printf("Error found for upper 32 bits\n");
2948b06460eSYangbo Lu 	else
2958b06460eSYangbo Lu 		start = lower_32_bits(addr);
2968b06460eSYangbo Lu #endif
297e576bd90SEric Nelson 	invalidate_dcache_range(start, end);
298e576bd90SEric Nelson }
29910dc7771STom Rini 
30050586ef2SAndy Fleming /*
30150586ef2SAndy Fleming  * Sends a command out on the bus.  Takes the mmc pointer,
30250586ef2SAndy Fleming  * a command pointer, and an optional data pointer.
30350586ef2SAndy Fleming  */
30450586ef2SAndy Fleming static int
30550586ef2SAndy Fleming esdhc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, struct mmc_data *data)
30650586ef2SAndy Fleming {
3078a573022SAndrew Gabbasov 	int	err = 0;
30850586ef2SAndy Fleming 	uint	xfertyp;
30950586ef2SAndy Fleming 	uint	irqstat;
31093bfd616SPantelis Antoniou 	struct fsl_esdhc_cfg *cfg = mmc->priv;
311c67bee14SStefano Babic 	volatile struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
31250586ef2SAndy Fleming 
313d621da00SJerry Huang #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
314d621da00SJerry Huang 	if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
315d621da00SJerry Huang 		return 0;
316d621da00SJerry Huang #endif
317d621da00SJerry Huang 
318c67bee14SStefano Babic 	esdhc_write32(&regs->irqstat, -1);
31950586ef2SAndy Fleming 
32050586ef2SAndy Fleming 	sync();
32150586ef2SAndy Fleming 
32250586ef2SAndy Fleming 	/* Wait for the bus to be idle */
323c67bee14SStefano Babic 	while ((esdhc_read32(&regs->prsstat) & PRSSTAT_CICHB) ||
324c67bee14SStefano Babic 			(esdhc_read32(&regs->prsstat) & PRSSTAT_CIDHB))
325c67bee14SStefano Babic 		;
32650586ef2SAndy Fleming 
327c67bee14SStefano Babic 	while (esdhc_read32(&regs->prsstat) & PRSSTAT_DLA)
328c67bee14SStefano Babic 		;
32950586ef2SAndy Fleming 
33050586ef2SAndy Fleming 	/* Wait at least 8 SD clock cycles before the next command */
33150586ef2SAndy Fleming 	/*
33250586ef2SAndy Fleming 	 * Note: This is way more than 8 cycles, but 1ms seems to
33350586ef2SAndy Fleming 	 * resolve timing issues with some cards
33450586ef2SAndy Fleming 	 */
33550586ef2SAndy Fleming 	udelay(1000);
33650586ef2SAndy Fleming 
33750586ef2SAndy Fleming 	/* Set up for a data transfer if we have one */
33850586ef2SAndy Fleming 	if (data) {
33950586ef2SAndy Fleming 		err = esdhc_setup_data(mmc, data);
34050586ef2SAndy Fleming 		if(err)
34150586ef2SAndy Fleming 			return err;
3424683b220SPeng Fan 
3434683b220SPeng Fan 		if (data->flags & MMC_DATA_READ)
3444683b220SPeng Fan 			check_and_invalidate_dcache_range(cmd, data);
34550586ef2SAndy Fleming 	}
34650586ef2SAndy Fleming 
34750586ef2SAndy Fleming 	/* Figure out the transfer arguments */
34850586ef2SAndy Fleming 	xfertyp = esdhc_xfertyp(cmd, data);
34950586ef2SAndy Fleming 
35001b77353SAndrew Gabbasov 	/* Mask all irqs */
35101b77353SAndrew Gabbasov 	esdhc_write32(&regs->irqsigen, 0);
35201b77353SAndrew Gabbasov 
35350586ef2SAndy Fleming 	/* Send the command */
354c67bee14SStefano Babic 	esdhc_write32(&regs->cmdarg, cmd->cmdarg);
3554692708dSJason Liu #if defined(CONFIG_FSL_USDHC)
3564692708dSJason Liu 	esdhc_write32(&regs->mixctrl,
3570e1bf614SVolodymyr Riazantsev 	(esdhc_read32(&regs->mixctrl) & 0xFFFFFF80) | (xfertyp & 0x7F)
3580e1bf614SVolodymyr Riazantsev 			| (mmc->ddr_mode ? XFERTYP_DDREN : 0));
3594692708dSJason Liu 	esdhc_write32(&regs->xfertyp, xfertyp & 0xFFFF0000);
3604692708dSJason Liu #else
361c67bee14SStefano Babic 	esdhc_write32(&regs->xfertyp, xfertyp);
3624692708dSJason Liu #endif
3637a5b8029SDirk Behme 
36450586ef2SAndy Fleming 	/* Wait for the command to complete */
3657a5b8029SDirk Behme 	while (!(esdhc_read32(&regs->irqstat) & (IRQSTAT_CC | IRQSTAT_CTOE)))
366c67bee14SStefano Babic 		;
36750586ef2SAndy Fleming 
368c67bee14SStefano Babic 	irqstat = esdhc_read32(&regs->irqstat);
36950586ef2SAndy Fleming 
3708a573022SAndrew Gabbasov 	if (irqstat & CMD_ERR) {
3718a573022SAndrew Gabbasov 		err = COMM_ERR;
3728a573022SAndrew Gabbasov 		goto out;
3737a5b8029SDirk Behme 	}
3747a5b8029SDirk Behme 
3758a573022SAndrew Gabbasov 	if (irqstat & IRQSTAT_CTOE) {
3768a573022SAndrew Gabbasov 		err = TIMEOUT;
3778a573022SAndrew Gabbasov 		goto out;
3788a573022SAndrew Gabbasov 	}
37950586ef2SAndy Fleming 
380f022d36eSOtavio Salvador 	/* Switch voltage to 1.8V if CMD11 succeeded */
381f022d36eSOtavio Salvador 	if (cmd->cmdidx == SD_CMD_SWITCH_UHS18V) {
382f022d36eSOtavio Salvador 		esdhc_setbits32(&regs->vendorspec, ESDHC_VENDORSPEC_VSELECT);
383f022d36eSOtavio Salvador 
384f022d36eSOtavio Salvador 		printf("Run CMD11 1.8V switch\n");
385f022d36eSOtavio Salvador 		/* Sleep for 5 ms - max time for card to switch to 1.8V */
386f022d36eSOtavio Salvador 		udelay(5000);
387f022d36eSOtavio Salvador 	}
388f022d36eSOtavio Salvador 
3897a5b8029SDirk Behme 	/* Workaround for ESDHC errata ENGcm03648 */
3907a5b8029SDirk Behme 	if (!data && (cmd->resp_type & MMC_RSP_BUSY)) {
391253d5bddSYangbo Lu 		int timeout = 6000;
3927a5b8029SDirk Behme 
393253d5bddSYangbo Lu 		/* Poll on DATA0 line for cmd with busy signal for 600 ms */
3947a5b8029SDirk Behme 		while (timeout > 0 && !(esdhc_read32(&regs->prsstat) &
3957a5b8029SDirk Behme 					PRSSTAT_DAT0)) {
3967a5b8029SDirk Behme 			udelay(100);
3977a5b8029SDirk Behme 			timeout--;
3987a5b8029SDirk Behme 		}
3997a5b8029SDirk Behme 
4007a5b8029SDirk Behme 		if (timeout <= 0) {
4017a5b8029SDirk Behme 			printf("Timeout waiting for DAT0 to go high!\n");
4028a573022SAndrew Gabbasov 			err = TIMEOUT;
4038a573022SAndrew Gabbasov 			goto out;
4047a5b8029SDirk Behme 		}
4057a5b8029SDirk Behme 	}
4067a5b8029SDirk Behme 
40750586ef2SAndy Fleming 	/* Copy the response to the response buffer */
40850586ef2SAndy Fleming 	if (cmd->resp_type & MMC_RSP_136) {
40950586ef2SAndy Fleming 		u32 cmdrsp3, cmdrsp2, cmdrsp1, cmdrsp0;
41050586ef2SAndy Fleming 
411c67bee14SStefano Babic 		cmdrsp3 = esdhc_read32(&regs->cmdrsp3);
412c67bee14SStefano Babic 		cmdrsp2 = esdhc_read32(&regs->cmdrsp2);
413c67bee14SStefano Babic 		cmdrsp1 = esdhc_read32(&regs->cmdrsp1);
414c67bee14SStefano Babic 		cmdrsp0 = esdhc_read32(&regs->cmdrsp0);
415998be3ddSRabin Vincent 		cmd->response[0] = (cmdrsp3 << 8) | (cmdrsp2 >> 24);
416998be3ddSRabin Vincent 		cmd->response[1] = (cmdrsp2 << 8) | (cmdrsp1 >> 24);
417998be3ddSRabin Vincent 		cmd->response[2] = (cmdrsp1 << 8) | (cmdrsp0 >> 24);
418998be3ddSRabin Vincent 		cmd->response[3] = (cmdrsp0 << 8);
41950586ef2SAndy Fleming 	} else
420c67bee14SStefano Babic 		cmd->response[0] = esdhc_read32(&regs->cmdrsp0);
42150586ef2SAndy Fleming 
42250586ef2SAndy Fleming 	/* Wait until all of the blocks are transferred */
42350586ef2SAndy Fleming 	if (data) {
42477c1458dSDipen Dudhat #ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
42577c1458dSDipen Dudhat 		esdhc_pio_read_write(mmc, data);
42677c1458dSDipen Dudhat #else
42750586ef2SAndy Fleming 		do {
428c67bee14SStefano Babic 			irqstat = esdhc_read32(&regs->irqstat);
42950586ef2SAndy Fleming 
4308a573022SAndrew Gabbasov 			if (irqstat & IRQSTAT_DTOE) {
4318a573022SAndrew Gabbasov 				err = TIMEOUT;
4328a573022SAndrew Gabbasov 				goto out;
4338a573022SAndrew Gabbasov 			}
43463fb5a7eSFrans Meulenbroeks 
4358a573022SAndrew Gabbasov 			if (irqstat & DATA_ERR) {
4368a573022SAndrew Gabbasov 				err = COMM_ERR;
4378a573022SAndrew Gabbasov 				goto out;
4388a573022SAndrew Gabbasov 			}
4399b74dc56SAndrew Gabbasov 		} while ((irqstat & DATA_COMPLETE) != DATA_COMPLETE);
44071689776SYe.Li 
4414683b220SPeng Fan 		/*
4424683b220SPeng Fan 		 * Need invalidate the dcache here again to avoid any
4434683b220SPeng Fan 		 * cache-fill during the DMA operations such as the
4444683b220SPeng Fan 		 * speculative pre-fetching etc.
4454683b220SPeng Fan 		 */
44654899fc8SEric Nelson 		if (data->flags & MMC_DATA_READ)
44754899fc8SEric Nelson 			check_and_invalidate_dcache_range(cmd, data);
44871689776SYe.Li #endif
44950586ef2SAndy Fleming 	}
45050586ef2SAndy Fleming 
4518a573022SAndrew Gabbasov out:
4528a573022SAndrew Gabbasov 	/* Reset CMD and DATA portions on error */
4538a573022SAndrew Gabbasov 	if (err) {
4548a573022SAndrew Gabbasov 		esdhc_write32(&regs->sysctl, esdhc_read32(&regs->sysctl) |
4558a573022SAndrew Gabbasov 			      SYSCTL_RSTC);
4568a573022SAndrew Gabbasov 		while (esdhc_read32(&regs->sysctl) & SYSCTL_RSTC)
4578a573022SAndrew Gabbasov 			;
4588a573022SAndrew Gabbasov 
4598a573022SAndrew Gabbasov 		if (data) {
4608a573022SAndrew Gabbasov 			esdhc_write32(&regs->sysctl,
4618a573022SAndrew Gabbasov 				      esdhc_read32(&regs->sysctl) |
4628a573022SAndrew Gabbasov 				      SYSCTL_RSTD);
4638a573022SAndrew Gabbasov 			while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTD))
4648a573022SAndrew Gabbasov 				;
4658a573022SAndrew Gabbasov 		}
466f022d36eSOtavio Salvador 
467f022d36eSOtavio Salvador 		/* If this was CMD11, then notify that power cycle is needed */
468f022d36eSOtavio Salvador 		if (cmd->cmdidx == SD_CMD_SWITCH_UHS18V)
469f022d36eSOtavio Salvador 			printf("CMD11 to switch to 1.8V mode failed, card requires power cycle.\n");
4708a573022SAndrew Gabbasov 	}
4718a573022SAndrew Gabbasov 
472c67bee14SStefano Babic 	esdhc_write32(&regs->irqstat, -1);
47350586ef2SAndy Fleming 
4748a573022SAndrew Gabbasov 	return err;
47550586ef2SAndy Fleming }
47650586ef2SAndy Fleming 
477eafa90a1SKim Phillips static void set_sysctl(struct mmc *mmc, uint clock)
47850586ef2SAndy Fleming {
47950586ef2SAndy Fleming 	int div, pre_div;
48093bfd616SPantelis Antoniou 	struct fsl_esdhc_cfg *cfg = mmc->priv;
481c67bee14SStefano Babic 	volatile struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
482a2ac1b3aSBenoît Thébaudeau 	int sdhc_clk = cfg->sdhc_clk;
48350586ef2SAndy Fleming 	uint clk;
48450586ef2SAndy Fleming 
48593bfd616SPantelis Antoniou 	if (clock < mmc->cfg->f_min)
48693bfd616SPantelis Antoniou 		clock = mmc->cfg->f_min;
487c67bee14SStefano Babic 
48850586ef2SAndy Fleming 	if (sdhc_clk / 16 > clock) {
48950586ef2SAndy Fleming 		for (pre_div = 2; pre_div < 256; pre_div *= 2)
49050586ef2SAndy Fleming 			if ((sdhc_clk / pre_div) <= (clock * 16))
49150586ef2SAndy Fleming 				break;
49250586ef2SAndy Fleming 	} else
49350586ef2SAndy Fleming 		pre_div = 2;
49450586ef2SAndy Fleming 
49550586ef2SAndy Fleming 	for (div = 1; div <= 16; div++)
49650586ef2SAndy Fleming 		if ((sdhc_clk / (div * pre_div)) <= clock)
49750586ef2SAndy Fleming 			break;
49850586ef2SAndy Fleming 
4990e1bf614SVolodymyr Riazantsev 	pre_div >>= mmc->ddr_mode ? 2 : 1;
50050586ef2SAndy Fleming 	div -= 1;
50150586ef2SAndy Fleming 
50250586ef2SAndy Fleming 	clk = (pre_div << 8) | (div << 4);
50350586ef2SAndy Fleming 
504c67bee14SStefano Babic 	esdhc_clrbits32(&regs->sysctl, SYSCTL_CKEN);
505c67bee14SStefano Babic 
506c67bee14SStefano Babic 	esdhc_clrsetbits32(&regs->sysctl, SYSCTL_CLOCK_MASK, clk);
50750586ef2SAndy Fleming 
50850586ef2SAndy Fleming 	udelay(10000);
50950586ef2SAndy Fleming 
510cc4d1226SKumar Gala 	clk = SYSCTL_PEREN | SYSCTL_CKEN;
511c67bee14SStefano Babic 
512c67bee14SStefano Babic 	esdhc_setbits32(&regs->sysctl, clk);
51350586ef2SAndy Fleming }
51450586ef2SAndy Fleming 
5152d9ca2c7SYangbo Lu #ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
5162d9ca2c7SYangbo Lu static void esdhc_clock_control(struct mmc *mmc, bool enable)
5172d9ca2c7SYangbo Lu {
5182d9ca2c7SYangbo Lu 	struct fsl_esdhc_cfg *cfg = mmc->priv;
5192d9ca2c7SYangbo Lu 	struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
5202d9ca2c7SYangbo Lu 	u32 value;
5212d9ca2c7SYangbo Lu 	u32 time_out;
5222d9ca2c7SYangbo Lu 
5232d9ca2c7SYangbo Lu 	value = esdhc_read32(&regs->sysctl);
5242d9ca2c7SYangbo Lu 
5252d9ca2c7SYangbo Lu 	if (enable)
5262d9ca2c7SYangbo Lu 		value |= SYSCTL_CKEN;
5272d9ca2c7SYangbo Lu 	else
5282d9ca2c7SYangbo Lu 		value &= ~SYSCTL_CKEN;
5292d9ca2c7SYangbo Lu 
5302d9ca2c7SYangbo Lu 	esdhc_write32(&regs->sysctl, value);
5312d9ca2c7SYangbo Lu 
5322d9ca2c7SYangbo Lu 	time_out = 20;
5332d9ca2c7SYangbo Lu 	value = PRSSTAT_SDSTB;
5342d9ca2c7SYangbo Lu 	while (!(esdhc_read32(&regs->prsstat) & value)) {
5352d9ca2c7SYangbo Lu 		if (time_out == 0) {
5362d9ca2c7SYangbo Lu 			printf("fsl_esdhc: Internal clock never stabilised.\n");
5372d9ca2c7SYangbo Lu 			break;
5382d9ca2c7SYangbo Lu 		}
5392d9ca2c7SYangbo Lu 		time_out--;
5402d9ca2c7SYangbo Lu 		mdelay(1);
5412d9ca2c7SYangbo Lu 	}
5422d9ca2c7SYangbo Lu }
5432d9ca2c7SYangbo Lu #endif
5442d9ca2c7SYangbo Lu 
54550586ef2SAndy Fleming static void esdhc_set_ios(struct mmc *mmc)
54650586ef2SAndy Fleming {
54793bfd616SPantelis Antoniou 	struct fsl_esdhc_cfg *cfg = mmc->priv;
548c67bee14SStefano Babic 	struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
54950586ef2SAndy Fleming 
5502d9ca2c7SYangbo Lu #ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
5512d9ca2c7SYangbo Lu 	/* Select to use peripheral clock */
5522d9ca2c7SYangbo Lu 	esdhc_clock_control(mmc, false);
5532d9ca2c7SYangbo Lu 	esdhc_setbits32(&regs->scr, ESDHCCTL_PCS);
5542d9ca2c7SYangbo Lu 	esdhc_clock_control(mmc, true);
5552d9ca2c7SYangbo Lu #endif
55650586ef2SAndy Fleming 	/* Set the clock speed */
55750586ef2SAndy Fleming 	set_sysctl(mmc, mmc->clock);
55850586ef2SAndy Fleming 
55950586ef2SAndy Fleming 	/* Set the bus width */
560c67bee14SStefano Babic 	esdhc_clrbits32(&regs->proctl, PROCTL_DTW_4 | PROCTL_DTW_8);
56150586ef2SAndy Fleming 
56250586ef2SAndy Fleming 	if (mmc->bus_width == 4)
563c67bee14SStefano Babic 		esdhc_setbits32(&regs->proctl, PROCTL_DTW_4);
56450586ef2SAndy Fleming 	else if (mmc->bus_width == 8)
565c67bee14SStefano Babic 		esdhc_setbits32(&regs->proctl, PROCTL_DTW_8);
566c67bee14SStefano Babic 
56750586ef2SAndy Fleming }
56850586ef2SAndy Fleming 
56950586ef2SAndy Fleming static int esdhc_init(struct mmc *mmc)
57050586ef2SAndy Fleming {
57193bfd616SPantelis Antoniou 	struct fsl_esdhc_cfg *cfg = mmc->priv;
572c67bee14SStefano Babic 	struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
57350586ef2SAndy Fleming 	int timeout = 1000;
57450586ef2SAndy Fleming 
575c67bee14SStefano Babic 	/* Reset the entire host controller */
576a61da72bSDirk Behme 	esdhc_setbits32(&regs->sysctl, SYSCTL_RSTA);
577c67bee14SStefano Babic 
578c67bee14SStefano Babic 	/* Wait until the controller is available */
579c67bee14SStefano Babic 	while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTA) && --timeout)
580c67bee14SStefano Babic 		udelay(1000);
581c67bee14SStefano Babic 
58216e43f35SBenoît Thébaudeau #ifndef ARCH_MXC
5832c1764efSP.V.Suresh 	/* Enable cache snooping */
5842c1764efSP.V.Suresh 	esdhc_write32(&regs->scr, 0x00000040);
58516e43f35SBenoît Thébaudeau #endif
5862c1764efSP.V.Suresh 
587a61da72bSDirk Behme 	esdhc_setbits32(&regs->sysctl, SYSCTL_HCKEN | SYSCTL_IPGEN);
58850586ef2SAndy Fleming 
58950586ef2SAndy Fleming 	/* Set the initial clock speed */
5904a6ee172SJerry Huang 	mmc_set_clock(mmc, 400000);
59150586ef2SAndy Fleming 
59250586ef2SAndy Fleming 	/* Disable the BRR and BWR bits in IRQSTAT */
593c67bee14SStefano Babic 	esdhc_clrbits32(&regs->irqstaten, IRQSTATEN_BRR | IRQSTATEN_BWR);
59450586ef2SAndy Fleming 
59550586ef2SAndy Fleming 	/* Put the PROCTL reg back to the default */
596c67bee14SStefano Babic 	esdhc_write32(&regs->proctl, PROCTL_INIT);
59750586ef2SAndy Fleming 
598c67bee14SStefano Babic 	/* Set timout to the maximum value */
599c67bee14SStefano Babic 	esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, 14 << 16);
600c67bee14SStefano Babic 
601ee0c5389SOtavio Salvador #ifdef CONFIG_SYS_FSL_ESDHC_FORCE_VSELECT
602ee0c5389SOtavio Salvador 	esdhc_setbits32(&regs->vendorspec, ESDHC_VENDORSPEC_VSELECT);
603ee0c5389SOtavio Salvador #endif
604ee0c5389SOtavio Salvador 
605d48d2e21SThierry Reding 	return 0;
60650586ef2SAndy Fleming }
60750586ef2SAndy Fleming 
608d48d2e21SThierry Reding static int esdhc_getcd(struct mmc *mmc)
609d48d2e21SThierry Reding {
61093bfd616SPantelis Antoniou 	struct fsl_esdhc_cfg *cfg = mmc->priv;
611d48d2e21SThierry Reding 	struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
612d48d2e21SThierry Reding 	int timeout = 1000;
613d48d2e21SThierry Reding 
614f7e27cc5SHaijun.Zhang #ifdef CONFIG_ESDHC_DETECT_QUIRK
615f7e27cc5SHaijun.Zhang 	if (CONFIG_ESDHC_DETECT_QUIRK)
616f7e27cc5SHaijun.Zhang 		return 1;
617f7e27cc5SHaijun.Zhang #endif
618d48d2e21SThierry Reding 	while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_CINS) && --timeout)
619d48d2e21SThierry Reding 		udelay(1000);
620d48d2e21SThierry Reding 
621d48d2e21SThierry Reding 	return timeout > 0;
622c67bee14SStefano Babic }
623c67bee14SStefano Babic 
62448bb3bb5SJerry Huang static void esdhc_reset(struct fsl_esdhc *regs)
62548bb3bb5SJerry Huang {
62648bb3bb5SJerry Huang 	unsigned long timeout = 100; /* wait max 100 ms */
62748bb3bb5SJerry Huang 
62848bb3bb5SJerry Huang 	/* reset the controller */
629a61da72bSDirk Behme 	esdhc_setbits32(&regs->sysctl, SYSCTL_RSTA);
63048bb3bb5SJerry Huang 
63148bb3bb5SJerry Huang 	/* hardware clears the bit when it is done */
63248bb3bb5SJerry Huang 	while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTA) && --timeout)
63348bb3bb5SJerry Huang 		udelay(1000);
63448bb3bb5SJerry Huang 	if (!timeout)
63548bb3bb5SJerry Huang 		printf("MMC/SD: Reset never completed.\n");
63648bb3bb5SJerry Huang }
63748bb3bb5SJerry Huang 
638ab769f22SPantelis Antoniou static const struct mmc_ops esdhc_ops = {
639ab769f22SPantelis Antoniou 	.send_cmd	= esdhc_send_cmd,
640ab769f22SPantelis Antoniou 	.set_ios	= esdhc_set_ios,
641ab769f22SPantelis Antoniou 	.init		= esdhc_init,
642ab769f22SPantelis Antoniou 	.getcd		= esdhc_getcd,
643ab769f22SPantelis Antoniou };
644ab769f22SPantelis Antoniou 
645c67bee14SStefano Babic int fsl_esdhc_initialize(bd_t *bis, struct fsl_esdhc_cfg *cfg)
64650586ef2SAndy Fleming {
647c67bee14SStefano Babic 	struct fsl_esdhc *regs;
64850586ef2SAndy Fleming 	struct mmc *mmc;
649030955c2SLi Yang 	u32 caps, voltage_caps;
65050586ef2SAndy Fleming 
651c67bee14SStefano Babic 	if (!cfg)
652c67bee14SStefano Babic 		return -1;
653c67bee14SStefano Babic 
654c67bee14SStefano Babic 	regs = (struct fsl_esdhc *)cfg->esdhc_base;
655c67bee14SStefano Babic 
65648bb3bb5SJerry Huang 	/* First reset the eSDHC controller */
65748bb3bb5SJerry Huang 	esdhc_reset(regs);
65848bb3bb5SJerry Huang 
659975324a7SJerry Huang 	esdhc_setbits32(&regs->sysctl, SYSCTL_PEREN | SYSCTL_HCKEN
660975324a7SJerry Huang 				| SYSCTL_IPGEN | SYSCTL_CKEN);
661975324a7SJerry Huang 
662a3d6e386SYe.Li 	writel(SDHCI_IRQ_EN_BITS, &regs->irqstaten);
66393bfd616SPantelis Antoniou 	memset(&cfg->cfg, 0, sizeof(cfg->cfg));
66493bfd616SPantelis Antoniou 
665030955c2SLi Yang 	voltage_caps = 0;
66619060bd8SWang Huan 	caps = esdhc_read32(&regs->hostcapblt);
6673b4456ecSRoy Zang 
6683b4456ecSRoy Zang #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC135
6693b4456ecSRoy Zang 	caps = caps & ~(ESDHC_HOSTCAPBLT_SRS |
6703b4456ecSRoy Zang 			ESDHC_HOSTCAPBLT_VS18 | ESDHC_HOSTCAPBLT_VS30);
6713b4456ecSRoy Zang #endif
672ef38f3ffSHaijun.Zhang 
673ef38f3ffSHaijun.Zhang /* T4240 host controller capabilities register should have VS33 bit */
674ef38f3ffSHaijun.Zhang #ifdef CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
675ef38f3ffSHaijun.Zhang 	caps = caps | ESDHC_HOSTCAPBLT_VS33;
676ef38f3ffSHaijun.Zhang #endif
677ef38f3ffSHaijun.Zhang 
67850586ef2SAndy Fleming 	if (caps & ESDHC_HOSTCAPBLT_VS18)
679030955c2SLi Yang 		voltage_caps |= MMC_VDD_165_195;
68050586ef2SAndy Fleming 	if (caps & ESDHC_HOSTCAPBLT_VS30)
681030955c2SLi Yang 		voltage_caps |= MMC_VDD_29_30 | MMC_VDD_30_31;
68250586ef2SAndy Fleming 	if (caps & ESDHC_HOSTCAPBLT_VS33)
683030955c2SLi Yang 		voltage_caps |= MMC_VDD_32_33 | MMC_VDD_33_34;
684030955c2SLi Yang 
68593bfd616SPantelis Antoniou 	cfg->cfg.name = "FSL_SDHC";
68693bfd616SPantelis Antoniou 	cfg->cfg.ops = &esdhc_ops;
687030955c2SLi Yang #ifdef CONFIG_SYS_SD_VOLTAGE
68893bfd616SPantelis Antoniou 	cfg->cfg.voltages = CONFIG_SYS_SD_VOLTAGE;
689030955c2SLi Yang #else
69093bfd616SPantelis Antoniou 	cfg->cfg.voltages = MMC_VDD_32_33 | MMC_VDD_33_34;
691030955c2SLi Yang #endif
69293bfd616SPantelis Antoniou 	if ((cfg->cfg.voltages & voltage_caps) == 0) {
693030955c2SLi Yang 		printf("voltage not supported by controller\n");
694030955c2SLi Yang 		return -1;
695030955c2SLi Yang 	}
69650586ef2SAndy Fleming 
6975a20397bSRob Herring 	cfg->cfg.host_caps = MMC_MODE_4BIT | MMC_MODE_8BIT;
6980e1bf614SVolodymyr Riazantsev #ifdef CONFIG_SYS_FSL_ESDHC_HAS_DDR_MODE
6990e1bf614SVolodymyr Riazantsev 	cfg->cfg.host_caps |= MMC_MODE_DDR_52MHz;
7000e1bf614SVolodymyr Riazantsev #endif
70150586ef2SAndy Fleming 
702aad4659aSAbbas Raza 	if (cfg->max_bus_width > 0) {
703aad4659aSAbbas Raza 		if (cfg->max_bus_width < 8)
70493bfd616SPantelis Antoniou 			cfg->cfg.host_caps &= ~MMC_MODE_8BIT;
705aad4659aSAbbas Raza 		if (cfg->max_bus_width < 4)
70693bfd616SPantelis Antoniou 			cfg->cfg.host_caps &= ~MMC_MODE_4BIT;
707aad4659aSAbbas Raza 	}
708aad4659aSAbbas Raza 
70950586ef2SAndy Fleming 	if (caps & ESDHC_HOSTCAPBLT_HSS)
71093bfd616SPantelis Antoniou 		cfg->cfg.host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS;
71150586ef2SAndy Fleming 
712d47e3d27SHaijun.Zhang #ifdef CONFIG_ESDHC_DETECT_8_BIT_QUIRK
713d47e3d27SHaijun.Zhang 	if (CONFIG_ESDHC_DETECT_8_BIT_QUIRK)
71493bfd616SPantelis Antoniou 		cfg->cfg.host_caps &= ~MMC_MODE_8BIT;
715d47e3d27SHaijun.Zhang #endif
716d47e3d27SHaijun.Zhang 
71793bfd616SPantelis Antoniou 	cfg->cfg.f_min = 400000;
71821008ad6STom Rini 	cfg->cfg.f_max = min(cfg->sdhc_clk, (u32)52000000);
71950586ef2SAndy Fleming 
72093bfd616SPantelis Antoniou 	cfg->cfg.b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
72193bfd616SPantelis Antoniou 
72293bfd616SPantelis Antoniou 	mmc = mmc_create(&cfg->cfg, cfg);
72393bfd616SPantelis Antoniou 	if (mmc == NULL)
72493bfd616SPantelis Antoniou 		return -1;
72550586ef2SAndy Fleming 
72650586ef2SAndy Fleming 	return 0;
72750586ef2SAndy Fleming }
72850586ef2SAndy Fleming 
72950586ef2SAndy Fleming int fsl_esdhc_mmc_init(bd_t *bis)
73050586ef2SAndy Fleming {
731c67bee14SStefano Babic 	struct fsl_esdhc_cfg *cfg;
732c67bee14SStefano Babic 
73388227a1dSFabio Estevam 	cfg = calloc(sizeof(struct fsl_esdhc_cfg), 1);
734c67bee14SStefano Babic 	cfg->esdhc_base = CONFIG_SYS_FSL_ESDHC_ADDR;
735e9adeca3SSimon Glass 	cfg->sdhc_clk = gd->arch.sdhc_clk;
736c67bee14SStefano Babic 	return fsl_esdhc_initialize(bis, cfg);
73750586ef2SAndy Fleming }
738b33433a6SAnton Vorontsov 
7395a8dbdc6SYangbo Lu #ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT
7405a8dbdc6SYangbo Lu void mmc_adapter_card_type_ident(void)
7415a8dbdc6SYangbo Lu {
7425a8dbdc6SYangbo Lu 	u8 card_id;
7435a8dbdc6SYangbo Lu 	u8 value;
7445a8dbdc6SYangbo Lu 
7455a8dbdc6SYangbo Lu 	card_id = QIXIS_READ(present) & QIXIS_SDID_MASK;
7465a8dbdc6SYangbo Lu 	gd->arch.sdhc_adapter = card_id;
7475a8dbdc6SYangbo Lu 
7485a8dbdc6SYangbo Lu 	switch (card_id) {
7495a8dbdc6SYangbo Lu 	case QIXIS_ESDHC_ADAPTER_TYPE_EMMC45:
7505a8dbdc6SYangbo Lu 		break;
7515a8dbdc6SYangbo Lu 	case QIXIS_ESDHC_ADAPTER_TYPE_SDMMC_LEGACY:
7525a8dbdc6SYangbo Lu 		break;
7535a8dbdc6SYangbo Lu 	case QIXIS_ESDHC_ADAPTER_TYPE_EMMC44:
7545a8dbdc6SYangbo Lu 		value = QIXIS_READ(brdcfg[5]);
7555a8dbdc6SYangbo Lu 		value |= (QIXIS_SDCLKIN | QIXIS_SDCLKOUT);
7565a8dbdc6SYangbo Lu 		QIXIS_WRITE(brdcfg[5], value);
7575a8dbdc6SYangbo Lu 		break;
7585a8dbdc6SYangbo Lu 	case QIXIS_ESDHC_ADAPTER_TYPE_RSV:
7595a8dbdc6SYangbo Lu 		break;
7605a8dbdc6SYangbo Lu 	case QIXIS_ESDHC_ADAPTER_TYPE_MMC:
7615a8dbdc6SYangbo Lu 		break;
7625a8dbdc6SYangbo Lu 	case QIXIS_ESDHC_ADAPTER_TYPE_SD:
7635a8dbdc6SYangbo Lu 		break;
7645a8dbdc6SYangbo Lu 	case QIXIS_ESDHC_NO_ADAPTER:
7655a8dbdc6SYangbo Lu 		break;
7665a8dbdc6SYangbo Lu 	default:
7675a8dbdc6SYangbo Lu 		break;
7685a8dbdc6SYangbo Lu 	}
7695a8dbdc6SYangbo Lu }
7705a8dbdc6SYangbo Lu #endif
7715a8dbdc6SYangbo Lu 
772c67bee14SStefano Babic #ifdef CONFIG_OF_LIBFDT
773b33433a6SAnton Vorontsov void fdt_fixup_esdhc(void *blob, bd_t *bd)
774b33433a6SAnton Vorontsov {
775b33433a6SAnton Vorontsov 	const char *compat = "fsl,esdhc";
776b33433a6SAnton Vorontsov 
777a6da8b81SChenhui Zhao #ifdef CONFIG_FSL_ESDHC_PIN_MUX
778b33433a6SAnton Vorontsov 	if (!hwconfig("esdhc")) {
779a6da8b81SChenhui Zhao 		do_fixup_by_compat(blob, compat, "status", "disabled",
780a6da8b81SChenhui Zhao 				8 + 1, 1);
781a6da8b81SChenhui Zhao 		return;
782b33433a6SAnton Vorontsov 	}
783a6da8b81SChenhui Zhao #endif
784b33433a6SAnton Vorontsov 
7852d9ca2c7SYangbo Lu #ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
7862d9ca2c7SYangbo Lu 	do_fixup_by_compat_u32(blob, compat, "peripheral-frequency",
7872d9ca2c7SYangbo Lu 			       gd->arch.sdhc_clk, 1);
7882d9ca2c7SYangbo Lu #else
789b33433a6SAnton Vorontsov 	do_fixup_by_compat_u32(blob, compat, "clock-frequency",
790e9adeca3SSimon Glass 			       gd->arch.sdhc_clk, 1);
7912d9ca2c7SYangbo Lu #endif
7925a8dbdc6SYangbo Lu #ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT
7935a8dbdc6SYangbo Lu 	do_fixup_by_compat_u32(blob, compat, "adapter-type",
7945a8dbdc6SYangbo Lu 			       (u32)(gd->arch.sdhc_adapter), 1);
7955a8dbdc6SYangbo Lu #endif
796a6da8b81SChenhui Zhao 	do_fixup_by_compat(blob, compat, "status", "okay",
797a6da8b81SChenhui Zhao 			   4 + 1, 1);
798b33433a6SAnton Vorontsov }
799c67bee14SStefano Babic #endif
800