xref: /rk3399_rockchip-uboot/drivers/mmc/fsl_esdhc.c (revision 48bb3bb5ac4dd21e931ae157caad6449bcb2d0d4)
150586ef2SAndy Fleming /*
2cc4d1226SKumar Gala  * Copyright 2007,2010 Freescale Semiconductor, Inc
350586ef2SAndy Fleming  * Andy Fleming
450586ef2SAndy Fleming  *
550586ef2SAndy Fleming  * Based vaguely on the pxa mmc code:
650586ef2SAndy Fleming  * (C) Copyright 2003
750586ef2SAndy Fleming  * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
850586ef2SAndy Fleming  *
950586ef2SAndy Fleming  * See file CREDITS for list of people who contributed to this
1050586ef2SAndy Fleming  * project.
1150586ef2SAndy Fleming  *
1250586ef2SAndy Fleming  * This program is free software; you can redistribute it and/or
1350586ef2SAndy Fleming  * modify it under the terms of the GNU General Public License as
1450586ef2SAndy Fleming  * published by the Free Software Foundation; either version 2 of
1550586ef2SAndy Fleming  * the License, or (at your option) any later version.
1650586ef2SAndy Fleming  *
1750586ef2SAndy Fleming  * This program is distributed in the hope that it will be useful,
1850586ef2SAndy Fleming  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1950586ef2SAndy Fleming  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
2050586ef2SAndy Fleming  * GNU General Public License for more details.
2150586ef2SAndy Fleming  *
2250586ef2SAndy Fleming  * You should have received a copy of the GNU General Public License
2350586ef2SAndy Fleming  * along with this program; if not, write to the Free Software
2450586ef2SAndy Fleming  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
2550586ef2SAndy Fleming  * MA 02111-1307 USA
2650586ef2SAndy Fleming  */
2750586ef2SAndy Fleming 
2850586ef2SAndy Fleming #include <config.h>
2950586ef2SAndy Fleming #include <common.h>
3050586ef2SAndy Fleming #include <command.h>
31b33433a6SAnton Vorontsov #include <hwconfig.h>
3250586ef2SAndy Fleming #include <mmc.h>
3350586ef2SAndy Fleming #include <part.h>
3450586ef2SAndy Fleming #include <malloc.h>
3550586ef2SAndy Fleming #include <mmc.h>
3650586ef2SAndy Fleming #include <fsl_esdhc.h>
37b33433a6SAnton Vorontsov #include <fdt_support.h>
3850586ef2SAndy Fleming #include <asm/io.h>
3950586ef2SAndy Fleming 
4050586ef2SAndy Fleming DECLARE_GLOBAL_DATA_PTR;
4150586ef2SAndy Fleming 
4250586ef2SAndy Fleming struct fsl_esdhc {
4350586ef2SAndy Fleming 	uint	dsaddr;
4450586ef2SAndy Fleming 	uint	blkattr;
4550586ef2SAndy Fleming 	uint	cmdarg;
4650586ef2SAndy Fleming 	uint	xfertyp;
4750586ef2SAndy Fleming 	uint	cmdrsp0;
4850586ef2SAndy Fleming 	uint	cmdrsp1;
4950586ef2SAndy Fleming 	uint	cmdrsp2;
5050586ef2SAndy Fleming 	uint	cmdrsp3;
5150586ef2SAndy Fleming 	uint	datport;
5250586ef2SAndy Fleming 	uint	prsstat;
5350586ef2SAndy Fleming 	uint	proctl;
5450586ef2SAndy Fleming 	uint	sysctl;
5550586ef2SAndy Fleming 	uint	irqstat;
5650586ef2SAndy Fleming 	uint	irqstaten;
5750586ef2SAndy Fleming 	uint	irqsigen;
5850586ef2SAndy Fleming 	uint	autoc12err;
5950586ef2SAndy Fleming 	uint	hostcapblt;
6050586ef2SAndy Fleming 	uint	wml;
6150586ef2SAndy Fleming 	char	reserved1[8];
6250586ef2SAndy Fleming 	uint	fevt;
6350586ef2SAndy Fleming 	char	reserved2[168];
6450586ef2SAndy Fleming 	uint	hostver;
6550586ef2SAndy Fleming 	char	reserved3[780];
6650586ef2SAndy Fleming 	uint	scr;
6750586ef2SAndy Fleming };
6850586ef2SAndy Fleming 
6950586ef2SAndy Fleming /* Return the XFERTYP flags for a given command and data packet */
7050586ef2SAndy Fleming uint esdhc_xfertyp(struct mmc_cmd *cmd, struct mmc_data *data)
7150586ef2SAndy Fleming {
7250586ef2SAndy Fleming 	uint xfertyp = 0;
7350586ef2SAndy Fleming 
7450586ef2SAndy Fleming 	if (data) {
7550586ef2SAndy Fleming 		xfertyp |= XFERTYP_DPSEL | XFERTYP_DMAEN;
7650586ef2SAndy Fleming 
7750586ef2SAndy Fleming 		if (data->blocks > 1) {
7850586ef2SAndy Fleming 			xfertyp |= XFERTYP_MSBSEL;
7950586ef2SAndy Fleming 			xfertyp |= XFERTYP_BCEN;
8050586ef2SAndy Fleming 		}
8150586ef2SAndy Fleming 
8250586ef2SAndy Fleming 		if (data->flags & MMC_DATA_READ)
8350586ef2SAndy Fleming 			xfertyp |= XFERTYP_DTDSEL;
8450586ef2SAndy Fleming 	}
8550586ef2SAndy Fleming 
8650586ef2SAndy Fleming 	if (cmd->resp_type & MMC_RSP_CRC)
8750586ef2SAndy Fleming 		xfertyp |= XFERTYP_CCCEN;
8850586ef2SAndy Fleming 	if (cmd->resp_type & MMC_RSP_OPCODE)
8950586ef2SAndy Fleming 		xfertyp |= XFERTYP_CICEN;
9050586ef2SAndy Fleming 	if (cmd->resp_type & MMC_RSP_136)
9150586ef2SAndy Fleming 		xfertyp |= XFERTYP_RSPTYP_136;
9250586ef2SAndy Fleming 	else if (cmd->resp_type & MMC_RSP_BUSY)
9350586ef2SAndy Fleming 		xfertyp |= XFERTYP_RSPTYP_48_BUSY;
9450586ef2SAndy Fleming 	else if (cmd->resp_type & MMC_RSP_PRESENT)
9550586ef2SAndy Fleming 		xfertyp |= XFERTYP_RSPTYP_48;
9650586ef2SAndy Fleming 
9750586ef2SAndy Fleming 	return XFERTYP_CMD(cmd->cmdidx) | xfertyp;
9850586ef2SAndy Fleming }
9950586ef2SAndy Fleming 
10050586ef2SAndy Fleming static int esdhc_setup_data(struct mmc *mmc, struct mmc_data *data)
10150586ef2SAndy Fleming {
10250586ef2SAndy Fleming 	uint wml_value;
10350586ef2SAndy Fleming 	int timeout;
104c67bee14SStefano Babic 	struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
105c67bee14SStefano Babic 	struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
10650586ef2SAndy Fleming 
10750586ef2SAndy Fleming 	wml_value = data->blocksize/4;
10850586ef2SAndy Fleming 
10950586ef2SAndy Fleming 	if (data->flags & MMC_DATA_READ) {
11050586ef2SAndy Fleming 		if (wml_value > 0x10)
11150586ef2SAndy Fleming 			wml_value = 0x10;
11250586ef2SAndy Fleming 
11350586ef2SAndy Fleming 		wml_value = 0x100000 | wml_value;
11450586ef2SAndy Fleming 
115c67bee14SStefano Babic 		esdhc_write32(&regs->dsaddr, (u32)data->dest);
11650586ef2SAndy Fleming 	} else {
11750586ef2SAndy Fleming 		if (wml_value > 0x80)
11850586ef2SAndy Fleming 			wml_value = 0x80;
119c67bee14SStefano Babic 		if ((esdhc_read32(&regs->prsstat) & PRSSTAT_WPSPL) == 0) {
12050586ef2SAndy Fleming 			printf("\nThe SD card is locked. Can not write to a locked card.\n\n");
12150586ef2SAndy Fleming 			return TIMEOUT;
12250586ef2SAndy Fleming 		}
12350586ef2SAndy Fleming 		wml_value = wml_value << 16 | 0x10;
124c67bee14SStefano Babic 		esdhc_write32(&regs->dsaddr, (u32)data->src);
12550586ef2SAndy Fleming 	}
12650586ef2SAndy Fleming 
127c67bee14SStefano Babic 	esdhc_write32(&regs->wml, wml_value);
12850586ef2SAndy Fleming 
129c67bee14SStefano Babic 	esdhc_write32(&regs->blkattr, data->blocks << 16 | data->blocksize);
13050586ef2SAndy Fleming 
13150586ef2SAndy Fleming 	/* Calculate the timeout period for data transactions */
132c67bee14SStefano Babic 	timeout = fls(mmc->tran_speed/10) - 1;
13350586ef2SAndy Fleming 	timeout -= 13;
13450586ef2SAndy Fleming 
13550586ef2SAndy Fleming 	if (timeout > 14)
13650586ef2SAndy Fleming 		timeout = 14;
13750586ef2SAndy Fleming 
13850586ef2SAndy Fleming 	if (timeout < 0)
13950586ef2SAndy Fleming 		timeout = 0;
14050586ef2SAndy Fleming 
141c67bee14SStefano Babic 	esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, timeout << 16);
14250586ef2SAndy Fleming 
14350586ef2SAndy Fleming 	return 0;
14450586ef2SAndy Fleming }
14550586ef2SAndy Fleming 
14650586ef2SAndy Fleming 
14750586ef2SAndy Fleming /*
14850586ef2SAndy Fleming  * Sends a command out on the bus.  Takes the mmc pointer,
14950586ef2SAndy Fleming  * a command pointer, and an optional data pointer.
15050586ef2SAndy Fleming  */
15150586ef2SAndy Fleming static int
15250586ef2SAndy Fleming esdhc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, struct mmc_data *data)
15350586ef2SAndy Fleming {
15450586ef2SAndy Fleming 	uint	xfertyp;
15550586ef2SAndy Fleming 	uint	irqstat;
156c67bee14SStefano Babic 	struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
157c67bee14SStefano Babic 	volatile struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
15850586ef2SAndy Fleming 
159c67bee14SStefano Babic 	esdhc_write32(&regs->irqstat, -1);
16050586ef2SAndy Fleming 
16150586ef2SAndy Fleming 	sync();
16250586ef2SAndy Fleming 
16350586ef2SAndy Fleming 	/* Wait for the bus to be idle */
164c67bee14SStefano Babic 	while ((esdhc_read32(&regs->prsstat) & PRSSTAT_CICHB) ||
165c67bee14SStefano Babic 			(esdhc_read32(&regs->prsstat) & PRSSTAT_CIDHB))
166c67bee14SStefano Babic 		;
16750586ef2SAndy Fleming 
168c67bee14SStefano Babic 	while (esdhc_read32(&regs->prsstat) & PRSSTAT_DLA)
169c67bee14SStefano Babic 		;
17050586ef2SAndy Fleming 
17150586ef2SAndy Fleming 	/* Wait at least 8 SD clock cycles before the next command */
17250586ef2SAndy Fleming 	/*
17350586ef2SAndy Fleming 	 * Note: This is way more than 8 cycles, but 1ms seems to
17450586ef2SAndy Fleming 	 * resolve timing issues with some cards
17550586ef2SAndy Fleming 	 */
17650586ef2SAndy Fleming 	udelay(1000);
17750586ef2SAndy Fleming 
17850586ef2SAndy Fleming 	/* Set up for a data transfer if we have one */
17950586ef2SAndy Fleming 	if (data) {
18050586ef2SAndy Fleming 		int err;
18150586ef2SAndy Fleming 
18250586ef2SAndy Fleming 		err = esdhc_setup_data(mmc, data);
18350586ef2SAndy Fleming 		if(err)
18450586ef2SAndy Fleming 			return err;
18550586ef2SAndy Fleming 	}
18650586ef2SAndy Fleming 
18750586ef2SAndy Fleming 	/* Figure out the transfer arguments */
18850586ef2SAndy Fleming 	xfertyp = esdhc_xfertyp(cmd, data);
18950586ef2SAndy Fleming 
19050586ef2SAndy Fleming 	/* Send the command */
191c67bee14SStefano Babic 	esdhc_write32(&regs->cmdarg, cmd->cmdarg);
192c67bee14SStefano Babic 	esdhc_write32(&regs->xfertyp, xfertyp);
19350586ef2SAndy Fleming 
19450586ef2SAndy Fleming 	/* Wait for the command to complete */
195c67bee14SStefano Babic 	while (!(esdhc_read32(&regs->irqstat) & IRQSTAT_CC))
196c67bee14SStefano Babic 		;
19750586ef2SAndy Fleming 
198c67bee14SStefano Babic 	irqstat = esdhc_read32(&regs->irqstat);
199c67bee14SStefano Babic 	esdhc_write32(&regs->irqstat, irqstat);
20050586ef2SAndy Fleming 
20150586ef2SAndy Fleming 	if (irqstat & CMD_ERR)
20250586ef2SAndy Fleming 		return COMM_ERR;
20350586ef2SAndy Fleming 
20450586ef2SAndy Fleming 	if (irqstat & IRQSTAT_CTOE)
20550586ef2SAndy Fleming 		return TIMEOUT;
20650586ef2SAndy Fleming 
20750586ef2SAndy Fleming 	/* Copy the response to the response buffer */
20850586ef2SAndy Fleming 	if (cmd->resp_type & MMC_RSP_136) {
20950586ef2SAndy Fleming 		u32 cmdrsp3, cmdrsp2, cmdrsp1, cmdrsp0;
21050586ef2SAndy Fleming 
211c67bee14SStefano Babic 		cmdrsp3 = esdhc_read32(&regs->cmdrsp3);
212c67bee14SStefano Babic 		cmdrsp2 = esdhc_read32(&regs->cmdrsp2);
213c67bee14SStefano Babic 		cmdrsp1 = esdhc_read32(&regs->cmdrsp1);
214c67bee14SStefano Babic 		cmdrsp0 = esdhc_read32(&regs->cmdrsp0);
215998be3ddSRabin Vincent 		cmd->response[0] = (cmdrsp3 << 8) | (cmdrsp2 >> 24);
216998be3ddSRabin Vincent 		cmd->response[1] = (cmdrsp2 << 8) | (cmdrsp1 >> 24);
217998be3ddSRabin Vincent 		cmd->response[2] = (cmdrsp1 << 8) | (cmdrsp0 >> 24);
218998be3ddSRabin Vincent 		cmd->response[3] = (cmdrsp0 << 8);
21950586ef2SAndy Fleming 	} else
220c67bee14SStefano Babic 		cmd->response[0] = esdhc_read32(&regs->cmdrsp0);
22150586ef2SAndy Fleming 
22250586ef2SAndy Fleming 	/* Wait until all of the blocks are transferred */
22350586ef2SAndy Fleming 	if (data) {
22450586ef2SAndy Fleming 		do {
225c67bee14SStefano Babic 			irqstat = esdhc_read32(&regs->irqstat);
22650586ef2SAndy Fleming 
22750586ef2SAndy Fleming 			if (irqstat & DATA_ERR)
22850586ef2SAndy Fleming 				return COMM_ERR;
22950586ef2SAndy Fleming 
23050586ef2SAndy Fleming 			if (irqstat & IRQSTAT_DTOE)
23150586ef2SAndy Fleming 				return TIMEOUT;
23250586ef2SAndy Fleming 		} while (!(irqstat & IRQSTAT_TC) &&
233c67bee14SStefano Babic 				(esdhc_read32(&regs->prsstat) & PRSSTAT_DLA));
23450586ef2SAndy Fleming 	}
23550586ef2SAndy Fleming 
236c67bee14SStefano Babic 	esdhc_write32(&regs->irqstat, -1);
23750586ef2SAndy Fleming 
23850586ef2SAndy Fleming 	return 0;
23950586ef2SAndy Fleming }
24050586ef2SAndy Fleming 
24150586ef2SAndy Fleming void set_sysctl(struct mmc *mmc, uint clock)
24250586ef2SAndy Fleming {
24350586ef2SAndy Fleming 	int sdhc_clk = gd->sdhc_clk;
24450586ef2SAndy Fleming 	int div, pre_div;
245c67bee14SStefano Babic 	struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
246c67bee14SStefano Babic 	volatile struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
24750586ef2SAndy Fleming 	uint clk;
24850586ef2SAndy Fleming 
249c67bee14SStefano Babic 	if (clock < mmc->f_min)
250c67bee14SStefano Babic 		clock = mmc->f_min;
251c67bee14SStefano Babic 
25250586ef2SAndy Fleming 	if (sdhc_clk / 16 > clock) {
25350586ef2SAndy Fleming 		for (pre_div = 2; pre_div < 256; pre_div *= 2)
25450586ef2SAndy Fleming 			if ((sdhc_clk / pre_div) <= (clock * 16))
25550586ef2SAndy Fleming 				break;
25650586ef2SAndy Fleming 	} else
25750586ef2SAndy Fleming 		pre_div = 2;
25850586ef2SAndy Fleming 
25950586ef2SAndy Fleming 	for (div = 1; div <= 16; div++)
26050586ef2SAndy Fleming 		if ((sdhc_clk / (div * pre_div)) <= clock)
26150586ef2SAndy Fleming 			break;
26250586ef2SAndy Fleming 
26350586ef2SAndy Fleming 	pre_div >>= 1;
26450586ef2SAndy Fleming 	div -= 1;
26550586ef2SAndy Fleming 
26650586ef2SAndy Fleming 	clk = (pre_div << 8) | (div << 4);
26750586ef2SAndy Fleming 
268c67bee14SStefano Babic 	esdhc_clrbits32(&regs->sysctl, SYSCTL_CKEN);
269c67bee14SStefano Babic 
270c67bee14SStefano Babic 	esdhc_clrsetbits32(&regs->sysctl, SYSCTL_CLOCK_MASK, clk);
27150586ef2SAndy Fleming 
27250586ef2SAndy Fleming 	udelay(10000);
27350586ef2SAndy Fleming 
274cc4d1226SKumar Gala 	clk = SYSCTL_PEREN | SYSCTL_CKEN;
275c67bee14SStefano Babic 
276c67bee14SStefano Babic 	esdhc_setbits32(&regs->sysctl, clk);
27750586ef2SAndy Fleming }
27850586ef2SAndy Fleming 
27950586ef2SAndy Fleming static void esdhc_set_ios(struct mmc *mmc)
28050586ef2SAndy Fleming {
281c67bee14SStefano Babic 	struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
282c67bee14SStefano Babic 	struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
28350586ef2SAndy Fleming 
28450586ef2SAndy Fleming 	/* Set the clock speed */
28550586ef2SAndy Fleming 	set_sysctl(mmc, mmc->clock);
28650586ef2SAndy Fleming 
28750586ef2SAndy Fleming 	/* Set the bus width */
288c67bee14SStefano Babic 	esdhc_clrbits32(&regs->proctl, PROCTL_DTW_4 | PROCTL_DTW_8);
28950586ef2SAndy Fleming 
29050586ef2SAndy Fleming 	if (mmc->bus_width == 4)
291c67bee14SStefano Babic 		esdhc_setbits32(&regs->proctl, PROCTL_DTW_4);
29250586ef2SAndy Fleming 	else if (mmc->bus_width == 8)
293c67bee14SStefano Babic 		esdhc_setbits32(&regs->proctl, PROCTL_DTW_8);
294c67bee14SStefano Babic 
29550586ef2SAndy Fleming }
29650586ef2SAndy Fleming 
29750586ef2SAndy Fleming static int esdhc_init(struct mmc *mmc)
29850586ef2SAndy Fleming {
299c67bee14SStefano Babic 	struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
300c67bee14SStefano Babic 	struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
30150586ef2SAndy Fleming 	int timeout = 1000;
302c67bee14SStefano Babic 	int ret = 0;
303c67bee14SStefano Babic 	u8 card_absent;
30450586ef2SAndy Fleming 
30550586ef2SAndy Fleming 	/* Enable cache snooping */
306c67bee14SStefano Babic 	if (cfg && !cfg->no_snoop)
307c67bee14SStefano Babic 		esdhc_write32(&regs->scr, 0x00000040);
30850586ef2SAndy Fleming 
309c67bee14SStefano Babic 	/* Reset the entire host controller */
310c67bee14SStefano Babic 	esdhc_write32(&regs->sysctl, SYSCTL_RSTA);
311c67bee14SStefano Babic 
312c67bee14SStefano Babic 	/* Wait until the controller is available */
313c67bee14SStefano Babic 	while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTA) && --timeout)
314c67bee14SStefano Babic 		udelay(1000);
315c67bee14SStefano Babic 
316c67bee14SStefano Babic 	esdhc_write32(&regs->sysctl, SYSCTL_HCKEN | SYSCTL_IPGEN);
31750586ef2SAndy Fleming 
31850586ef2SAndy Fleming 	/* Set the initial clock speed */
31950586ef2SAndy Fleming 	set_sysctl(mmc, 400000);
32050586ef2SAndy Fleming 
32150586ef2SAndy Fleming 	/* Disable the BRR and BWR bits in IRQSTAT */
322c67bee14SStefano Babic 	esdhc_clrbits32(&regs->irqstaten, IRQSTATEN_BRR | IRQSTATEN_BWR);
32350586ef2SAndy Fleming 
32450586ef2SAndy Fleming 	/* Put the PROCTL reg back to the default */
325c67bee14SStefano Babic 	esdhc_write32(&regs->proctl, PROCTL_INIT);
32650586ef2SAndy Fleming 
327c67bee14SStefano Babic 	/* Set timout to the maximum value */
328c67bee14SStefano Babic 	esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, 14 << 16);
329c67bee14SStefano Babic 
330c67bee14SStefano Babic 	/* Check if there is a callback for detecting the card */
331c67bee14SStefano Babic 	if (board_mmc_getcd(&card_absent, mmc)) {
332c67bee14SStefano Babic 		timeout = 1000;
333c67bee14SStefano Babic 		while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_CINS) &&
334c67bee14SStefano Babic 				--timeout)
33550586ef2SAndy Fleming 			udelay(1000);
33650586ef2SAndy Fleming 
33750586ef2SAndy Fleming 		if (timeout <= 0)
338c67bee14SStefano Babic 			ret = NO_CARD_ERR;
339c67bee14SStefano Babic 	} else {
340c67bee14SStefano Babic 		if (card_absent)
341c67bee14SStefano Babic 			ret = NO_CARD_ERR;
34250586ef2SAndy Fleming 	}
34350586ef2SAndy Fleming 
344c67bee14SStefano Babic 	return ret;
345c67bee14SStefano Babic }
346c67bee14SStefano Babic 
347*48bb3bb5SJerry Huang static void esdhc_reset(struct fsl_esdhc *regs)
348*48bb3bb5SJerry Huang {
349*48bb3bb5SJerry Huang 	unsigned long timeout = 100; /* wait max 100 ms */
350*48bb3bb5SJerry Huang 
351*48bb3bb5SJerry Huang 	/* reset the controller */
352*48bb3bb5SJerry Huang 	esdhc_write32(&regs->sysctl, SYSCTL_RSTA);
353*48bb3bb5SJerry Huang 
354*48bb3bb5SJerry Huang 	/* hardware clears the bit when it is done */
355*48bb3bb5SJerry Huang 	while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTA) && --timeout)
356*48bb3bb5SJerry Huang 		udelay(1000);
357*48bb3bb5SJerry Huang 	if (!timeout)
358*48bb3bb5SJerry Huang 		printf("MMC/SD: Reset never completed.\n");
359*48bb3bb5SJerry Huang }
360*48bb3bb5SJerry Huang 
361c67bee14SStefano Babic int fsl_esdhc_initialize(bd_t *bis, struct fsl_esdhc_cfg *cfg)
36250586ef2SAndy Fleming {
363c67bee14SStefano Babic 	struct fsl_esdhc *regs;
36450586ef2SAndy Fleming 	struct mmc *mmc;
36550586ef2SAndy Fleming 	u32 caps;
36650586ef2SAndy Fleming 
367c67bee14SStefano Babic 	if (!cfg)
368c67bee14SStefano Babic 		return -1;
369c67bee14SStefano Babic 
37050586ef2SAndy Fleming 	mmc = malloc(sizeof(struct mmc));
37150586ef2SAndy Fleming 
37250586ef2SAndy Fleming 	sprintf(mmc->name, "FSL_ESDHC");
373c67bee14SStefano Babic 	regs = (struct fsl_esdhc *)cfg->esdhc_base;
374c67bee14SStefano Babic 
375*48bb3bb5SJerry Huang 	/* First reset the eSDHC controller */
376*48bb3bb5SJerry Huang 	esdhc_reset(regs);
377*48bb3bb5SJerry Huang 
378c67bee14SStefano Babic 	mmc->priv = cfg;
37950586ef2SAndy Fleming 	mmc->send_cmd = esdhc_send_cmd;
38050586ef2SAndy Fleming 	mmc->set_ios = esdhc_set_ios;
38150586ef2SAndy Fleming 	mmc->init = esdhc_init;
38250586ef2SAndy Fleming 
38350586ef2SAndy Fleming 	caps = regs->hostcapblt;
38450586ef2SAndy Fleming 
38550586ef2SAndy Fleming 	if (caps & ESDHC_HOSTCAPBLT_VS18)
38650586ef2SAndy Fleming 		mmc->voltages |= MMC_VDD_165_195;
38750586ef2SAndy Fleming 	if (caps & ESDHC_HOSTCAPBLT_VS30)
38850586ef2SAndy Fleming 		mmc->voltages |= MMC_VDD_29_30 | MMC_VDD_30_31;
38950586ef2SAndy Fleming 	if (caps & ESDHC_HOSTCAPBLT_VS33)
39050586ef2SAndy Fleming 		mmc->voltages |= MMC_VDD_32_33 | MMC_VDD_33_34;
39150586ef2SAndy Fleming 
39250586ef2SAndy Fleming 	mmc->host_caps = MMC_MODE_4BIT | MMC_MODE_8BIT;
39350586ef2SAndy Fleming 
39450586ef2SAndy Fleming 	if (caps & ESDHC_HOSTCAPBLT_HSS)
39550586ef2SAndy Fleming 		mmc->host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS;
39650586ef2SAndy Fleming 
39750586ef2SAndy Fleming 	mmc->f_min = 400000;
39850586ef2SAndy Fleming 	mmc->f_max = MIN(gd->sdhc_clk, 50000000);
39950586ef2SAndy Fleming 
40050586ef2SAndy Fleming 	mmc_register(mmc);
40150586ef2SAndy Fleming 
40250586ef2SAndy Fleming 	return 0;
40350586ef2SAndy Fleming }
40450586ef2SAndy Fleming 
40550586ef2SAndy Fleming int fsl_esdhc_mmc_init(bd_t *bis)
40650586ef2SAndy Fleming {
407c67bee14SStefano Babic 	struct fsl_esdhc_cfg *cfg;
408c67bee14SStefano Babic 
409c67bee14SStefano Babic 	cfg = malloc(sizeof(struct fsl_esdhc_cfg));
410c67bee14SStefano Babic 	memset(cfg, 0, sizeof(struct fsl_esdhc_cfg));
411c67bee14SStefano Babic 	cfg->esdhc_base = CONFIG_SYS_FSL_ESDHC_ADDR;
412c67bee14SStefano Babic 	return fsl_esdhc_initialize(bis, cfg);
41350586ef2SAndy Fleming }
414b33433a6SAnton Vorontsov 
415c67bee14SStefano Babic #ifdef CONFIG_OF_LIBFDT
416b33433a6SAnton Vorontsov void fdt_fixup_esdhc(void *blob, bd_t *bd)
417b33433a6SAnton Vorontsov {
418b33433a6SAnton Vorontsov 	const char *compat = "fsl,esdhc";
419b33433a6SAnton Vorontsov 	const char *status = "okay";
420b33433a6SAnton Vorontsov 
421b33433a6SAnton Vorontsov 	if (!hwconfig("esdhc")) {
422b33433a6SAnton Vorontsov 		status = "disabled";
423b33433a6SAnton Vorontsov 		goto out;
424b33433a6SAnton Vorontsov 	}
425b33433a6SAnton Vorontsov 
426b33433a6SAnton Vorontsov 	do_fixup_by_compat_u32(blob, compat, "clock-frequency",
427b33433a6SAnton Vorontsov 			       gd->sdhc_clk, 1);
428b33433a6SAnton Vorontsov out:
429b33433a6SAnton Vorontsov 	do_fixup_by_compat(blob, compat, "status", status,
430b33433a6SAnton Vorontsov 			   strlen(status) + 1, 1);
431b33433a6SAnton Vorontsov }
432c67bee14SStefano Babic #endif
433