150586ef2SAndy Fleming /* 2d621da00SJerry Huang * Copyright 2007, 2010-2011 Freescale Semiconductor, Inc 350586ef2SAndy Fleming * Andy Fleming 450586ef2SAndy Fleming * 550586ef2SAndy Fleming * Based vaguely on the pxa mmc code: 650586ef2SAndy Fleming * (C) Copyright 2003 750586ef2SAndy Fleming * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net 850586ef2SAndy Fleming * 91a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 1050586ef2SAndy Fleming */ 1150586ef2SAndy Fleming 1250586ef2SAndy Fleming #include <config.h> 1350586ef2SAndy Fleming #include <common.h> 1450586ef2SAndy Fleming #include <command.h> 15915ffa52SJaehoon Chung #include <errno.h> 16b33433a6SAnton Vorontsov #include <hwconfig.h> 1750586ef2SAndy Fleming #include <mmc.h> 1850586ef2SAndy Fleming #include <part.h> 1950586ef2SAndy Fleming #include <malloc.h> 2050586ef2SAndy Fleming #include <fsl_esdhc.h> 21b33433a6SAnton Vorontsov #include <fdt_support.h> 2250586ef2SAndy Fleming #include <asm/io.h> 2396f0407bSPeng Fan #include <dm.h> 2496f0407bSPeng Fan #include <asm-generic/gpio.h> 2550586ef2SAndy Fleming 2650586ef2SAndy Fleming DECLARE_GLOBAL_DATA_PTR; 2750586ef2SAndy Fleming 28a3d6e386SYe.Li #define SDHCI_IRQ_EN_BITS (IRQSTATEN_CC | IRQSTATEN_TC | \ 29a3d6e386SYe.Li IRQSTATEN_CINT | \ 30a3d6e386SYe.Li IRQSTATEN_CTOE | IRQSTATEN_CCE | IRQSTATEN_CEBE | \ 31a3d6e386SYe.Li IRQSTATEN_CIE | IRQSTATEN_DTOE | IRQSTATEN_DCE | \ 32a3d6e386SYe.Li IRQSTATEN_DEBE | IRQSTATEN_BRR | IRQSTATEN_BWR | \ 33a3d6e386SYe.Li IRQSTATEN_DINT) 34a3d6e386SYe.Li 3550586ef2SAndy Fleming struct fsl_esdhc { 36511948b2SHaijun.Zhang uint dsaddr; /* SDMA system address register */ 37511948b2SHaijun.Zhang uint blkattr; /* Block attributes register */ 38511948b2SHaijun.Zhang uint cmdarg; /* Command argument register */ 39511948b2SHaijun.Zhang uint xfertyp; /* Transfer type register */ 40511948b2SHaijun.Zhang uint cmdrsp0; /* Command response 0 register */ 41511948b2SHaijun.Zhang uint cmdrsp1; /* Command response 1 register */ 42511948b2SHaijun.Zhang uint cmdrsp2; /* Command response 2 register */ 43511948b2SHaijun.Zhang uint cmdrsp3; /* Command response 3 register */ 44511948b2SHaijun.Zhang uint datport; /* Buffer data port register */ 45511948b2SHaijun.Zhang uint prsstat; /* Present state register */ 46511948b2SHaijun.Zhang uint proctl; /* Protocol control register */ 47511948b2SHaijun.Zhang uint sysctl; /* System Control Register */ 48511948b2SHaijun.Zhang uint irqstat; /* Interrupt status register */ 49511948b2SHaijun.Zhang uint irqstaten; /* Interrupt status enable register */ 50511948b2SHaijun.Zhang uint irqsigen; /* Interrupt signal enable register */ 51511948b2SHaijun.Zhang uint autoc12err; /* Auto CMD error status register */ 52511948b2SHaijun.Zhang uint hostcapblt; /* Host controller capabilities register */ 53511948b2SHaijun.Zhang uint wml; /* Watermark level register */ 54511948b2SHaijun.Zhang uint mixctrl; /* For USDHC */ 55511948b2SHaijun.Zhang char reserved1[4]; /* reserved */ 56511948b2SHaijun.Zhang uint fevt; /* Force event register */ 57511948b2SHaijun.Zhang uint admaes; /* ADMA error status register */ 58511948b2SHaijun.Zhang uint adsaddr; /* ADMA system address register */ 59f53225ccSPeng Fan char reserved2[4]; 60f53225ccSPeng Fan uint dllctrl; 61f53225ccSPeng Fan uint dllstat; 62f53225ccSPeng Fan uint clktunectrlstatus; 63f53225ccSPeng Fan char reserved3[84]; 64f53225ccSPeng Fan uint vendorspec; 65f53225ccSPeng Fan uint mmcboot; 66f53225ccSPeng Fan uint vendorspec2; 67f53225ccSPeng Fan char reserved4[48]; 68511948b2SHaijun.Zhang uint hostver; /* Host controller version register */ 69511948b2SHaijun.Zhang char reserved5[4]; /* reserved */ 70f53225ccSPeng Fan uint dmaerraddr; /* DMA error address register */ 71f022d36eSOtavio Salvador char reserved6[4]; /* reserved */ 72f53225ccSPeng Fan uint dmaerrattr; /* DMA error attribute register */ 73f53225ccSPeng Fan char reserved7[4]; /* reserved */ 74511948b2SHaijun.Zhang uint hostcapblt2; /* Host controller capabilities register 2 */ 75f53225ccSPeng Fan char reserved8[8]; /* reserved */ 76511948b2SHaijun.Zhang uint tcr; /* Tuning control register */ 77f53225ccSPeng Fan char reserved9[28]; /* reserved */ 78511948b2SHaijun.Zhang uint sddirctl; /* SD direction control register */ 79f53225ccSPeng Fan char reserved10[712];/* reserved */ 80511948b2SHaijun.Zhang uint scr; /* eSDHC control register */ 8150586ef2SAndy Fleming }; 8250586ef2SAndy Fleming 8396f0407bSPeng Fan /** 8496f0407bSPeng Fan * struct fsl_esdhc_priv 8596f0407bSPeng Fan * 8696f0407bSPeng Fan * @esdhc_regs: registers of the sdhc controller 8796f0407bSPeng Fan * @sdhc_clk: Current clk of the sdhc controller 8896f0407bSPeng Fan * @bus_width: bus width, 1bit, 4bit or 8bit 8996f0407bSPeng Fan * @cfg: mmc config 9096f0407bSPeng Fan * @mmc: mmc 9196f0407bSPeng Fan * Following is used when Driver Model is enabled for MMC 9296f0407bSPeng Fan * @dev: pointer for the device 9396f0407bSPeng Fan * @non_removable: 0: removable; 1: non-removable 941483151eSPeng Fan * @wp_enable: 1: enable checking wp; 0: no check 95*32a9179fSPeng Fan * @vs18_enable: 1: use 1.8V voltage; 0: use 3.3V 9696f0407bSPeng Fan * @cd_gpio: gpio for card detection 971483151eSPeng Fan * @wp_gpio: gpio for write protection 9896f0407bSPeng Fan */ 9996f0407bSPeng Fan struct fsl_esdhc_priv { 10096f0407bSPeng Fan struct fsl_esdhc *esdhc_regs; 10196f0407bSPeng Fan unsigned int sdhc_clk; 10296f0407bSPeng Fan unsigned int bus_width; 10396f0407bSPeng Fan struct mmc_config cfg; 10496f0407bSPeng Fan struct mmc *mmc; 10596f0407bSPeng Fan struct udevice *dev; 10696f0407bSPeng Fan int non_removable; 1071483151eSPeng Fan int wp_enable; 108*32a9179fSPeng Fan int vs18_enable; 109fc8048a8SYangbo Lu #ifdef CONFIG_DM_GPIO 11096f0407bSPeng Fan struct gpio_desc cd_gpio; 1111483151eSPeng Fan struct gpio_desc wp_gpio; 112fc8048a8SYangbo Lu #endif 11396f0407bSPeng Fan }; 11496f0407bSPeng Fan 11550586ef2SAndy Fleming /* Return the XFERTYP flags for a given command and data packet */ 116eafa90a1SKim Phillips static uint esdhc_xfertyp(struct mmc_cmd *cmd, struct mmc_data *data) 11750586ef2SAndy Fleming { 11850586ef2SAndy Fleming uint xfertyp = 0; 11950586ef2SAndy Fleming 12050586ef2SAndy Fleming if (data) { 12177c1458dSDipen Dudhat xfertyp |= XFERTYP_DPSEL; 12277c1458dSDipen Dudhat #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO 12377c1458dSDipen Dudhat xfertyp |= XFERTYP_DMAEN; 12477c1458dSDipen Dudhat #endif 12550586ef2SAndy Fleming if (data->blocks > 1) { 12650586ef2SAndy Fleming xfertyp |= XFERTYP_MSBSEL; 12750586ef2SAndy Fleming xfertyp |= XFERTYP_BCEN; 128d621da00SJerry Huang #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111 129d621da00SJerry Huang xfertyp |= XFERTYP_AC12EN; 130d621da00SJerry Huang #endif 13150586ef2SAndy Fleming } 13250586ef2SAndy Fleming 13350586ef2SAndy Fleming if (data->flags & MMC_DATA_READ) 13450586ef2SAndy Fleming xfertyp |= XFERTYP_DTDSEL; 13550586ef2SAndy Fleming } 13650586ef2SAndy Fleming 13750586ef2SAndy Fleming if (cmd->resp_type & MMC_RSP_CRC) 13850586ef2SAndy Fleming xfertyp |= XFERTYP_CCCEN; 13950586ef2SAndy Fleming if (cmd->resp_type & MMC_RSP_OPCODE) 14050586ef2SAndy Fleming xfertyp |= XFERTYP_CICEN; 14150586ef2SAndy Fleming if (cmd->resp_type & MMC_RSP_136) 14250586ef2SAndy Fleming xfertyp |= XFERTYP_RSPTYP_136; 14350586ef2SAndy Fleming else if (cmd->resp_type & MMC_RSP_BUSY) 14450586ef2SAndy Fleming xfertyp |= XFERTYP_RSPTYP_48_BUSY; 14550586ef2SAndy Fleming else if (cmd->resp_type & MMC_RSP_PRESENT) 14650586ef2SAndy Fleming xfertyp |= XFERTYP_RSPTYP_48; 14750586ef2SAndy Fleming 1484571de33SJason Liu if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION) 1494571de33SJason Liu xfertyp |= XFERTYP_CMDTYP_ABORT; 15025503443SYangbo Lu 15150586ef2SAndy Fleming return XFERTYP_CMD(cmd->cmdidx) | xfertyp; 15250586ef2SAndy Fleming } 15350586ef2SAndy Fleming 15477c1458dSDipen Dudhat #ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO 15577c1458dSDipen Dudhat /* 15677c1458dSDipen Dudhat * PIO Read/Write Mode reduce the performace as DMA is not used in this mode. 15777c1458dSDipen Dudhat */ 1587b43db92SWolfgang Denk static void 15977c1458dSDipen Dudhat esdhc_pio_read_write(struct mmc *mmc, struct mmc_data *data) 16077c1458dSDipen Dudhat { 16196f0407bSPeng Fan struct fsl_esdhc_priv *priv = mmc->priv; 16296f0407bSPeng Fan struct fsl_esdhc *regs = priv->esdhc_regs; 16377c1458dSDipen Dudhat uint blocks; 16477c1458dSDipen Dudhat char *buffer; 16577c1458dSDipen Dudhat uint databuf; 16677c1458dSDipen Dudhat uint size; 16777c1458dSDipen Dudhat uint irqstat; 16877c1458dSDipen Dudhat uint timeout; 16977c1458dSDipen Dudhat 17077c1458dSDipen Dudhat if (data->flags & MMC_DATA_READ) { 17177c1458dSDipen Dudhat blocks = data->blocks; 17277c1458dSDipen Dudhat buffer = data->dest; 17377c1458dSDipen Dudhat while (blocks) { 17477c1458dSDipen Dudhat timeout = PIO_TIMEOUT; 17577c1458dSDipen Dudhat size = data->blocksize; 17677c1458dSDipen Dudhat irqstat = esdhc_read32(®s->irqstat); 17777c1458dSDipen Dudhat while (!(esdhc_read32(®s->prsstat) & PRSSTAT_BREN) 17877c1458dSDipen Dudhat && --timeout); 17977c1458dSDipen Dudhat if (timeout <= 0) { 18077c1458dSDipen Dudhat printf("\nData Read Failed in PIO Mode."); 1817b43db92SWolfgang Denk return; 18277c1458dSDipen Dudhat } 18377c1458dSDipen Dudhat while (size && (!(irqstat & IRQSTAT_TC))) { 18477c1458dSDipen Dudhat udelay(100); /* Wait before last byte transfer complete */ 18577c1458dSDipen Dudhat irqstat = esdhc_read32(®s->irqstat); 18677c1458dSDipen Dudhat databuf = in_le32(®s->datport); 18777c1458dSDipen Dudhat *((uint *)buffer) = databuf; 18877c1458dSDipen Dudhat buffer += 4; 18977c1458dSDipen Dudhat size -= 4; 19077c1458dSDipen Dudhat } 19177c1458dSDipen Dudhat blocks--; 19277c1458dSDipen Dudhat } 19377c1458dSDipen Dudhat } else { 19477c1458dSDipen Dudhat blocks = data->blocks; 1957b43db92SWolfgang Denk buffer = (char *)data->src; 19677c1458dSDipen Dudhat while (blocks) { 19777c1458dSDipen Dudhat timeout = PIO_TIMEOUT; 19877c1458dSDipen Dudhat size = data->blocksize; 19977c1458dSDipen Dudhat irqstat = esdhc_read32(®s->irqstat); 20077c1458dSDipen Dudhat while (!(esdhc_read32(®s->prsstat) & PRSSTAT_BWEN) 20177c1458dSDipen Dudhat && --timeout); 20277c1458dSDipen Dudhat if (timeout <= 0) { 20377c1458dSDipen Dudhat printf("\nData Write Failed in PIO Mode."); 2047b43db92SWolfgang Denk return; 20577c1458dSDipen Dudhat } 20677c1458dSDipen Dudhat while (size && (!(irqstat & IRQSTAT_TC))) { 20777c1458dSDipen Dudhat udelay(100); /* Wait before last byte transfer complete */ 20877c1458dSDipen Dudhat databuf = *((uint *)buffer); 20977c1458dSDipen Dudhat buffer += 4; 21077c1458dSDipen Dudhat size -= 4; 21177c1458dSDipen Dudhat irqstat = esdhc_read32(®s->irqstat); 21277c1458dSDipen Dudhat out_le32(®s->datport, databuf); 21377c1458dSDipen Dudhat } 21477c1458dSDipen Dudhat blocks--; 21577c1458dSDipen Dudhat } 21677c1458dSDipen Dudhat } 21777c1458dSDipen Dudhat } 21877c1458dSDipen Dudhat #endif 21977c1458dSDipen Dudhat 22050586ef2SAndy Fleming static int esdhc_setup_data(struct mmc *mmc, struct mmc_data *data) 22150586ef2SAndy Fleming { 22250586ef2SAndy Fleming int timeout; 22396f0407bSPeng Fan struct fsl_esdhc_priv *priv = mmc->priv; 22496f0407bSPeng Fan struct fsl_esdhc *regs = priv->esdhc_regs; 2259702ec00SEddy Petrișor #if defined(CONFIG_FSL_LAYERSCAPE) || defined(CONFIG_S32V234) 2268b06460eSYangbo Lu dma_addr_t addr; 2278b06460eSYangbo Lu #endif 2287b43db92SWolfgang Denk uint wml_value; 22950586ef2SAndy Fleming 23050586ef2SAndy Fleming wml_value = data->blocksize/4; 23150586ef2SAndy Fleming 23250586ef2SAndy Fleming if (data->flags & MMC_DATA_READ) { 23332c8cfb2SPriyanka Jain if (wml_value > WML_RD_WML_MAX) 23432c8cfb2SPriyanka Jain wml_value = WML_RD_WML_MAX_VAL; 23550586ef2SAndy Fleming 236ab467c51SRoy Zang esdhc_clrsetbits32(®s->wml, WML_RD_WML_MASK, wml_value); 23771689776SYe.Li #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO 2389702ec00SEddy Petrișor #if defined(CONFIG_FSL_LAYERSCAPE) || defined(CONFIG_S32V234) 2398b06460eSYangbo Lu addr = virt_to_phys((void *)(data->dest)); 2408b06460eSYangbo Lu if (upper_32_bits(addr)) 2418b06460eSYangbo Lu printf("Error found for upper 32 bits\n"); 2428b06460eSYangbo Lu else 2438b06460eSYangbo Lu esdhc_write32(®s->dsaddr, lower_32_bits(addr)); 2448b06460eSYangbo Lu #else 245c67bee14SStefano Babic esdhc_write32(®s->dsaddr, (u32)data->dest); 24671689776SYe.Li #endif 2478b06460eSYangbo Lu #endif 24850586ef2SAndy Fleming } else { 24971689776SYe.Li #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO 250e576bd90SEric Nelson flush_dcache_range((ulong)data->src, 251e576bd90SEric Nelson (ulong)data->src+data->blocks 252e576bd90SEric Nelson *data->blocksize); 25371689776SYe.Li #endif 25432c8cfb2SPriyanka Jain if (wml_value > WML_WR_WML_MAX) 25532c8cfb2SPriyanka Jain wml_value = WML_WR_WML_MAX_VAL; 2561483151eSPeng Fan if (priv->wp_enable) { 2571483151eSPeng Fan if ((esdhc_read32(®s->prsstat) & 2581483151eSPeng Fan PRSSTAT_WPSPL) == 0) { 25950586ef2SAndy Fleming printf("\nThe SD card is locked. Can not write to a locked card.\n\n"); 260915ffa52SJaehoon Chung return -ETIMEDOUT; 26150586ef2SAndy Fleming } 2621483151eSPeng Fan } 263ab467c51SRoy Zang 264ab467c51SRoy Zang esdhc_clrsetbits32(®s->wml, WML_WR_WML_MASK, 265ab467c51SRoy Zang wml_value << 16); 26671689776SYe.Li #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO 2679702ec00SEddy Petrișor #if defined(CONFIG_FSL_LAYERSCAPE) || defined(CONFIG_S32V234) 2688b06460eSYangbo Lu addr = virt_to_phys((void *)(data->src)); 2698b06460eSYangbo Lu if (upper_32_bits(addr)) 2708b06460eSYangbo Lu printf("Error found for upper 32 bits\n"); 2718b06460eSYangbo Lu else 2728b06460eSYangbo Lu esdhc_write32(®s->dsaddr, lower_32_bits(addr)); 2738b06460eSYangbo Lu #else 274c67bee14SStefano Babic esdhc_write32(®s->dsaddr, (u32)data->src); 27571689776SYe.Li #endif 2768b06460eSYangbo Lu #endif 27750586ef2SAndy Fleming } 27850586ef2SAndy Fleming 279c67bee14SStefano Babic esdhc_write32(®s->blkattr, data->blocks << 16 | data->blocksize); 28050586ef2SAndy Fleming 28150586ef2SAndy Fleming /* Calculate the timeout period for data transactions */ 282b71ea336SPriyanka Jain /* 283b71ea336SPriyanka Jain * 1)Timeout period = (2^(timeout+13)) SD Clock cycles 284b71ea336SPriyanka Jain * 2)Timeout period should be minimum 0.250sec as per SD Card spec 285b71ea336SPriyanka Jain * So, Number of SD Clock cycles for 0.25sec should be minimum 286b71ea336SPriyanka Jain * (SD Clock/sec * 0.25 sec) SD Clock cycles 287fb823981SAndrew Gabbasov * = (mmc->clock * 1/4) SD Clock cycles 288b71ea336SPriyanka Jain * As 1) >= 2) 289fb823981SAndrew Gabbasov * => (2^(timeout+13)) >= mmc->clock * 1/4 290b71ea336SPriyanka Jain * Taking log2 both the sides 291fb823981SAndrew Gabbasov * => timeout + 13 >= log2(mmc->clock/4) 292b71ea336SPriyanka Jain * Rounding up to next power of 2 293fb823981SAndrew Gabbasov * => timeout + 13 = log2(mmc->clock/4) + 1 294fb823981SAndrew Gabbasov * => timeout + 13 = fls(mmc->clock/4) 295e978a31bSYangbo Lu * 296e978a31bSYangbo Lu * However, the MMC spec "It is strongly recommended for hosts to 297e978a31bSYangbo Lu * implement more than 500ms timeout value even if the card 298e978a31bSYangbo Lu * indicates the 250ms maximum busy length." Even the previous 299e978a31bSYangbo Lu * value of 300ms is known to be insufficient for some cards. 300e978a31bSYangbo Lu * So, we use 301e978a31bSYangbo Lu * => timeout + 13 = fls(mmc->clock/2) 302b71ea336SPriyanka Jain */ 303e978a31bSYangbo Lu timeout = fls(mmc->clock/2); 30450586ef2SAndy Fleming timeout -= 13; 30550586ef2SAndy Fleming 30650586ef2SAndy Fleming if (timeout > 14) 30750586ef2SAndy Fleming timeout = 14; 30850586ef2SAndy Fleming 30950586ef2SAndy Fleming if (timeout < 0) 31050586ef2SAndy Fleming timeout = 0; 31150586ef2SAndy Fleming 3125103a03aSKumar Gala #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC_A001 3135103a03aSKumar Gala if ((timeout == 4) || (timeout == 8) || (timeout == 12)) 3145103a03aSKumar Gala timeout++; 3155103a03aSKumar Gala #endif 3165103a03aSKumar Gala 3171336e2d3SHaijun.Zhang #ifdef ESDHCI_QUIRK_BROKEN_TIMEOUT_VALUE 3181336e2d3SHaijun.Zhang timeout = 0xE; 3191336e2d3SHaijun.Zhang #endif 320c67bee14SStefano Babic esdhc_clrsetbits32(®s->sysctl, SYSCTL_TIMEOUT_MASK, timeout << 16); 32150586ef2SAndy Fleming 32250586ef2SAndy Fleming return 0; 32350586ef2SAndy Fleming } 32450586ef2SAndy Fleming 325e576bd90SEric Nelson static void check_and_invalidate_dcache_range 326e576bd90SEric Nelson (struct mmc_cmd *cmd, 327e576bd90SEric Nelson struct mmc_data *data) { 3288b06460eSYangbo Lu unsigned start = 0; 329cc634e28SYangbo Lu unsigned end = 0; 330e576bd90SEric Nelson unsigned size = roundup(ARCH_DMA_MINALIGN, 331e576bd90SEric Nelson data->blocks*data->blocksize); 3329702ec00SEddy Petrișor #if defined(CONFIG_FSL_LAYERSCAPE) || defined(CONFIG_S32V234) 3338b06460eSYangbo Lu dma_addr_t addr; 3348b06460eSYangbo Lu 3358b06460eSYangbo Lu addr = virt_to_phys((void *)(data->dest)); 3368b06460eSYangbo Lu if (upper_32_bits(addr)) 3378b06460eSYangbo Lu printf("Error found for upper 32 bits\n"); 3388b06460eSYangbo Lu else 3398b06460eSYangbo Lu start = lower_32_bits(addr); 340cc634e28SYangbo Lu #else 341cc634e28SYangbo Lu start = (unsigned)data->dest; 3428b06460eSYangbo Lu #endif 343cc634e28SYangbo Lu end = start + size; 344e576bd90SEric Nelson invalidate_dcache_range(start, end); 345e576bd90SEric Nelson } 34610dc7771STom Rini 34750586ef2SAndy Fleming /* 34850586ef2SAndy Fleming * Sends a command out on the bus. Takes the mmc pointer, 34950586ef2SAndy Fleming * a command pointer, and an optional data pointer. 35050586ef2SAndy Fleming */ 35150586ef2SAndy Fleming static int 35250586ef2SAndy Fleming esdhc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, struct mmc_data *data) 35350586ef2SAndy Fleming { 3548a573022SAndrew Gabbasov int err = 0; 35550586ef2SAndy Fleming uint xfertyp; 35650586ef2SAndy Fleming uint irqstat; 35796f0407bSPeng Fan struct fsl_esdhc_priv *priv = mmc->priv; 35896f0407bSPeng Fan struct fsl_esdhc *regs = priv->esdhc_regs; 35950586ef2SAndy Fleming 360d621da00SJerry Huang #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111 361d621da00SJerry Huang if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION) 362d621da00SJerry Huang return 0; 363d621da00SJerry Huang #endif 364d621da00SJerry Huang 365c67bee14SStefano Babic esdhc_write32(®s->irqstat, -1); 36650586ef2SAndy Fleming 36750586ef2SAndy Fleming sync(); 36850586ef2SAndy Fleming 36950586ef2SAndy Fleming /* Wait for the bus to be idle */ 370c67bee14SStefano Babic while ((esdhc_read32(®s->prsstat) & PRSSTAT_CICHB) || 371c67bee14SStefano Babic (esdhc_read32(®s->prsstat) & PRSSTAT_CIDHB)) 372c67bee14SStefano Babic ; 37350586ef2SAndy Fleming 374c67bee14SStefano Babic while (esdhc_read32(®s->prsstat) & PRSSTAT_DLA) 375c67bee14SStefano Babic ; 37650586ef2SAndy Fleming 37750586ef2SAndy Fleming /* Wait at least 8 SD clock cycles before the next command */ 37850586ef2SAndy Fleming /* 37950586ef2SAndy Fleming * Note: This is way more than 8 cycles, but 1ms seems to 38050586ef2SAndy Fleming * resolve timing issues with some cards 38150586ef2SAndy Fleming */ 38250586ef2SAndy Fleming udelay(1000); 38350586ef2SAndy Fleming 38450586ef2SAndy Fleming /* Set up for a data transfer if we have one */ 38550586ef2SAndy Fleming if (data) { 38650586ef2SAndy Fleming err = esdhc_setup_data(mmc, data); 38750586ef2SAndy Fleming if(err) 38850586ef2SAndy Fleming return err; 3894683b220SPeng Fan 3904683b220SPeng Fan if (data->flags & MMC_DATA_READ) 3914683b220SPeng Fan check_and_invalidate_dcache_range(cmd, data); 39250586ef2SAndy Fleming } 39350586ef2SAndy Fleming 39450586ef2SAndy Fleming /* Figure out the transfer arguments */ 39550586ef2SAndy Fleming xfertyp = esdhc_xfertyp(cmd, data); 39650586ef2SAndy Fleming 39701b77353SAndrew Gabbasov /* Mask all irqs */ 39801b77353SAndrew Gabbasov esdhc_write32(®s->irqsigen, 0); 39901b77353SAndrew Gabbasov 40050586ef2SAndy Fleming /* Send the command */ 401c67bee14SStefano Babic esdhc_write32(®s->cmdarg, cmd->cmdarg); 4024692708dSJason Liu #if defined(CONFIG_FSL_USDHC) 4034692708dSJason Liu esdhc_write32(®s->mixctrl, 4040e1bf614SVolodymyr Riazantsev (esdhc_read32(®s->mixctrl) & 0xFFFFFF80) | (xfertyp & 0x7F) 4050e1bf614SVolodymyr Riazantsev | (mmc->ddr_mode ? XFERTYP_DDREN : 0)); 4064692708dSJason Liu esdhc_write32(®s->xfertyp, xfertyp & 0xFFFF0000); 4074692708dSJason Liu #else 408c67bee14SStefano Babic esdhc_write32(®s->xfertyp, xfertyp); 4094692708dSJason Liu #endif 4107a5b8029SDirk Behme 41150586ef2SAndy Fleming /* Wait for the command to complete */ 4127a5b8029SDirk Behme while (!(esdhc_read32(®s->irqstat) & (IRQSTAT_CC | IRQSTAT_CTOE))) 413c67bee14SStefano Babic ; 41450586ef2SAndy Fleming 415c67bee14SStefano Babic irqstat = esdhc_read32(®s->irqstat); 41650586ef2SAndy Fleming 4178a573022SAndrew Gabbasov if (irqstat & CMD_ERR) { 418915ffa52SJaehoon Chung err = -ECOMM; 4198a573022SAndrew Gabbasov goto out; 4207a5b8029SDirk Behme } 4217a5b8029SDirk Behme 4228a573022SAndrew Gabbasov if (irqstat & IRQSTAT_CTOE) { 423915ffa52SJaehoon Chung err = -ETIMEDOUT; 4248a573022SAndrew Gabbasov goto out; 4258a573022SAndrew Gabbasov } 42650586ef2SAndy Fleming 427f022d36eSOtavio Salvador /* Switch voltage to 1.8V if CMD11 succeeded */ 428f022d36eSOtavio Salvador if (cmd->cmdidx == SD_CMD_SWITCH_UHS18V) { 429f022d36eSOtavio Salvador esdhc_setbits32(®s->vendorspec, ESDHC_VENDORSPEC_VSELECT); 430f022d36eSOtavio Salvador 431f022d36eSOtavio Salvador printf("Run CMD11 1.8V switch\n"); 432f022d36eSOtavio Salvador /* Sleep for 5 ms - max time for card to switch to 1.8V */ 433f022d36eSOtavio Salvador udelay(5000); 434f022d36eSOtavio Salvador } 435f022d36eSOtavio Salvador 4367a5b8029SDirk Behme /* Workaround for ESDHC errata ENGcm03648 */ 4377a5b8029SDirk Behme if (!data && (cmd->resp_type & MMC_RSP_BUSY)) { 438253d5bddSYangbo Lu int timeout = 6000; 4397a5b8029SDirk Behme 440253d5bddSYangbo Lu /* Poll on DATA0 line for cmd with busy signal for 600 ms */ 4417a5b8029SDirk Behme while (timeout > 0 && !(esdhc_read32(®s->prsstat) & 4427a5b8029SDirk Behme PRSSTAT_DAT0)) { 4437a5b8029SDirk Behme udelay(100); 4447a5b8029SDirk Behme timeout--; 4457a5b8029SDirk Behme } 4467a5b8029SDirk Behme 4477a5b8029SDirk Behme if (timeout <= 0) { 4487a5b8029SDirk Behme printf("Timeout waiting for DAT0 to go high!\n"); 449915ffa52SJaehoon Chung err = -ETIMEDOUT; 4508a573022SAndrew Gabbasov goto out; 4517a5b8029SDirk Behme } 4527a5b8029SDirk Behme } 4537a5b8029SDirk Behme 45450586ef2SAndy Fleming /* Copy the response to the response buffer */ 45550586ef2SAndy Fleming if (cmd->resp_type & MMC_RSP_136) { 45650586ef2SAndy Fleming u32 cmdrsp3, cmdrsp2, cmdrsp1, cmdrsp0; 45750586ef2SAndy Fleming 458c67bee14SStefano Babic cmdrsp3 = esdhc_read32(®s->cmdrsp3); 459c67bee14SStefano Babic cmdrsp2 = esdhc_read32(®s->cmdrsp2); 460c67bee14SStefano Babic cmdrsp1 = esdhc_read32(®s->cmdrsp1); 461c67bee14SStefano Babic cmdrsp0 = esdhc_read32(®s->cmdrsp0); 462998be3ddSRabin Vincent cmd->response[0] = (cmdrsp3 << 8) | (cmdrsp2 >> 24); 463998be3ddSRabin Vincent cmd->response[1] = (cmdrsp2 << 8) | (cmdrsp1 >> 24); 464998be3ddSRabin Vincent cmd->response[2] = (cmdrsp1 << 8) | (cmdrsp0 >> 24); 465998be3ddSRabin Vincent cmd->response[3] = (cmdrsp0 << 8); 46650586ef2SAndy Fleming } else 467c67bee14SStefano Babic cmd->response[0] = esdhc_read32(®s->cmdrsp0); 46850586ef2SAndy Fleming 46950586ef2SAndy Fleming /* Wait until all of the blocks are transferred */ 47050586ef2SAndy Fleming if (data) { 47177c1458dSDipen Dudhat #ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO 47277c1458dSDipen Dudhat esdhc_pio_read_write(mmc, data); 47377c1458dSDipen Dudhat #else 47450586ef2SAndy Fleming do { 475c67bee14SStefano Babic irqstat = esdhc_read32(®s->irqstat); 47650586ef2SAndy Fleming 4778a573022SAndrew Gabbasov if (irqstat & IRQSTAT_DTOE) { 478915ffa52SJaehoon Chung err = -ETIMEDOUT; 4798a573022SAndrew Gabbasov goto out; 4808a573022SAndrew Gabbasov } 48163fb5a7eSFrans Meulenbroeks 4828a573022SAndrew Gabbasov if (irqstat & DATA_ERR) { 483915ffa52SJaehoon Chung err = -ECOMM; 4848a573022SAndrew Gabbasov goto out; 4858a573022SAndrew Gabbasov } 4869b74dc56SAndrew Gabbasov } while ((irqstat & DATA_COMPLETE) != DATA_COMPLETE); 48771689776SYe.Li 4884683b220SPeng Fan /* 4894683b220SPeng Fan * Need invalidate the dcache here again to avoid any 4904683b220SPeng Fan * cache-fill during the DMA operations such as the 4914683b220SPeng Fan * speculative pre-fetching etc. 4924683b220SPeng Fan */ 49354899fc8SEric Nelson if (data->flags & MMC_DATA_READ) 49454899fc8SEric Nelson check_and_invalidate_dcache_range(cmd, data); 49571689776SYe.Li #endif 49650586ef2SAndy Fleming } 49750586ef2SAndy Fleming 4988a573022SAndrew Gabbasov out: 4998a573022SAndrew Gabbasov /* Reset CMD and DATA portions on error */ 5008a573022SAndrew Gabbasov if (err) { 5018a573022SAndrew Gabbasov esdhc_write32(®s->sysctl, esdhc_read32(®s->sysctl) | 5028a573022SAndrew Gabbasov SYSCTL_RSTC); 5038a573022SAndrew Gabbasov while (esdhc_read32(®s->sysctl) & SYSCTL_RSTC) 5048a573022SAndrew Gabbasov ; 5058a573022SAndrew Gabbasov 5068a573022SAndrew Gabbasov if (data) { 5078a573022SAndrew Gabbasov esdhc_write32(®s->sysctl, 5088a573022SAndrew Gabbasov esdhc_read32(®s->sysctl) | 5098a573022SAndrew Gabbasov SYSCTL_RSTD); 5108a573022SAndrew Gabbasov while ((esdhc_read32(®s->sysctl) & SYSCTL_RSTD)) 5118a573022SAndrew Gabbasov ; 5128a573022SAndrew Gabbasov } 513f022d36eSOtavio Salvador 514f022d36eSOtavio Salvador /* If this was CMD11, then notify that power cycle is needed */ 515f022d36eSOtavio Salvador if (cmd->cmdidx == SD_CMD_SWITCH_UHS18V) 516f022d36eSOtavio Salvador printf("CMD11 to switch to 1.8V mode failed, card requires power cycle.\n"); 5178a573022SAndrew Gabbasov } 5188a573022SAndrew Gabbasov 519c67bee14SStefano Babic esdhc_write32(®s->irqstat, -1); 52050586ef2SAndy Fleming 5218a573022SAndrew Gabbasov return err; 52250586ef2SAndy Fleming } 52350586ef2SAndy Fleming 524eafa90a1SKim Phillips static void set_sysctl(struct mmc *mmc, uint clock) 52550586ef2SAndy Fleming { 5264f425280SBenoît Thébaudeau int div = 1; 5274f425280SBenoît Thébaudeau #ifdef ARCH_MXC 5284f425280SBenoît Thébaudeau int pre_div = 1; 5294f425280SBenoît Thébaudeau #else 5304f425280SBenoît Thébaudeau int pre_div = 2; 5314f425280SBenoît Thébaudeau #endif 5324f425280SBenoît Thébaudeau int ddr_pre_div = mmc->ddr_mode ? 2 : 1; 53396f0407bSPeng Fan struct fsl_esdhc_priv *priv = mmc->priv; 53496f0407bSPeng Fan struct fsl_esdhc *regs = priv->esdhc_regs; 53596f0407bSPeng Fan int sdhc_clk = priv->sdhc_clk; 53650586ef2SAndy Fleming uint clk; 53750586ef2SAndy Fleming 53893bfd616SPantelis Antoniou if (clock < mmc->cfg->f_min) 53993bfd616SPantelis Antoniou clock = mmc->cfg->f_min; 540c67bee14SStefano Babic 5414f425280SBenoît Thébaudeau while (sdhc_clk / (16 * pre_div * ddr_pre_div) > clock && pre_div < 256) 5424f425280SBenoît Thébaudeau pre_div *= 2; 54350586ef2SAndy Fleming 5444f425280SBenoît Thébaudeau while (sdhc_clk / (div * pre_div * ddr_pre_div) > clock && div < 16) 5454f425280SBenoît Thébaudeau div++; 54650586ef2SAndy Fleming 5474f425280SBenoît Thébaudeau pre_div >>= 1; 54850586ef2SAndy Fleming div -= 1; 54950586ef2SAndy Fleming 55050586ef2SAndy Fleming clk = (pre_div << 8) | (div << 4); 55150586ef2SAndy Fleming 552f0b5f23fSEric Nelson #ifdef CONFIG_FSL_USDHC 55384ecdf6dSYe Li esdhc_clrbits32(®s->vendorspec, VENDORSPEC_CKEN); 554f0b5f23fSEric Nelson #else 555c67bee14SStefano Babic esdhc_clrbits32(®s->sysctl, SYSCTL_CKEN); 556f0b5f23fSEric Nelson #endif 557c67bee14SStefano Babic 558c67bee14SStefano Babic esdhc_clrsetbits32(®s->sysctl, SYSCTL_CLOCK_MASK, clk); 55950586ef2SAndy Fleming 56050586ef2SAndy Fleming udelay(10000); 56150586ef2SAndy Fleming 562f0b5f23fSEric Nelson #ifdef CONFIG_FSL_USDHC 56384ecdf6dSYe Li esdhc_setbits32(®s->vendorspec, VENDORSPEC_PEREN | VENDORSPEC_CKEN); 564f0b5f23fSEric Nelson #else 565f0b5f23fSEric Nelson esdhc_setbits32(®s->sysctl, SYSCTL_PEREN | SYSCTL_CKEN); 566f0b5f23fSEric Nelson #endif 567c67bee14SStefano Babic 56850586ef2SAndy Fleming } 56950586ef2SAndy Fleming 5702d9ca2c7SYangbo Lu #ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK 5712d9ca2c7SYangbo Lu static void esdhc_clock_control(struct mmc *mmc, bool enable) 5722d9ca2c7SYangbo Lu { 57396f0407bSPeng Fan struct fsl_esdhc_priv *priv = mmc->priv; 57496f0407bSPeng Fan struct fsl_esdhc *regs = priv->esdhc_regs; 5752d9ca2c7SYangbo Lu u32 value; 5762d9ca2c7SYangbo Lu u32 time_out; 5772d9ca2c7SYangbo Lu 5782d9ca2c7SYangbo Lu value = esdhc_read32(®s->sysctl); 5792d9ca2c7SYangbo Lu 5802d9ca2c7SYangbo Lu if (enable) 5812d9ca2c7SYangbo Lu value |= SYSCTL_CKEN; 5822d9ca2c7SYangbo Lu else 5832d9ca2c7SYangbo Lu value &= ~SYSCTL_CKEN; 5842d9ca2c7SYangbo Lu 5852d9ca2c7SYangbo Lu esdhc_write32(®s->sysctl, value); 5862d9ca2c7SYangbo Lu 5872d9ca2c7SYangbo Lu time_out = 20; 5882d9ca2c7SYangbo Lu value = PRSSTAT_SDSTB; 5892d9ca2c7SYangbo Lu while (!(esdhc_read32(®s->prsstat) & value)) { 5902d9ca2c7SYangbo Lu if (time_out == 0) { 5912d9ca2c7SYangbo Lu printf("fsl_esdhc: Internal clock never stabilised.\n"); 5922d9ca2c7SYangbo Lu break; 5932d9ca2c7SYangbo Lu } 5942d9ca2c7SYangbo Lu time_out--; 5952d9ca2c7SYangbo Lu mdelay(1); 5962d9ca2c7SYangbo Lu } 5972d9ca2c7SYangbo Lu } 5982d9ca2c7SYangbo Lu #endif 5992d9ca2c7SYangbo Lu 60007b0b9c0SJaehoon Chung static int esdhc_set_ios(struct mmc *mmc) 60150586ef2SAndy Fleming { 60296f0407bSPeng Fan struct fsl_esdhc_priv *priv = mmc->priv; 60396f0407bSPeng Fan struct fsl_esdhc *regs = priv->esdhc_regs; 60450586ef2SAndy Fleming 6052d9ca2c7SYangbo Lu #ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK 6062d9ca2c7SYangbo Lu /* Select to use peripheral clock */ 6072d9ca2c7SYangbo Lu esdhc_clock_control(mmc, false); 6082d9ca2c7SYangbo Lu esdhc_setbits32(®s->scr, ESDHCCTL_PCS); 6092d9ca2c7SYangbo Lu esdhc_clock_control(mmc, true); 6102d9ca2c7SYangbo Lu #endif 61150586ef2SAndy Fleming /* Set the clock speed */ 61250586ef2SAndy Fleming set_sysctl(mmc, mmc->clock); 61350586ef2SAndy Fleming 61450586ef2SAndy Fleming /* Set the bus width */ 615c67bee14SStefano Babic esdhc_clrbits32(®s->proctl, PROCTL_DTW_4 | PROCTL_DTW_8); 61650586ef2SAndy Fleming 61750586ef2SAndy Fleming if (mmc->bus_width == 4) 618c67bee14SStefano Babic esdhc_setbits32(®s->proctl, PROCTL_DTW_4); 61950586ef2SAndy Fleming else if (mmc->bus_width == 8) 620c67bee14SStefano Babic esdhc_setbits32(®s->proctl, PROCTL_DTW_8); 621c67bee14SStefano Babic 62207b0b9c0SJaehoon Chung return 0; 62350586ef2SAndy Fleming } 62450586ef2SAndy Fleming 62550586ef2SAndy Fleming static int esdhc_init(struct mmc *mmc) 62650586ef2SAndy Fleming { 62796f0407bSPeng Fan struct fsl_esdhc_priv *priv = mmc->priv; 62896f0407bSPeng Fan struct fsl_esdhc *regs = priv->esdhc_regs; 62950586ef2SAndy Fleming int timeout = 1000; 63050586ef2SAndy Fleming 631c67bee14SStefano Babic /* Reset the entire host controller */ 632a61da72bSDirk Behme esdhc_setbits32(®s->sysctl, SYSCTL_RSTA); 633c67bee14SStefano Babic 634c67bee14SStefano Babic /* Wait until the controller is available */ 635c67bee14SStefano Babic while ((esdhc_read32(®s->sysctl) & SYSCTL_RSTA) && --timeout) 636c67bee14SStefano Babic udelay(1000); 637c67bee14SStefano Babic 638f53225ccSPeng Fan #if defined(CONFIG_FSL_USDHC) 639f53225ccSPeng Fan /* RSTA doesn't reset MMC_BOOT register, so manually reset it */ 640f53225ccSPeng Fan esdhc_write32(®s->mmcboot, 0x0); 641f53225ccSPeng Fan /* Reset MIX_CTRL and CLK_TUNE_CTRL_STATUS regs to 0 */ 642f53225ccSPeng Fan esdhc_write32(®s->mixctrl, 0x0); 643f53225ccSPeng Fan esdhc_write32(®s->clktunectrlstatus, 0x0); 644f53225ccSPeng Fan 645f53225ccSPeng Fan /* Put VEND_SPEC to default value */ 646f53225ccSPeng Fan esdhc_write32(®s->vendorspec, VENDORSPEC_INIT); 647f53225ccSPeng Fan 648f53225ccSPeng Fan /* Disable DLL_CTRL delay line */ 649f53225ccSPeng Fan esdhc_write32(®s->dllctrl, 0x0); 650f53225ccSPeng Fan #endif 651f53225ccSPeng Fan 65216e43f35SBenoît Thébaudeau #ifndef ARCH_MXC 6532c1764efSP.V.Suresh /* Enable cache snooping */ 6542c1764efSP.V.Suresh esdhc_write32(®s->scr, 0x00000040); 65516e43f35SBenoît Thébaudeau #endif 6562c1764efSP.V.Suresh 657f0b5f23fSEric Nelson #ifndef CONFIG_FSL_USDHC 658a61da72bSDirk Behme esdhc_setbits32(®s->sysctl, SYSCTL_HCKEN | SYSCTL_IPGEN); 65984ecdf6dSYe Li #else 66084ecdf6dSYe Li esdhc_setbits32(®s->vendorspec, VENDORSPEC_HCKEN | VENDORSPEC_IPGEN); 661f0b5f23fSEric Nelson #endif 66250586ef2SAndy Fleming 66350586ef2SAndy Fleming /* Set the initial clock speed */ 6644a6ee172SJerry Huang mmc_set_clock(mmc, 400000); 66550586ef2SAndy Fleming 66650586ef2SAndy Fleming /* Disable the BRR and BWR bits in IRQSTAT */ 667c67bee14SStefano Babic esdhc_clrbits32(®s->irqstaten, IRQSTATEN_BRR | IRQSTATEN_BWR); 66850586ef2SAndy Fleming 66950586ef2SAndy Fleming /* Put the PROCTL reg back to the default */ 670c67bee14SStefano Babic esdhc_write32(®s->proctl, PROCTL_INIT); 67150586ef2SAndy Fleming 672c67bee14SStefano Babic /* Set timout to the maximum value */ 673c67bee14SStefano Babic esdhc_clrsetbits32(®s->sysctl, SYSCTL_TIMEOUT_MASK, 14 << 16); 674c67bee14SStefano Babic 675ee0c5389SOtavio Salvador #ifdef CONFIG_SYS_FSL_ESDHC_FORCE_VSELECT 676ee0c5389SOtavio Salvador esdhc_setbits32(®s->vendorspec, ESDHC_VENDORSPEC_VSELECT); 677ee0c5389SOtavio Salvador #endif 678ee0c5389SOtavio Salvador 679*32a9179fSPeng Fan if (priv->vs18_enable) 680*32a9179fSPeng Fan esdhc_setbits32(®s->vendorspec, ESDHC_VENDORSPEC_VSELECT); 681*32a9179fSPeng Fan 682d48d2e21SThierry Reding return 0; 68350586ef2SAndy Fleming } 68450586ef2SAndy Fleming 685d48d2e21SThierry Reding static int esdhc_getcd(struct mmc *mmc) 686d48d2e21SThierry Reding { 68796f0407bSPeng Fan struct fsl_esdhc_priv *priv = mmc->priv; 68896f0407bSPeng Fan struct fsl_esdhc *regs = priv->esdhc_regs; 689d48d2e21SThierry Reding int timeout = 1000; 690d48d2e21SThierry Reding 691f7e27cc5SHaijun.Zhang #ifdef CONFIG_ESDHC_DETECT_QUIRK 692f7e27cc5SHaijun.Zhang if (CONFIG_ESDHC_DETECT_QUIRK) 693f7e27cc5SHaijun.Zhang return 1; 694f7e27cc5SHaijun.Zhang #endif 69596f0407bSPeng Fan 69696f0407bSPeng Fan #ifdef CONFIG_DM_MMC 69796f0407bSPeng Fan if (priv->non_removable) 69896f0407bSPeng Fan return 1; 699fc8048a8SYangbo Lu #ifdef CONFIG_DM_GPIO 70096f0407bSPeng Fan if (dm_gpio_is_valid(&priv->cd_gpio)) 70196f0407bSPeng Fan return dm_gpio_get_value(&priv->cd_gpio); 70296f0407bSPeng Fan #endif 703fc8048a8SYangbo Lu #endif 70496f0407bSPeng Fan 705d48d2e21SThierry Reding while (!(esdhc_read32(®s->prsstat) & PRSSTAT_CINS) && --timeout) 706d48d2e21SThierry Reding udelay(1000); 707d48d2e21SThierry Reding 708d48d2e21SThierry Reding return timeout > 0; 709c67bee14SStefano Babic } 710c67bee14SStefano Babic 71148bb3bb5SJerry Huang static void esdhc_reset(struct fsl_esdhc *regs) 71248bb3bb5SJerry Huang { 71348bb3bb5SJerry Huang unsigned long timeout = 100; /* wait max 100 ms */ 71448bb3bb5SJerry Huang 71548bb3bb5SJerry Huang /* reset the controller */ 716a61da72bSDirk Behme esdhc_setbits32(®s->sysctl, SYSCTL_RSTA); 71748bb3bb5SJerry Huang 71848bb3bb5SJerry Huang /* hardware clears the bit when it is done */ 71948bb3bb5SJerry Huang while ((esdhc_read32(®s->sysctl) & SYSCTL_RSTA) && --timeout) 72048bb3bb5SJerry Huang udelay(1000); 72148bb3bb5SJerry Huang if (!timeout) 72248bb3bb5SJerry Huang printf("MMC/SD: Reset never completed.\n"); 72348bb3bb5SJerry Huang } 72448bb3bb5SJerry Huang 725ab769f22SPantelis Antoniou static const struct mmc_ops esdhc_ops = { 726ab769f22SPantelis Antoniou .send_cmd = esdhc_send_cmd, 727ab769f22SPantelis Antoniou .set_ios = esdhc_set_ios, 728ab769f22SPantelis Antoniou .init = esdhc_init, 729ab769f22SPantelis Antoniou .getcd = esdhc_getcd, 730ab769f22SPantelis Antoniou }; 731ab769f22SPantelis Antoniou 73296f0407bSPeng Fan static int fsl_esdhc_init(struct fsl_esdhc_priv *priv) 73350586ef2SAndy Fleming { 734c67bee14SStefano Babic struct fsl_esdhc *regs; 73550586ef2SAndy Fleming struct mmc *mmc; 736030955c2SLi Yang u32 caps, voltage_caps; 73750586ef2SAndy Fleming 73896f0407bSPeng Fan if (!priv) 73996f0407bSPeng Fan return -EINVAL; 740c67bee14SStefano Babic 74196f0407bSPeng Fan regs = priv->esdhc_regs; 742c67bee14SStefano Babic 74348bb3bb5SJerry Huang /* First reset the eSDHC controller */ 74448bb3bb5SJerry Huang esdhc_reset(regs); 74548bb3bb5SJerry Huang 746f0b5f23fSEric Nelson #ifndef CONFIG_FSL_USDHC 747975324a7SJerry Huang esdhc_setbits32(®s->sysctl, SYSCTL_PEREN | SYSCTL_HCKEN 748975324a7SJerry Huang | SYSCTL_IPGEN | SYSCTL_CKEN); 74984ecdf6dSYe Li #else 75084ecdf6dSYe Li esdhc_setbits32(®s->vendorspec, VENDORSPEC_PEREN | 75184ecdf6dSYe Li VENDORSPEC_HCKEN | VENDORSPEC_IPGEN | VENDORSPEC_CKEN); 752f0b5f23fSEric Nelson #endif 753975324a7SJerry Huang 754*32a9179fSPeng Fan if (priv->vs18_enable) 755*32a9179fSPeng Fan esdhc_setbits32(®s->vendorspec, ESDHC_VENDORSPEC_VSELECT); 756*32a9179fSPeng Fan 757a3d6e386SYe.Li writel(SDHCI_IRQ_EN_BITS, ®s->irqstaten); 75896f0407bSPeng Fan memset(&priv->cfg, 0, sizeof(priv->cfg)); 75993bfd616SPantelis Antoniou 760030955c2SLi Yang voltage_caps = 0; 76119060bd8SWang Huan caps = esdhc_read32(®s->hostcapblt); 7623b4456ecSRoy Zang 7633b4456ecSRoy Zang #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC135 7643b4456ecSRoy Zang caps = caps & ~(ESDHC_HOSTCAPBLT_SRS | 7653b4456ecSRoy Zang ESDHC_HOSTCAPBLT_VS18 | ESDHC_HOSTCAPBLT_VS30); 7663b4456ecSRoy Zang #endif 767ef38f3ffSHaijun.Zhang 768ef38f3ffSHaijun.Zhang /* T4240 host controller capabilities register should have VS33 bit */ 769ef38f3ffSHaijun.Zhang #ifdef CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33 770ef38f3ffSHaijun.Zhang caps = caps | ESDHC_HOSTCAPBLT_VS33; 771ef38f3ffSHaijun.Zhang #endif 772ef38f3ffSHaijun.Zhang 77350586ef2SAndy Fleming if (caps & ESDHC_HOSTCAPBLT_VS18) 774030955c2SLi Yang voltage_caps |= MMC_VDD_165_195; 77550586ef2SAndy Fleming if (caps & ESDHC_HOSTCAPBLT_VS30) 776030955c2SLi Yang voltage_caps |= MMC_VDD_29_30 | MMC_VDD_30_31; 77750586ef2SAndy Fleming if (caps & ESDHC_HOSTCAPBLT_VS33) 778030955c2SLi Yang voltage_caps |= MMC_VDD_32_33 | MMC_VDD_33_34; 779030955c2SLi Yang 78096f0407bSPeng Fan priv->cfg.name = "FSL_SDHC"; 78196f0407bSPeng Fan priv->cfg.ops = &esdhc_ops; 782030955c2SLi Yang #ifdef CONFIG_SYS_SD_VOLTAGE 78396f0407bSPeng Fan priv->cfg.voltages = CONFIG_SYS_SD_VOLTAGE; 784030955c2SLi Yang #else 78596f0407bSPeng Fan priv->cfg.voltages = MMC_VDD_32_33 | MMC_VDD_33_34; 786030955c2SLi Yang #endif 78796f0407bSPeng Fan if ((priv->cfg.voltages & voltage_caps) == 0) { 788030955c2SLi Yang printf("voltage not supported by controller\n"); 789030955c2SLi Yang return -1; 790030955c2SLi Yang } 79150586ef2SAndy Fleming 79296f0407bSPeng Fan if (priv->bus_width == 8) 79396f0407bSPeng Fan priv->cfg.host_caps = MMC_MODE_4BIT | MMC_MODE_8BIT; 79496f0407bSPeng Fan else if (priv->bus_width == 4) 79596f0407bSPeng Fan priv->cfg.host_caps = MMC_MODE_4BIT; 79696f0407bSPeng Fan 79796f0407bSPeng Fan priv->cfg.host_caps = MMC_MODE_4BIT | MMC_MODE_8BIT; 7980e1bf614SVolodymyr Riazantsev #ifdef CONFIG_SYS_FSL_ESDHC_HAS_DDR_MODE 79996f0407bSPeng Fan priv->cfg.host_caps |= MMC_MODE_DDR_52MHz; 8000e1bf614SVolodymyr Riazantsev #endif 80150586ef2SAndy Fleming 80296f0407bSPeng Fan if (priv->bus_width > 0) { 80396f0407bSPeng Fan if (priv->bus_width < 8) 80496f0407bSPeng Fan priv->cfg.host_caps &= ~MMC_MODE_8BIT; 80596f0407bSPeng Fan if (priv->bus_width < 4) 80696f0407bSPeng Fan priv->cfg.host_caps &= ~MMC_MODE_4BIT; 807aad4659aSAbbas Raza } 808aad4659aSAbbas Raza 80950586ef2SAndy Fleming if (caps & ESDHC_HOSTCAPBLT_HSS) 81096f0407bSPeng Fan priv->cfg.host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS; 81150586ef2SAndy Fleming 812d47e3d27SHaijun.Zhang #ifdef CONFIG_ESDHC_DETECT_8_BIT_QUIRK 813d47e3d27SHaijun.Zhang if (CONFIG_ESDHC_DETECT_8_BIT_QUIRK) 81496f0407bSPeng Fan priv->cfg.host_caps &= ~MMC_MODE_8BIT; 815d47e3d27SHaijun.Zhang #endif 816d47e3d27SHaijun.Zhang 81796f0407bSPeng Fan priv->cfg.f_min = 400000; 81896f0407bSPeng Fan priv->cfg.f_max = min(priv->sdhc_clk, (u32)52000000); 81950586ef2SAndy Fleming 82096f0407bSPeng Fan priv->cfg.b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT; 82193bfd616SPantelis Antoniou 82296f0407bSPeng Fan mmc = mmc_create(&priv->cfg, priv); 82393bfd616SPantelis Antoniou if (mmc == NULL) 82493bfd616SPantelis Antoniou return -1; 82550586ef2SAndy Fleming 82696f0407bSPeng Fan priv->mmc = mmc; 82796f0407bSPeng Fan 82896f0407bSPeng Fan return 0; 82996f0407bSPeng Fan } 83096f0407bSPeng Fan 8312e87c440SJagan Teki #ifndef CONFIG_DM_MMC 8322e87c440SJagan Teki static int fsl_esdhc_cfg_to_priv(struct fsl_esdhc_cfg *cfg, 8332e87c440SJagan Teki struct fsl_esdhc_priv *priv) 8342e87c440SJagan Teki { 8352e87c440SJagan Teki if (!cfg || !priv) 8362e87c440SJagan Teki return -EINVAL; 8372e87c440SJagan Teki 8382e87c440SJagan Teki priv->esdhc_regs = (struct fsl_esdhc *)(unsigned long)(cfg->esdhc_base); 8392e87c440SJagan Teki priv->bus_width = cfg->max_bus_width; 8402e87c440SJagan Teki priv->sdhc_clk = cfg->sdhc_clk; 8412e87c440SJagan Teki priv->wp_enable = cfg->wp_enable; 842*32a9179fSPeng Fan priv->vs18_enable = cfg->vs18_enable; 8432e87c440SJagan Teki 8442e87c440SJagan Teki return 0; 8452e87c440SJagan Teki }; 8462e87c440SJagan Teki 84796f0407bSPeng Fan int fsl_esdhc_initialize(bd_t *bis, struct fsl_esdhc_cfg *cfg) 84896f0407bSPeng Fan { 84996f0407bSPeng Fan struct fsl_esdhc_priv *priv; 85096f0407bSPeng Fan int ret; 85196f0407bSPeng Fan 85296f0407bSPeng Fan if (!cfg) 85396f0407bSPeng Fan return -EINVAL; 85496f0407bSPeng Fan 85596f0407bSPeng Fan priv = calloc(sizeof(struct fsl_esdhc_priv), 1); 85696f0407bSPeng Fan if (!priv) 85796f0407bSPeng Fan return -ENOMEM; 85896f0407bSPeng Fan 85996f0407bSPeng Fan ret = fsl_esdhc_cfg_to_priv(cfg, priv); 86096f0407bSPeng Fan if (ret) { 86196f0407bSPeng Fan debug("%s xlate failure\n", __func__); 86296f0407bSPeng Fan free(priv); 86396f0407bSPeng Fan return ret; 86496f0407bSPeng Fan } 86596f0407bSPeng Fan 86696f0407bSPeng Fan ret = fsl_esdhc_init(priv); 86796f0407bSPeng Fan if (ret) { 86896f0407bSPeng Fan debug("%s init failure\n", __func__); 86996f0407bSPeng Fan free(priv); 87096f0407bSPeng Fan return ret; 87196f0407bSPeng Fan } 87296f0407bSPeng Fan 87350586ef2SAndy Fleming return 0; 87450586ef2SAndy Fleming } 87550586ef2SAndy Fleming 87650586ef2SAndy Fleming int fsl_esdhc_mmc_init(bd_t *bis) 87750586ef2SAndy Fleming { 878c67bee14SStefano Babic struct fsl_esdhc_cfg *cfg; 879c67bee14SStefano Babic 88088227a1dSFabio Estevam cfg = calloc(sizeof(struct fsl_esdhc_cfg), 1); 881c67bee14SStefano Babic cfg->esdhc_base = CONFIG_SYS_FSL_ESDHC_ADDR; 882e9adeca3SSimon Glass cfg->sdhc_clk = gd->arch.sdhc_clk; 883c67bee14SStefano Babic return fsl_esdhc_initialize(bis, cfg); 88450586ef2SAndy Fleming } 8852e87c440SJagan Teki #endif 886b33433a6SAnton Vorontsov 8875a8dbdc6SYangbo Lu #ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT 8885a8dbdc6SYangbo Lu void mmc_adapter_card_type_ident(void) 8895a8dbdc6SYangbo Lu { 8905a8dbdc6SYangbo Lu u8 card_id; 8915a8dbdc6SYangbo Lu u8 value; 8925a8dbdc6SYangbo Lu 8935a8dbdc6SYangbo Lu card_id = QIXIS_READ(present) & QIXIS_SDID_MASK; 8945a8dbdc6SYangbo Lu gd->arch.sdhc_adapter = card_id; 8955a8dbdc6SYangbo Lu 8965a8dbdc6SYangbo Lu switch (card_id) { 8975a8dbdc6SYangbo Lu case QIXIS_ESDHC_ADAPTER_TYPE_EMMC45: 898cdc69550SYangbo Lu value = QIXIS_READ(brdcfg[5]); 899cdc69550SYangbo Lu value |= (QIXIS_DAT4 | QIXIS_DAT5_6_7); 900cdc69550SYangbo Lu QIXIS_WRITE(brdcfg[5], value); 9015a8dbdc6SYangbo Lu break; 9025a8dbdc6SYangbo Lu case QIXIS_ESDHC_ADAPTER_TYPE_SDMMC_LEGACY: 903bf50be83SYangbo Lu value = QIXIS_READ(pwr_ctl[1]); 904bf50be83SYangbo Lu value |= QIXIS_EVDD_BY_SDHC_VS; 905bf50be83SYangbo Lu QIXIS_WRITE(pwr_ctl[1], value); 9065a8dbdc6SYangbo Lu break; 9075a8dbdc6SYangbo Lu case QIXIS_ESDHC_ADAPTER_TYPE_EMMC44: 9085a8dbdc6SYangbo Lu value = QIXIS_READ(brdcfg[5]); 9095a8dbdc6SYangbo Lu value |= (QIXIS_SDCLKIN | QIXIS_SDCLKOUT); 9105a8dbdc6SYangbo Lu QIXIS_WRITE(brdcfg[5], value); 9115a8dbdc6SYangbo Lu break; 9125a8dbdc6SYangbo Lu case QIXIS_ESDHC_ADAPTER_TYPE_RSV: 9135a8dbdc6SYangbo Lu break; 9145a8dbdc6SYangbo Lu case QIXIS_ESDHC_ADAPTER_TYPE_MMC: 9155a8dbdc6SYangbo Lu break; 9165a8dbdc6SYangbo Lu case QIXIS_ESDHC_ADAPTER_TYPE_SD: 9175a8dbdc6SYangbo Lu break; 9185a8dbdc6SYangbo Lu case QIXIS_ESDHC_NO_ADAPTER: 9195a8dbdc6SYangbo Lu break; 9205a8dbdc6SYangbo Lu default: 9215a8dbdc6SYangbo Lu break; 9225a8dbdc6SYangbo Lu } 9235a8dbdc6SYangbo Lu } 9245a8dbdc6SYangbo Lu #endif 9255a8dbdc6SYangbo Lu 926c67bee14SStefano Babic #ifdef CONFIG_OF_LIBFDT 927fce1e16cSYangbo Lu __weak int esdhc_status_fixup(void *blob, const char *compat) 928fce1e16cSYangbo Lu { 929fce1e16cSYangbo Lu #ifdef CONFIG_FSL_ESDHC_PIN_MUX 930fce1e16cSYangbo Lu if (!hwconfig("esdhc")) { 931fce1e16cSYangbo Lu do_fixup_by_compat(blob, compat, "status", "disabled", 932fce1e16cSYangbo Lu sizeof("disabled"), 1); 933fce1e16cSYangbo Lu return 1; 934fce1e16cSYangbo Lu } 935fce1e16cSYangbo Lu #endif 936fce1e16cSYangbo Lu do_fixup_by_compat(blob, compat, "status", "okay", 937fce1e16cSYangbo Lu sizeof("okay"), 1); 938fce1e16cSYangbo Lu return 0; 939fce1e16cSYangbo Lu } 940fce1e16cSYangbo Lu 941b33433a6SAnton Vorontsov void fdt_fixup_esdhc(void *blob, bd_t *bd) 942b33433a6SAnton Vorontsov { 943b33433a6SAnton Vorontsov const char *compat = "fsl,esdhc"; 944b33433a6SAnton Vorontsov 945fce1e16cSYangbo Lu if (esdhc_status_fixup(blob, compat)) 946a6da8b81SChenhui Zhao return; 947b33433a6SAnton Vorontsov 9482d9ca2c7SYangbo Lu #ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK 9492d9ca2c7SYangbo Lu do_fixup_by_compat_u32(blob, compat, "peripheral-frequency", 9502d9ca2c7SYangbo Lu gd->arch.sdhc_clk, 1); 9512d9ca2c7SYangbo Lu #else 952b33433a6SAnton Vorontsov do_fixup_by_compat_u32(blob, compat, "clock-frequency", 953e9adeca3SSimon Glass gd->arch.sdhc_clk, 1); 9542d9ca2c7SYangbo Lu #endif 9555a8dbdc6SYangbo Lu #ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT 9565a8dbdc6SYangbo Lu do_fixup_by_compat_u32(blob, compat, "adapter-type", 9575a8dbdc6SYangbo Lu (u32)(gd->arch.sdhc_adapter), 1); 9585a8dbdc6SYangbo Lu #endif 959b33433a6SAnton Vorontsov } 960c67bee14SStefano Babic #endif 96196f0407bSPeng Fan 96296f0407bSPeng Fan #ifdef CONFIG_DM_MMC 96396f0407bSPeng Fan #include <asm/arch/clock.h> 964b60f1457SPeng Fan __weak void init_clk_usdhc(u32 index) 965b60f1457SPeng Fan { 966b60f1457SPeng Fan } 967b60f1457SPeng Fan 96896f0407bSPeng Fan static int fsl_esdhc_probe(struct udevice *dev) 96996f0407bSPeng Fan { 97096f0407bSPeng Fan struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev); 97196f0407bSPeng Fan struct fsl_esdhc_priv *priv = dev_get_priv(dev); 97296f0407bSPeng Fan const void *fdt = gd->fdt_blob; 973e160f7d4SSimon Glass int node = dev_of_offset(dev); 97496f0407bSPeng Fan fdt_addr_t addr; 97596f0407bSPeng Fan unsigned int val; 97696f0407bSPeng Fan int ret; 97796f0407bSPeng Fan 978a821c4afSSimon Glass addr = devfdt_get_addr(dev); 97996f0407bSPeng Fan if (addr == FDT_ADDR_T_NONE) 98096f0407bSPeng Fan return -EINVAL; 98196f0407bSPeng Fan 98296f0407bSPeng Fan priv->esdhc_regs = (struct fsl_esdhc *)addr; 98396f0407bSPeng Fan priv->dev = dev; 98496f0407bSPeng Fan 98596f0407bSPeng Fan val = fdtdec_get_int(fdt, node, "bus-width", -1); 98696f0407bSPeng Fan if (val == 8) 98796f0407bSPeng Fan priv->bus_width = 8; 98896f0407bSPeng Fan else if (val == 4) 98996f0407bSPeng Fan priv->bus_width = 4; 99096f0407bSPeng Fan else 99196f0407bSPeng Fan priv->bus_width = 1; 99296f0407bSPeng Fan 99396f0407bSPeng Fan if (fdt_get_property(fdt, node, "non-removable", NULL)) { 99496f0407bSPeng Fan priv->non_removable = 1; 99596f0407bSPeng Fan } else { 99696f0407bSPeng Fan priv->non_removable = 0; 997fc8048a8SYangbo Lu #ifdef CONFIG_DM_GPIO 998150c5afeSSimon Glass gpio_request_by_name_nodev(offset_to_ofnode(node), "cd-gpios", 999150c5afeSSimon Glass 0, &priv->cd_gpio, GPIOD_IS_IN); 1000fc8048a8SYangbo Lu #endif 100196f0407bSPeng Fan } 100296f0407bSPeng Fan 10031483151eSPeng Fan priv->wp_enable = 1; 10041483151eSPeng Fan 1005fc8048a8SYangbo Lu #ifdef CONFIG_DM_GPIO 1006150c5afeSSimon Glass ret = gpio_request_by_name_nodev(offset_to_ofnode(node), "wp-gpios", 0, 10071483151eSPeng Fan &priv->wp_gpio, GPIOD_IS_IN); 10081483151eSPeng Fan if (ret) 10091483151eSPeng Fan priv->wp_enable = 0; 1010fc8048a8SYangbo Lu #endif 101196f0407bSPeng Fan /* 101296f0407bSPeng Fan * TODO: 101396f0407bSPeng Fan * Because lack of clk driver, if SDHC clk is not enabled, 101496f0407bSPeng Fan * need to enable it first before this driver is invoked. 101596f0407bSPeng Fan * 101696f0407bSPeng Fan * we use MXC_ESDHC_CLK to get clk freq. 101796f0407bSPeng Fan * If one would like to make this function work, 101896f0407bSPeng Fan * the aliases should be provided in dts as this: 101996f0407bSPeng Fan * 102096f0407bSPeng Fan * aliases { 102196f0407bSPeng Fan * mmc0 = &usdhc1; 102296f0407bSPeng Fan * mmc1 = &usdhc2; 102396f0407bSPeng Fan * mmc2 = &usdhc3; 102496f0407bSPeng Fan * mmc3 = &usdhc4; 102596f0407bSPeng Fan * }; 102696f0407bSPeng Fan * Then if your board only supports mmc2 and mmc3, but we can 102796f0407bSPeng Fan * correctly get the seq as 2 and 3, then let mxc_get_clock 102896f0407bSPeng Fan * work as expected. 102996f0407bSPeng Fan */ 1030b60f1457SPeng Fan 1031b60f1457SPeng Fan init_clk_usdhc(dev->seq); 1032b60f1457SPeng Fan 103396f0407bSPeng Fan priv->sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK + dev->seq); 103496f0407bSPeng Fan if (priv->sdhc_clk <= 0) { 103596f0407bSPeng Fan dev_err(dev, "Unable to get clk for %s\n", dev->name); 103696f0407bSPeng Fan return -EINVAL; 103796f0407bSPeng Fan } 103896f0407bSPeng Fan 103996f0407bSPeng Fan ret = fsl_esdhc_init(priv); 104096f0407bSPeng Fan if (ret) { 104196f0407bSPeng Fan dev_err(dev, "fsl_esdhc_init failure\n"); 104296f0407bSPeng Fan return ret; 104396f0407bSPeng Fan } 104496f0407bSPeng Fan 104596f0407bSPeng Fan upriv->mmc = priv->mmc; 104635ae9946SPeng Fan priv->mmc->dev = dev; 104796f0407bSPeng Fan 104896f0407bSPeng Fan return 0; 104996f0407bSPeng Fan } 105096f0407bSPeng Fan 105196f0407bSPeng Fan static const struct udevice_id fsl_esdhc_ids[] = { 105296f0407bSPeng Fan { .compatible = "fsl,imx6ul-usdhc", }, 105396f0407bSPeng Fan { .compatible = "fsl,imx6sx-usdhc", }, 105496f0407bSPeng Fan { .compatible = "fsl,imx6sl-usdhc", }, 105596f0407bSPeng Fan { .compatible = "fsl,imx6q-usdhc", }, 105696f0407bSPeng Fan { .compatible = "fsl,imx7d-usdhc", }, 1057b60f1457SPeng Fan { .compatible = "fsl,imx7ulp-usdhc", }, 1058a6473f8eSYangbo Lu { .compatible = "fsl,esdhc", }, 105996f0407bSPeng Fan { /* sentinel */ } 106096f0407bSPeng Fan }; 106196f0407bSPeng Fan 106296f0407bSPeng Fan U_BOOT_DRIVER(fsl_esdhc) = { 106396f0407bSPeng Fan .name = "fsl-esdhc-mmc", 106496f0407bSPeng Fan .id = UCLASS_MMC, 106596f0407bSPeng Fan .of_match = fsl_esdhc_ids, 106696f0407bSPeng Fan .probe = fsl_esdhc_probe, 106796f0407bSPeng Fan .priv_auto_alloc_size = sizeof(struct fsl_esdhc_priv), 106896f0407bSPeng Fan }; 106996f0407bSPeng Fan #endif 1070