150586ef2SAndy Fleming /* 2d621da00SJerry Huang * Copyright 2007, 2010-2011 Freescale Semiconductor, Inc 350586ef2SAndy Fleming * Andy Fleming 450586ef2SAndy Fleming * 550586ef2SAndy Fleming * Based vaguely on the pxa mmc code: 650586ef2SAndy Fleming * (C) Copyright 2003 750586ef2SAndy Fleming * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net 850586ef2SAndy Fleming * 91a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+ 1050586ef2SAndy Fleming */ 1150586ef2SAndy Fleming 1250586ef2SAndy Fleming #include <config.h> 1350586ef2SAndy Fleming #include <common.h> 1450586ef2SAndy Fleming #include <command.h> 15b33433a6SAnton Vorontsov #include <hwconfig.h> 1650586ef2SAndy Fleming #include <mmc.h> 1750586ef2SAndy Fleming #include <part.h> 1850586ef2SAndy Fleming #include <malloc.h> 1950586ef2SAndy Fleming #include <mmc.h> 2050586ef2SAndy Fleming #include <fsl_esdhc.h> 21b33433a6SAnton Vorontsov #include <fdt_support.h> 2250586ef2SAndy Fleming #include <asm/io.h> 2350586ef2SAndy Fleming 2450586ef2SAndy Fleming DECLARE_GLOBAL_DATA_PTR; 2550586ef2SAndy Fleming 26a3d6e386SYe.Li #define SDHCI_IRQ_EN_BITS (IRQSTATEN_CC | IRQSTATEN_TC | \ 27a3d6e386SYe.Li IRQSTATEN_CINT | \ 28a3d6e386SYe.Li IRQSTATEN_CTOE | IRQSTATEN_CCE | IRQSTATEN_CEBE | \ 29a3d6e386SYe.Li IRQSTATEN_CIE | IRQSTATEN_DTOE | IRQSTATEN_DCE | \ 30a3d6e386SYe.Li IRQSTATEN_DEBE | IRQSTATEN_BRR | IRQSTATEN_BWR | \ 31a3d6e386SYe.Li IRQSTATEN_DINT) 32a3d6e386SYe.Li 3350586ef2SAndy Fleming struct fsl_esdhc { 34511948b2SHaijun.Zhang uint dsaddr; /* SDMA system address register */ 35511948b2SHaijun.Zhang uint blkattr; /* Block attributes register */ 36511948b2SHaijun.Zhang uint cmdarg; /* Command argument register */ 37511948b2SHaijun.Zhang uint xfertyp; /* Transfer type register */ 38511948b2SHaijun.Zhang uint cmdrsp0; /* Command response 0 register */ 39511948b2SHaijun.Zhang uint cmdrsp1; /* Command response 1 register */ 40511948b2SHaijun.Zhang uint cmdrsp2; /* Command response 2 register */ 41511948b2SHaijun.Zhang uint cmdrsp3; /* Command response 3 register */ 42511948b2SHaijun.Zhang uint datport; /* Buffer data port register */ 43511948b2SHaijun.Zhang uint prsstat; /* Present state register */ 44511948b2SHaijun.Zhang uint proctl; /* Protocol control register */ 45511948b2SHaijun.Zhang uint sysctl; /* System Control Register */ 46511948b2SHaijun.Zhang uint irqstat; /* Interrupt status register */ 47511948b2SHaijun.Zhang uint irqstaten; /* Interrupt status enable register */ 48511948b2SHaijun.Zhang uint irqsigen; /* Interrupt signal enable register */ 49511948b2SHaijun.Zhang uint autoc12err; /* Auto CMD error status register */ 50511948b2SHaijun.Zhang uint hostcapblt; /* Host controller capabilities register */ 51511948b2SHaijun.Zhang uint wml; /* Watermark level register */ 52511948b2SHaijun.Zhang uint mixctrl; /* For USDHC */ 53511948b2SHaijun.Zhang char reserved1[4]; /* reserved */ 54511948b2SHaijun.Zhang uint fevt; /* Force event register */ 55511948b2SHaijun.Zhang uint admaes; /* ADMA error status register */ 56511948b2SHaijun.Zhang uint adsaddr; /* ADMA system address register */ 57f022d36eSOtavio Salvador char reserved2[100]; /* reserved */ 58f022d36eSOtavio Salvador uint vendorspec; /* Vendor Specific register */ 59323aaaa1SPeng Fan char reserved3[56]; /* reserved */ 60511948b2SHaijun.Zhang uint hostver; /* Host controller version register */ 61511948b2SHaijun.Zhang char reserved4[4]; /* reserved */ 62f022d36eSOtavio Salvador uint dmaerraddr; /* DMA error address register */ 63511948b2SHaijun.Zhang char reserved5[4]; /* reserved */ 64f022d36eSOtavio Salvador uint dmaerrattr; /* DMA error attribute register */ 65f022d36eSOtavio Salvador char reserved6[4]; /* reserved */ 66511948b2SHaijun.Zhang uint hostcapblt2; /* Host controller capabilities register 2 */ 67f022d36eSOtavio Salvador char reserved7[8]; /* reserved */ 68511948b2SHaijun.Zhang uint tcr; /* Tuning control register */ 69f022d36eSOtavio Salvador char reserved8[28]; /* reserved */ 70511948b2SHaijun.Zhang uint sddirctl; /* SD direction control register */ 71f022d36eSOtavio Salvador char reserved9[712]; /* reserved */ 72511948b2SHaijun.Zhang uint scr; /* eSDHC control register */ 7350586ef2SAndy Fleming }; 7450586ef2SAndy Fleming 7550586ef2SAndy Fleming /* Return the XFERTYP flags for a given command and data packet */ 76eafa90a1SKim Phillips static uint esdhc_xfertyp(struct mmc_cmd *cmd, struct mmc_data *data) 7750586ef2SAndy Fleming { 7850586ef2SAndy Fleming uint xfertyp = 0; 7950586ef2SAndy Fleming 8050586ef2SAndy Fleming if (data) { 8177c1458dSDipen Dudhat xfertyp |= XFERTYP_DPSEL; 8277c1458dSDipen Dudhat #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO 8377c1458dSDipen Dudhat xfertyp |= XFERTYP_DMAEN; 8477c1458dSDipen Dudhat #endif 8550586ef2SAndy Fleming if (data->blocks > 1) { 8650586ef2SAndy Fleming xfertyp |= XFERTYP_MSBSEL; 8750586ef2SAndy Fleming xfertyp |= XFERTYP_BCEN; 88d621da00SJerry Huang #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111 89d621da00SJerry Huang xfertyp |= XFERTYP_AC12EN; 90d621da00SJerry Huang #endif 9150586ef2SAndy Fleming } 9250586ef2SAndy Fleming 9350586ef2SAndy Fleming if (data->flags & MMC_DATA_READ) 9450586ef2SAndy Fleming xfertyp |= XFERTYP_DTDSEL; 9550586ef2SAndy Fleming } 9650586ef2SAndy Fleming 9750586ef2SAndy Fleming if (cmd->resp_type & MMC_RSP_CRC) 9850586ef2SAndy Fleming xfertyp |= XFERTYP_CCCEN; 9950586ef2SAndy Fleming if (cmd->resp_type & MMC_RSP_OPCODE) 10050586ef2SAndy Fleming xfertyp |= XFERTYP_CICEN; 10150586ef2SAndy Fleming if (cmd->resp_type & MMC_RSP_136) 10250586ef2SAndy Fleming xfertyp |= XFERTYP_RSPTYP_136; 10350586ef2SAndy Fleming else if (cmd->resp_type & MMC_RSP_BUSY) 10450586ef2SAndy Fleming xfertyp |= XFERTYP_RSPTYP_48_BUSY; 10550586ef2SAndy Fleming else if (cmd->resp_type & MMC_RSP_PRESENT) 10650586ef2SAndy Fleming xfertyp |= XFERTYP_RSPTYP_48; 10750586ef2SAndy Fleming 1088b06460eSYangbo Lu #if defined(CONFIG_MX53) || defined(CONFIG_PPC_T4240) || \ 1098b06460eSYangbo Lu defined(CONFIG_LS102XA) || defined(CONFIG_LS2085A) 1104571de33SJason Liu if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION) 1114571de33SJason Liu xfertyp |= XFERTYP_CMDTYP_ABORT; 1124571de33SJason Liu #endif 11350586ef2SAndy Fleming return XFERTYP_CMD(cmd->cmdidx) | xfertyp; 11450586ef2SAndy Fleming } 11550586ef2SAndy Fleming 11677c1458dSDipen Dudhat #ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO 11777c1458dSDipen Dudhat /* 11877c1458dSDipen Dudhat * PIO Read/Write Mode reduce the performace as DMA is not used in this mode. 11977c1458dSDipen Dudhat */ 1207b43db92SWolfgang Denk static void 12177c1458dSDipen Dudhat esdhc_pio_read_write(struct mmc *mmc, struct mmc_data *data) 12277c1458dSDipen Dudhat { 1238eee2bd7SIra Snyder struct fsl_esdhc_cfg *cfg = mmc->priv; 1248eee2bd7SIra Snyder struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base; 12577c1458dSDipen Dudhat uint blocks; 12677c1458dSDipen Dudhat char *buffer; 12777c1458dSDipen Dudhat uint databuf; 12877c1458dSDipen Dudhat uint size; 12977c1458dSDipen Dudhat uint irqstat; 13077c1458dSDipen Dudhat uint timeout; 13177c1458dSDipen Dudhat 13277c1458dSDipen Dudhat if (data->flags & MMC_DATA_READ) { 13377c1458dSDipen Dudhat blocks = data->blocks; 13477c1458dSDipen Dudhat buffer = data->dest; 13577c1458dSDipen Dudhat while (blocks) { 13677c1458dSDipen Dudhat timeout = PIO_TIMEOUT; 13777c1458dSDipen Dudhat size = data->blocksize; 13877c1458dSDipen Dudhat irqstat = esdhc_read32(®s->irqstat); 13977c1458dSDipen Dudhat while (!(esdhc_read32(®s->prsstat) & PRSSTAT_BREN) 14077c1458dSDipen Dudhat && --timeout); 14177c1458dSDipen Dudhat if (timeout <= 0) { 14277c1458dSDipen Dudhat printf("\nData Read Failed in PIO Mode."); 1437b43db92SWolfgang Denk return; 14477c1458dSDipen Dudhat } 14577c1458dSDipen Dudhat while (size && (!(irqstat & IRQSTAT_TC))) { 14677c1458dSDipen Dudhat udelay(100); /* Wait before last byte transfer complete */ 14777c1458dSDipen Dudhat irqstat = esdhc_read32(®s->irqstat); 14877c1458dSDipen Dudhat databuf = in_le32(®s->datport); 14977c1458dSDipen Dudhat *((uint *)buffer) = databuf; 15077c1458dSDipen Dudhat buffer += 4; 15177c1458dSDipen Dudhat size -= 4; 15277c1458dSDipen Dudhat } 15377c1458dSDipen Dudhat blocks--; 15477c1458dSDipen Dudhat } 15577c1458dSDipen Dudhat } else { 15677c1458dSDipen Dudhat blocks = data->blocks; 1577b43db92SWolfgang Denk buffer = (char *)data->src; 15877c1458dSDipen Dudhat while (blocks) { 15977c1458dSDipen Dudhat timeout = PIO_TIMEOUT; 16077c1458dSDipen Dudhat size = data->blocksize; 16177c1458dSDipen Dudhat irqstat = esdhc_read32(®s->irqstat); 16277c1458dSDipen Dudhat while (!(esdhc_read32(®s->prsstat) & PRSSTAT_BWEN) 16377c1458dSDipen Dudhat && --timeout); 16477c1458dSDipen Dudhat if (timeout <= 0) { 16577c1458dSDipen Dudhat printf("\nData Write Failed in PIO Mode."); 1667b43db92SWolfgang Denk return; 16777c1458dSDipen Dudhat } 16877c1458dSDipen Dudhat while (size && (!(irqstat & IRQSTAT_TC))) { 16977c1458dSDipen Dudhat udelay(100); /* Wait before last byte transfer complete */ 17077c1458dSDipen Dudhat databuf = *((uint *)buffer); 17177c1458dSDipen Dudhat buffer += 4; 17277c1458dSDipen Dudhat size -= 4; 17377c1458dSDipen Dudhat irqstat = esdhc_read32(®s->irqstat); 17477c1458dSDipen Dudhat out_le32(®s->datport, databuf); 17577c1458dSDipen Dudhat } 17677c1458dSDipen Dudhat blocks--; 17777c1458dSDipen Dudhat } 17877c1458dSDipen Dudhat } 17977c1458dSDipen Dudhat } 18077c1458dSDipen Dudhat #endif 18177c1458dSDipen Dudhat 18250586ef2SAndy Fleming static int esdhc_setup_data(struct mmc *mmc, struct mmc_data *data) 18350586ef2SAndy Fleming { 18450586ef2SAndy Fleming int timeout; 18593bfd616SPantelis Antoniou struct fsl_esdhc_cfg *cfg = mmc->priv; 186c67bee14SStefano Babic struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base; 1878b06460eSYangbo Lu #ifdef CONFIG_LS2085A 1888b06460eSYangbo Lu dma_addr_t addr; 1898b06460eSYangbo Lu #endif 1907b43db92SWolfgang Denk uint wml_value; 19150586ef2SAndy Fleming 19250586ef2SAndy Fleming wml_value = data->blocksize/4; 19350586ef2SAndy Fleming 19450586ef2SAndy Fleming if (data->flags & MMC_DATA_READ) { 19532c8cfb2SPriyanka Jain if (wml_value > WML_RD_WML_MAX) 19632c8cfb2SPriyanka Jain wml_value = WML_RD_WML_MAX_VAL; 19750586ef2SAndy Fleming 198ab467c51SRoy Zang esdhc_clrsetbits32(®s->wml, WML_RD_WML_MASK, wml_value); 19971689776SYe.Li #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO 2008b06460eSYangbo Lu #ifdef CONFIG_LS2085A 2018b06460eSYangbo Lu addr = virt_to_phys((void *)(data->dest)); 2028b06460eSYangbo Lu if (upper_32_bits(addr)) 2038b06460eSYangbo Lu printf("Error found for upper 32 bits\n"); 2048b06460eSYangbo Lu else 2058b06460eSYangbo Lu esdhc_write32(®s->dsaddr, lower_32_bits(addr)); 2068b06460eSYangbo Lu #else 207c67bee14SStefano Babic esdhc_write32(®s->dsaddr, (u32)data->dest); 20871689776SYe.Li #endif 2098b06460eSYangbo Lu #endif 21050586ef2SAndy Fleming } else { 21171689776SYe.Li #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO 212e576bd90SEric Nelson flush_dcache_range((ulong)data->src, 213e576bd90SEric Nelson (ulong)data->src+data->blocks 214e576bd90SEric Nelson *data->blocksize); 21571689776SYe.Li #endif 21632c8cfb2SPriyanka Jain if (wml_value > WML_WR_WML_MAX) 21732c8cfb2SPriyanka Jain wml_value = WML_WR_WML_MAX_VAL; 218c67bee14SStefano Babic if ((esdhc_read32(®s->prsstat) & PRSSTAT_WPSPL) == 0) { 21950586ef2SAndy Fleming printf("\nThe SD card is locked. Can not write to a locked card.\n\n"); 22050586ef2SAndy Fleming return TIMEOUT; 22150586ef2SAndy Fleming } 222ab467c51SRoy Zang 223ab467c51SRoy Zang esdhc_clrsetbits32(®s->wml, WML_WR_WML_MASK, 224ab467c51SRoy Zang wml_value << 16); 22571689776SYe.Li #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO 2268b06460eSYangbo Lu #ifdef CONFIG_LS2085A 2278b06460eSYangbo Lu addr = virt_to_phys((void *)(data->src)); 2288b06460eSYangbo Lu if (upper_32_bits(addr)) 2298b06460eSYangbo Lu printf("Error found for upper 32 bits\n"); 2308b06460eSYangbo Lu else 2318b06460eSYangbo Lu esdhc_write32(®s->dsaddr, lower_32_bits(addr)); 2328b06460eSYangbo Lu #else 233c67bee14SStefano Babic esdhc_write32(®s->dsaddr, (u32)data->src); 23471689776SYe.Li #endif 2358b06460eSYangbo Lu #endif 23650586ef2SAndy Fleming } 23750586ef2SAndy Fleming 238c67bee14SStefano Babic esdhc_write32(®s->blkattr, data->blocks << 16 | data->blocksize); 23950586ef2SAndy Fleming 24050586ef2SAndy Fleming /* Calculate the timeout period for data transactions */ 241b71ea336SPriyanka Jain /* 242b71ea336SPriyanka Jain * 1)Timeout period = (2^(timeout+13)) SD Clock cycles 243b71ea336SPriyanka Jain * 2)Timeout period should be minimum 0.250sec as per SD Card spec 244b71ea336SPriyanka Jain * So, Number of SD Clock cycles for 0.25sec should be minimum 245b71ea336SPriyanka Jain * (SD Clock/sec * 0.25 sec) SD Clock cycles 246fb823981SAndrew Gabbasov * = (mmc->clock * 1/4) SD Clock cycles 247b71ea336SPriyanka Jain * As 1) >= 2) 248fb823981SAndrew Gabbasov * => (2^(timeout+13)) >= mmc->clock * 1/4 249b71ea336SPriyanka Jain * Taking log2 both the sides 250fb823981SAndrew Gabbasov * => timeout + 13 >= log2(mmc->clock/4) 251b71ea336SPriyanka Jain * Rounding up to next power of 2 252fb823981SAndrew Gabbasov * => timeout + 13 = log2(mmc->clock/4) + 1 253fb823981SAndrew Gabbasov * => timeout + 13 = fls(mmc->clock/4) 254b71ea336SPriyanka Jain */ 255fb823981SAndrew Gabbasov timeout = fls(mmc->clock/4); 25650586ef2SAndy Fleming timeout -= 13; 25750586ef2SAndy Fleming 25850586ef2SAndy Fleming if (timeout > 14) 25950586ef2SAndy Fleming timeout = 14; 26050586ef2SAndy Fleming 26150586ef2SAndy Fleming if (timeout < 0) 26250586ef2SAndy Fleming timeout = 0; 26350586ef2SAndy Fleming 2645103a03aSKumar Gala #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC_A001 2655103a03aSKumar Gala if ((timeout == 4) || (timeout == 8) || (timeout == 12)) 2665103a03aSKumar Gala timeout++; 2675103a03aSKumar Gala #endif 2685103a03aSKumar Gala 2691336e2d3SHaijun.Zhang #ifdef ESDHCI_QUIRK_BROKEN_TIMEOUT_VALUE 2701336e2d3SHaijun.Zhang timeout = 0xE; 2711336e2d3SHaijun.Zhang #endif 272c67bee14SStefano Babic esdhc_clrsetbits32(®s->sysctl, SYSCTL_TIMEOUT_MASK, timeout << 16); 27350586ef2SAndy Fleming 27450586ef2SAndy Fleming return 0; 27550586ef2SAndy Fleming } 27650586ef2SAndy Fleming 27710dc7771STom Rini #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO 278e576bd90SEric Nelson static void check_and_invalidate_dcache_range 279e576bd90SEric Nelson (struct mmc_cmd *cmd, 280e576bd90SEric Nelson struct mmc_data *data) { 2818b06460eSYangbo Lu #ifdef CONFIG_LS2085A 2828b06460eSYangbo Lu unsigned start = 0; 2838b06460eSYangbo Lu #else 284e576bd90SEric Nelson unsigned start = (unsigned)data->dest ; 2858b06460eSYangbo Lu #endif 286e576bd90SEric Nelson unsigned size = roundup(ARCH_DMA_MINALIGN, 287e576bd90SEric Nelson data->blocks*data->blocksize); 288e576bd90SEric Nelson unsigned end = start+size ; 2898b06460eSYangbo Lu #ifdef CONFIG_LS2085A 2908b06460eSYangbo Lu dma_addr_t addr; 2918b06460eSYangbo Lu 2928b06460eSYangbo Lu addr = virt_to_phys((void *)(data->dest)); 2938b06460eSYangbo Lu if (upper_32_bits(addr)) 2948b06460eSYangbo Lu printf("Error found for upper 32 bits\n"); 2958b06460eSYangbo Lu else 2968b06460eSYangbo Lu start = lower_32_bits(addr); 2978b06460eSYangbo Lu #endif 298e576bd90SEric Nelson invalidate_dcache_range(start, end); 299e576bd90SEric Nelson } 30010dc7771STom Rini #endif 30110dc7771STom Rini 30250586ef2SAndy Fleming /* 30350586ef2SAndy Fleming * Sends a command out on the bus. Takes the mmc pointer, 30450586ef2SAndy Fleming * a command pointer, and an optional data pointer. 30550586ef2SAndy Fleming */ 30650586ef2SAndy Fleming static int 30750586ef2SAndy Fleming esdhc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, struct mmc_data *data) 30850586ef2SAndy Fleming { 3098a573022SAndrew Gabbasov int err = 0; 31050586ef2SAndy Fleming uint xfertyp; 31150586ef2SAndy Fleming uint irqstat; 31293bfd616SPantelis Antoniou struct fsl_esdhc_cfg *cfg = mmc->priv; 313c67bee14SStefano Babic volatile struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base; 31450586ef2SAndy Fleming 315d621da00SJerry Huang #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111 316d621da00SJerry Huang if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION) 317d621da00SJerry Huang return 0; 318d621da00SJerry Huang #endif 319d621da00SJerry Huang 320c67bee14SStefano Babic esdhc_write32(®s->irqstat, -1); 32150586ef2SAndy Fleming 32250586ef2SAndy Fleming sync(); 32350586ef2SAndy Fleming 32450586ef2SAndy Fleming /* Wait for the bus to be idle */ 325c67bee14SStefano Babic while ((esdhc_read32(®s->prsstat) & PRSSTAT_CICHB) || 326c67bee14SStefano Babic (esdhc_read32(®s->prsstat) & PRSSTAT_CIDHB)) 327c67bee14SStefano Babic ; 32850586ef2SAndy Fleming 329c67bee14SStefano Babic while (esdhc_read32(®s->prsstat) & PRSSTAT_DLA) 330c67bee14SStefano Babic ; 33150586ef2SAndy Fleming 33250586ef2SAndy Fleming /* Wait at least 8 SD clock cycles before the next command */ 33350586ef2SAndy Fleming /* 33450586ef2SAndy Fleming * Note: This is way more than 8 cycles, but 1ms seems to 33550586ef2SAndy Fleming * resolve timing issues with some cards 33650586ef2SAndy Fleming */ 33750586ef2SAndy Fleming udelay(1000); 33850586ef2SAndy Fleming 33950586ef2SAndy Fleming /* Set up for a data transfer if we have one */ 34050586ef2SAndy Fleming if (data) { 34150586ef2SAndy Fleming err = esdhc_setup_data(mmc, data); 34250586ef2SAndy Fleming if(err) 34350586ef2SAndy Fleming return err; 34450586ef2SAndy Fleming } 34550586ef2SAndy Fleming 34650586ef2SAndy Fleming /* Figure out the transfer arguments */ 34750586ef2SAndy Fleming xfertyp = esdhc_xfertyp(cmd, data); 34850586ef2SAndy Fleming 34901b77353SAndrew Gabbasov /* Mask all irqs */ 35001b77353SAndrew Gabbasov esdhc_write32(®s->irqsigen, 0); 35101b77353SAndrew Gabbasov 35250586ef2SAndy Fleming /* Send the command */ 353c67bee14SStefano Babic esdhc_write32(®s->cmdarg, cmd->cmdarg); 3544692708dSJason Liu #if defined(CONFIG_FSL_USDHC) 3554692708dSJason Liu esdhc_write32(®s->mixctrl, 3560e1bf614SVolodymyr Riazantsev (esdhc_read32(®s->mixctrl) & 0xFFFFFF80) | (xfertyp & 0x7F) 3570e1bf614SVolodymyr Riazantsev | (mmc->ddr_mode ? XFERTYP_DDREN : 0)); 3584692708dSJason Liu esdhc_write32(®s->xfertyp, xfertyp & 0xFFFF0000); 3594692708dSJason Liu #else 360c67bee14SStefano Babic esdhc_write32(®s->xfertyp, xfertyp); 3614692708dSJason Liu #endif 3627a5b8029SDirk Behme 36350586ef2SAndy Fleming /* Wait for the command to complete */ 3647a5b8029SDirk Behme while (!(esdhc_read32(®s->irqstat) & (IRQSTAT_CC | IRQSTAT_CTOE))) 365c67bee14SStefano Babic ; 36650586ef2SAndy Fleming 367c67bee14SStefano Babic irqstat = esdhc_read32(®s->irqstat); 36850586ef2SAndy Fleming 3698a573022SAndrew Gabbasov if (irqstat & CMD_ERR) { 3708a573022SAndrew Gabbasov err = COMM_ERR; 3718a573022SAndrew Gabbasov goto out; 3727a5b8029SDirk Behme } 3737a5b8029SDirk Behme 3748a573022SAndrew Gabbasov if (irqstat & IRQSTAT_CTOE) { 3758a573022SAndrew Gabbasov err = TIMEOUT; 3768a573022SAndrew Gabbasov goto out; 3778a573022SAndrew Gabbasov } 37850586ef2SAndy Fleming 379f022d36eSOtavio Salvador /* Switch voltage to 1.8V if CMD11 succeeded */ 380f022d36eSOtavio Salvador if (cmd->cmdidx == SD_CMD_SWITCH_UHS18V) { 381f022d36eSOtavio Salvador esdhc_setbits32(®s->vendorspec, ESDHC_VENDORSPEC_VSELECT); 382f022d36eSOtavio Salvador 383f022d36eSOtavio Salvador printf("Run CMD11 1.8V switch\n"); 384f022d36eSOtavio Salvador /* Sleep for 5 ms - max time for card to switch to 1.8V */ 385f022d36eSOtavio Salvador udelay(5000); 386f022d36eSOtavio Salvador } 387f022d36eSOtavio Salvador 3887a5b8029SDirk Behme /* Workaround for ESDHC errata ENGcm03648 */ 3897a5b8029SDirk Behme if (!data && (cmd->resp_type & MMC_RSP_BUSY)) { 3907a5b8029SDirk Behme int timeout = 2500; 3917a5b8029SDirk Behme 3927a5b8029SDirk Behme /* Poll on DATA0 line for cmd with busy signal for 250 ms */ 3937a5b8029SDirk Behme while (timeout > 0 && !(esdhc_read32(®s->prsstat) & 3947a5b8029SDirk Behme PRSSTAT_DAT0)) { 3957a5b8029SDirk Behme udelay(100); 3967a5b8029SDirk Behme timeout--; 3977a5b8029SDirk Behme } 3987a5b8029SDirk Behme 3997a5b8029SDirk Behme if (timeout <= 0) { 4007a5b8029SDirk Behme printf("Timeout waiting for DAT0 to go high!\n"); 4018a573022SAndrew Gabbasov err = TIMEOUT; 4028a573022SAndrew Gabbasov goto out; 4037a5b8029SDirk Behme } 4047a5b8029SDirk Behme } 4057a5b8029SDirk Behme 40650586ef2SAndy Fleming /* Copy the response to the response buffer */ 40750586ef2SAndy Fleming if (cmd->resp_type & MMC_RSP_136) { 40850586ef2SAndy Fleming u32 cmdrsp3, cmdrsp2, cmdrsp1, cmdrsp0; 40950586ef2SAndy Fleming 410c67bee14SStefano Babic cmdrsp3 = esdhc_read32(®s->cmdrsp3); 411c67bee14SStefano Babic cmdrsp2 = esdhc_read32(®s->cmdrsp2); 412c67bee14SStefano Babic cmdrsp1 = esdhc_read32(®s->cmdrsp1); 413c67bee14SStefano Babic cmdrsp0 = esdhc_read32(®s->cmdrsp0); 414998be3ddSRabin Vincent cmd->response[0] = (cmdrsp3 << 8) | (cmdrsp2 >> 24); 415998be3ddSRabin Vincent cmd->response[1] = (cmdrsp2 << 8) | (cmdrsp1 >> 24); 416998be3ddSRabin Vincent cmd->response[2] = (cmdrsp1 << 8) | (cmdrsp0 >> 24); 417998be3ddSRabin Vincent cmd->response[3] = (cmdrsp0 << 8); 41850586ef2SAndy Fleming } else 419c67bee14SStefano Babic cmd->response[0] = esdhc_read32(®s->cmdrsp0); 42050586ef2SAndy Fleming 42150586ef2SAndy Fleming /* Wait until all of the blocks are transferred */ 42250586ef2SAndy Fleming if (data) { 42377c1458dSDipen Dudhat #ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO 42477c1458dSDipen Dudhat esdhc_pio_read_write(mmc, data); 42577c1458dSDipen Dudhat #else 42650586ef2SAndy Fleming do { 427c67bee14SStefano Babic irqstat = esdhc_read32(®s->irqstat); 42850586ef2SAndy Fleming 4298a573022SAndrew Gabbasov if (irqstat & IRQSTAT_DTOE) { 4308a573022SAndrew Gabbasov err = TIMEOUT; 4318a573022SAndrew Gabbasov goto out; 4328a573022SAndrew Gabbasov } 43363fb5a7eSFrans Meulenbroeks 4348a573022SAndrew Gabbasov if (irqstat & DATA_ERR) { 4358a573022SAndrew Gabbasov err = COMM_ERR; 4368a573022SAndrew Gabbasov goto out; 4378a573022SAndrew Gabbasov } 4389b74dc56SAndrew Gabbasov } while ((irqstat & DATA_COMPLETE) != DATA_COMPLETE); 43971689776SYe.Li 44054899fc8SEric Nelson if (data->flags & MMC_DATA_READ) 44154899fc8SEric Nelson check_and_invalidate_dcache_range(cmd, data); 44271689776SYe.Li #endif 44350586ef2SAndy Fleming } 44450586ef2SAndy Fleming 4458a573022SAndrew Gabbasov out: 4468a573022SAndrew Gabbasov /* Reset CMD and DATA portions on error */ 4478a573022SAndrew Gabbasov if (err) { 4488a573022SAndrew Gabbasov esdhc_write32(®s->sysctl, esdhc_read32(®s->sysctl) | 4498a573022SAndrew Gabbasov SYSCTL_RSTC); 4508a573022SAndrew Gabbasov while (esdhc_read32(®s->sysctl) & SYSCTL_RSTC) 4518a573022SAndrew Gabbasov ; 4528a573022SAndrew Gabbasov 4538a573022SAndrew Gabbasov if (data) { 4548a573022SAndrew Gabbasov esdhc_write32(®s->sysctl, 4558a573022SAndrew Gabbasov esdhc_read32(®s->sysctl) | 4568a573022SAndrew Gabbasov SYSCTL_RSTD); 4578a573022SAndrew Gabbasov while ((esdhc_read32(®s->sysctl) & SYSCTL_RSTD)) 4588a573022SAndrew Gabbasov ; 4598a573022SAndrew Gabbasov } 460f022d36eSOtavio Salvador 461f022d36eSOtavio Salvador /* If this was CMD11, then notify that power cycle is needed */ 462f022d36eSOtavio Salvador if (cmd->cmdidx == SD_CMD_SWITCH_UHS18V) 463f022d36eSOtavio Salvador printf("CMD11 to switch to 1.8V mode failed, card requires power cycle.\n"); 4648a573022SAndrew Gabbasov } 4658a573022SAndrew Gabbasov 466c67bee14SStefano Babic esdhc_write32(®s->irqstat, -1); 46750586ef2SAndy Fleming 4688a573022SAndrew Gabbasov return err; 46950586ef2SAndy Fleming } 47050586ef2SAndy Fleming 471eafa90a1SKim Phillips static void set_sysctl(struct mmc *mmc, uint clock) 47250586ef2SAndy Fleming { 47350586ef2SAndy Fleming int div, pre_div; 47493bfd616SPantelis Antoniou struct fsl_esdhc_cfg *cfg = mmc->priv; 475c67bee14SStefano Babic volatile struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base; 476a2ac1b3aSBenoît Thébaudeau int sdhc_clk = cfg->sdhc_clk; 47750586ef2SAndy Fleming uint clk; 47850586ef2SAndy Fleming 47993bfd616SPantelis Antoniou if (clock < mmc->cfg->f_min) 48093bfd616SPantelis Antoniou clock = mmc->cfg->f_min; 481c67bee14SStefano Babic 48250586ef2SAndy Fleming if (sdhc_clk / 16 > clock) { 48350586ef2SAndy Fleming for (pre_div = 2; pre_div < 256; pre_div *= 2) 48450586ef2SAndy Fleming if ((sdhc_clk / pre_div) <= (clock * 16)) 48550586ef2SAndy Fleming break; 48650586ef2SAndy Fleming } else 48750586ef2SAndy Fleming pre_div = 2; 48850586ef2SAndy Fleming 48950586ef2SAndy Fleming for (div = 1; div <= 16; div++) 49050586ef2SAndy Fleming if ((sdhc_clk / (div * pre_div)) <= clock) 49150586ef2SAndy Fleming break; 49250586ef2SAndy Fleming 4930e1bf614SVolodymyr Riazantsev pre_div >>= mmc->ddr_mode ? 2 : 1; 49450586ef2SAndy Fleming div -= 1; 49550586ef2SAndy Fleming 49650586ef2SAndy Fleming clk = (pre_div << 8) | (div << 4); 49750586ef2SAndy Fleming 498c67bee14SStefano Babic esdhc_clrbits32(®s->sysctl, SYSCTL_CKEN); 499c67bee14SStefano Babic 500c67bee14SStefano Babic esdhc_clrsetbits32(®s->sysctl, SYSCTL_CLOCK_MASK, clk); 50150586ef2SAndy Fleming 50250586ef2SAndy Fleming udelay(10000); 50350586ef2SAndy Fleming 504cc4d1226SKumar Gala clk = SYSCTL_PEREN | SYSCTL_CKEN; 505c67bee14SStefano Babic 506c67bee14SStefano Babic esdhc_setbits32(®s->sysctl, clk); 50750586ef2SAndy Fleming } 50850586ef2SAndy Fleming 509*2d9ca2c7SYangbo Lu #ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK 510*2d9ca2c7SYangbo Lu static void esdhc_clock_control(struct mmc *mmc, bool enable) 511*2d9ca2c7SYangbo Lu { 512*2d9ca2c7SYangbo Lu struct fsl_esdhc_cfg *cfg = mmc->priv; 513*2d9ca2c7SYangbo Lu struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base; 514*2d9ca2c7SYangbo Lu u32 value; 515*2d9ca2c7SYangbo Lu u32 time_out; 516*2d9ca2c7SYangbo Lu 517*2d9ca2c7SYangbo Lu value = esdhc_read32(®s->sysctl); 518*2d9ca2c7SYangbo Lu 519*2d9ca2c7SYangbo Lu if (enable) 520*2d9ca2c7SYangbo Lu value |= SYSCTL_CKEN; 521*2d9ca2c7SYangbo Lu else 522*2d9ca2c7SYangbo Lu value &= ~SYSCTL_CKEN; 523*2d9ca2c7SYangbo Lu 524*2d9ca2c7SYangbo Lu esdhc_write32(®s->sysctl, value); 525*2d9ca2c7SYangbo Lu 526*2d9ca2c7SYangbo Lu time_out = 20; 527*2d9ca2c7SYangbo Lu value = PRSSTAT_SDSTB; 528*2d9ca2c7SYangbo Lu while (!(esdhc_read32(®s->prsstat) & value)) { 529*2d9ca2c7SYangbo Lu if (time_out == 0) { 530*2d9ca2c7SYangbo Lu printf("fsl_esdhc: Internal clock never stabilised.\n"); 531*2d9ca2c7SYangbo Lu break; 532*2d9ca2c7SYangbo Lu } 533*2d9ca2c7SYangbo Lu time_out--; 534*2d9ca2c7SYangbo Lu mdelay(1); 535*2d9ca2c7SYangbo Lu } 536*2d9ca2c7SYangbo Lu } 537*2d9ca2c7SYangbo Lu #endif 538*2d9ca2c7SYangbo Lu 53950586ef2SAndy Fleming static void esdhc_set_ios(struct mmc *mmc) 54050586ef2SAndy Fleming { 54193bfd616SPantelis Antoniou struct fsl_esdhc_cfg *cfg = mmc->priv; 542c67bee14SStefano Babic struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base; 54350586ef2SAndy Fleming 544*2d9ca2c7SYangbo Lu #ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK 545*2d9ca2c7SYangbo Lu /* Select to use peripheral clock */ 546*2d9ca2c7SYangbo Lu esdhc_clock_control(mmc, false); 547*2d9ca2c7SYangbo Lu esdhc_setbits32(®s->scr, ESDHCCTL_PCS); 548*2d9ca2c7SYangbo Lu esdhc_clock_control(mmc, true); 549*2d9ca2c7SYangbo Lu #endif 55050586ef2SAndy Fleming /* Set the clock speed */ 55150586ef2SAndy Fleming set_sysctl(mmc, mmc->clock); 55250586ef2SAndy Fleming 55350586ef2SAndy Fleming /* Set the bus width */ 554c67bee14SStefano Babic esdhc_clrbits32(®s->proctl, PROCTL_DTW_4 | PROCTL_DTW_8); 55550586ef2SAndy Fleming 55650586ef2SAndy Fleming if (mmc->bus_width == 4) 557c67bee14SStefano Babic esdhc_setbits32(®s->proctl, PROCTL_DTW_4); 55850586ef2SAndy Fleming else if (mmc->bus_width == 8) 559c67bee14SStefano Babic esdhc_setbits32(®s->proctl, PROCTL_DTW_8); 560c67bee14SStefano Babic 56150586ef2SAndy Fleming } 56250586ef2SAndy Fleming 56350586ef2SAndy Fleming static int esdhc_init(struct mmc *mmc) 56450586ef2SAndy Fleming { 56593bfd616SPantelis Antoniou struct fsl_esdhc_cfg *cfg = mmc->priv; 566c67bee14SStefano Babic struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base; 56750586ef2SAndy Fleming int timeout = 1000; 56850586ef2SAndy Fleming 569c67bee14SStefano Babic /* Reset the entire host controller */ 570a61da72bSDirk Behme esdhc_setbits32(®s->sysctl, SYSCTL_RSTA); 571c67bee14SStefano Babic 572c67bee14SStefano Babic /* Wait until the controller is available */ 573c67bee14SStefano Babic while ((esdhc_read32(®s->sysctl) & SYSCTL_RSTA) && --timeout) 574c67bee14SStefano Babic udelay(1000); 575c67bee14SStefano Babic 57616e43f35SBenoît Thébaudeau #ifndef ARCH_MXC 5772c1764efSP.V.Suresh /* Enable cache snooping */ 5782c1764efSP.V.Suresh esdhc_write32(®s->scr, 0x00000040); 57916e43f35SBenoît Thébaudeau #endif 5802c1764efSP.V.Suresh 581a61da72bSDirk Behme esdhc_setbits32(®s->sysctl, SYSCTL_HCKEN | SYSCTL_IPGEN); 58250586ef2SAndy Fleming 58350586ef2SAndy Fleming /* Set the initial clock speed */ 5844a6ee172SJerry Huang mmc_set_clock(mmc, 400000); 58550586ef2SAndy Fleming 58650586ef2SAndy Fleming /* Disable the BRR and BWR bits in IRQSTAT */ 587c67bee14SStefano Babic esdhc_clrbits32(®s->irqstaten, IRQSTATEN_BRR | IRQSTATEN_BWR); 58850586ef2SAndy Fleming 58950586ef2SAndy Fleming /* Put the PROCTL reg back to the default */ 590c67bee14SStefano Babic esdhc_write32(®s->proctl, PROCTL_INIT); 59150586ef2SAndy Fleming 592c67bee14SStefano Babic /* Set timout to the maximum value */ 593c67bee14SStefano Babic esdhc_clrsetbits32(®s->sysctl, SYSCTL_TIMEOUT_MASK, 14 << 16); 594c67bee14SStefano Babic 595ee0c5389SOtavio Salvador #ifdef CONFIG_SYS_FSL_ESDHC_FORCE_VSELECT 596ee0c5389SOtavio Salvador esdhc_setbits32(®s->vendorspec, ESDHC_VENDORSPEC_VSELECT); 597ee0c5389SOtavio Salvador #endif 598ee0c5389SOtavio Salvador 599d48d2e21SThierry Reding return 0; 60050586ef2SAndy Fleming } 60150586ef2SAndy Fleming 602d48d2e21SThierry Reding static int esdhc_getcd(struct mmc *mmc) 603d48d2e21SThierry Reding { 60493bfd616SPantelis Antoniou struct fsl_esdhc_cfg *cfg = mmc->priv; 605d48d2e21SThierry Reding struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base; 606d48d2e21SThierry Reding int timeout = 1000; 607d48d2e21SThierry Reding 608f7e27cc5SHaijun.Zhang #ifdef CONFIG_ESDHC_DETECT_QUIRK 609f7e27cc5SHaijun.Zhang if (CONFIG_ESDHC_DETECT_QUIRK) 610f7e27cc5SHaijun.Zhang return 1; 611f7e27cc5SHaijun.Zhang #endif 612d48d2e21SThierry Reding while (!(esdhc_read32(®s->prsstat) & PRSSTAT_CINS) && --timeout) 613d48d2e21SThierry Reding udelay(1000); 614d48d2e21SThierry Reding 615d48d2e21SThierry Reding return timeout > 0; 616c67bee14SStefano Babic } 617c67bee14SStefano Babic 61848bb3bb5SJerry Huang static void esdhc_reset(struct fsl_esdhc *regs) 61948bb3bb5SJerry Huang { 62048bb3bb5SJerry Huang unsigned long timeout = 100; /* wait max 100 ms */ 62148bb3bb5SJerry Huang 62248bb3bb5SJerry Huang /* reset the controller */ 623a61da72bSDirk Behme esdhc_setbits32(®s->sysctl, SYSCTL_RSTA); 62448bb3bb5SJerry Huang 62548bb3bb5SJerry Huang /* hardware clears the bit when it is done */ 62648bb3bb5SJerry Huang while ((esdhc_read32(®s->sysctl) & SYSCTL_RSTA) && --timeout) 62748bb3bb5SJerry Huang udelay(1000); 62848bb3bb5SJerry Huang if (!timeout) 62948bb3bb5SJerry Huang printf("MMC/SD: Reset never completed.\n"); 63048bb3bb5SJerry Huang } 63148bb3bb5SJerry Huang 632ab769f22SPantelis Antoniou static const struct mmc_ops esdhc_ops = { 633ab769f22SPantelis Antoniou .send_cmd = esdhc_send_cmd, 634ab769f22SPantelis Antoniou .set_ios = esdhc_set_ios, 635ab769f22SPantelis Antoniou .init = esdhc_init, 636ab769f22SPantelis Antoniou .getcd = esdhc_getcd, 637ab769f22SPantelis Antoniou }; 638ab769f22SPantelis Antoniou 639c67bee14SStefano Babic int fsl_esdhc_initialize(bd_t *bis, struct fsl_esdhc_cfg *cfg) 64050586ef2SAndy Fleming { 641c67bee14SStefano Babic struct fsl_esdhc *regs; 64250586ef2SAndy Fleming struct mmc *mmc; 643030955c2SLi Yang u32 caps, voltage_caps; 64450586ef2SAndy Fleming 645c67bee14SStefano Babic if (!cfg) 646c67bee14SStefano Babic return -1; 647c67bee14SStefano Babic 648c67bee14SStefano Babic regs = (struct fsl_esdhc *)cfg->esdhc_base; 649c67bee14SStefano Babic 65048bb3bb5SJerry Huang /* First reset the eSDHC controller */ 65148bb3bb5SJerry Huang esdhc_reset(regs); 65248bb3bb5SJerry Huang 653975324a7SJerry Huang esdhc_setbits32(®s->sysctl, SYSCTL_PEREN | SYSCTL_HCKEN 654975324a7SJerry Huang | SYSCTL_IPGEN | SYSCTL_CKEN); 655975324a7SJerry Huang 656a3d6e386SYe.Li writel(SDHCI_IRQ_EN_BITS, ®s->irqstaten); 65793bfd616SPantelis Antoniou memset(&cfg->cfg, 0, sizeof(cfg->cfg)); 65893bfd616SPantelis Antoniou 659030955c2SLi Yang voltage_caps = 0; 66019060bd8SWang Huan caps = esdhc_read32(®s->hostcapblt); 6613b4456ecSRoy Zang 6623b4456ecSRoy Zang #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC135 6633b4456ecSRoy Zang caps = caps & ~(ESDHC_HOSTCAPBLT_SRS | 6643b4456ecSRoy Zang ESDHC_HOSTCAPBLT_VS18 | ESDHC_HOSTCAPBLT_VS30); 6653b4456ecSRoy Zang #endif 666ef38f3ffSHaijun.Zhang 667ef38f3ffSHaijun.Zhang /* T4240 host controller capabilities register should have VS33 bit */ 668ef38f3ffSHaijun.Zhang #ifdef CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33 669ef38f3ffSHaijun.Zhang caps = caps | ESDHC_HOSTCAPBLT_VS33; 670ef38f3ffSHaijun.Zhang #endif 671ef38f3ffSHaijun.Zhang 67250586ef2SAndy Fleming if (caps & ESDHC_HOSTCAPBLT_VS18) 673030955c2SLi Yang voltage_caps |= MMC_VDD_165_195; 67450586ef2SAndy Fleming if (caps & ESDHC_HOSTCAPBLT_VS30) 675030955c2SLi Yang voltage_caps |= MMC_VDD_29_30 | MMC_VDD_30_31; 67650586ef2SAndy Fleming if (caps & ESDHC_HOSTCAPBLT_VS33) 677030955c2SLi Yang voltage_caps |= MMC_VDD_32_33 | MMC_VDD_33_34; 678030955c2SLi Yang 67993bfd616SPantelis Antoniou cfg->cfg.name = "FSL_SDHC"; 68093bfd616SPantelis Antoniou cfg->cfg.ops = &esdhc_ops; 681030955c2SLi Yang #ifdef CONFIG_SYS_SD_VOLTAGE 68293bfd616SPantelis Antoniou cfg->cfg.voltages = CONFIG_SYS_SD_VOLTAGE; 683030955c2SLi Yang #else 68493bfd616SPantelis Antoniou cfg->cfg.voltages = MMC_VDD_32_33 | MMC_VDD_33_34; 685030955c2SLi Yang #endif 68693bfd616SPantelis Antoniou if ((cfg->cfg.voltages & voltage_caps) == 0) { 687030955c2SLi Yang printf("voltage not supported by controller\n"); 688030955c2SLi Yang return -1; 689030955c2SLi Yang } 69050586ef2SAndy Fleming 69193bfd616SPantelis Antoniou cfg->cfg.host_caps = MMC_MODE_4BIT | MMC_MODE_8BIT | MMC_MODE_HC; 6920e1bf614SVolodymyr Riazantsev #ifdef CONFIG_SYS_FSL_ESDHC_HAS_DDR_MODE 6930e1bf614SVolodymyr Riazantsev cfg->cfg.host_caps |= MMC_MODE_DDR_52MHz; 6940e1bf614SVolodymyr Riazantsev #endif 69550586ef2SAndy Fleming 696aad4659aSAbbas Raza if (cfg->max_bus_width > 0) { 697aad4659aSAbbas Raza if (cfg->max_bus_width < 8) 69893bfd616SPantelis Antoniou cfg->cfg.host_caps &= ~MMC_MODE_8BIT; 699aad4659aSAbbas Raza if (cfg->max_bus_width < 4) 70093bfd616SPantelis Antoniou cfg->cfg.host_caps &= ~MMC_MODE_4BIT; 701aad4659aSAbbas Raza } 702aad4659aSAbbas Raza 70350586ef2SAndy Fleming if (caps & ESDHC_HOSTCAPBLT_HSS) 70493bfd616SPantelis Antoniou cfg->cfg.host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS; 70550586ef2SAndy Fleming 706d47e3d27SHaijun.Zhang #ifdef CONFIG_ESDHC_DETECT_8_BIT_QUIRK 707d47e3d27SHaijun.Zhang if (CONFIG_ESDHC_DETECT_8_BIT_QUIRK) 70893bfd616SPantelis Antoniou cfg->cfg.host_caps &= ~MMC_MODE_8BIT; 709d47e3d27SHaijun.Zhang #endif 710d47e3d27SHaijun.Zhang 71193bfd616SPantelis Antoniou cfg->cfg.f_min = 400000; 71221008ad6STom Rini cfg->cfg.f_max = min(cfg->sdhc_clk, (u32)52000000); 71350586ef2SAndy Fleming 71493bfd616SPantelis Antoniou cfg->cfg.b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT; 71593bfd616SPantelis Antoniou 71693bfd616SPantelis Antoniou mmc = mmc_create(&cfg->cfg, cfg); 71793bfd616SPantelis Antoniou if (mmc == NULL) 71893bfd616SPantelis Antoniou return -1; 71950586ef2SAndy Fleming 72050586ef2SAndy Fleming return 0; 72150586ef2SAndy Fleming } 72250586ef2SAndy Fleming 72350586ef2SAndy Fleming int fsl_esdhc_mmc_init(bd_t *bis) 72450586ef2SAndy Fleming { 725c67bee14SStefano Babic struct fsl_esdhc_cfg *cfg; 726c67bee14SStefano Babic 72788227a1dSFabio Estevam cfg = calloc(sizeof(struct fsl_esdhc_cfg), 1); 728c67bee14SStefano Babic cfg->esdhc_base = CONFIG_SYS_FSL_ESDHC_ADDR; 729e9adeca3SSimon Glass cfg->sdhc_clk = gd->arch.sdhc_clk; 730c67bee14SStefano Babic return fsl_esdhc_initialize(bis, cfg); 73150586ef2SAndy Fleming } 732b33433a6SAnton Vorontsov 7335a8dbdc6SYangbo Lu #ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT 7345a8dbdc6SYangbo Lu void mmc_adapter_card_type_ident(void) 7355a8dbdc6SYangbo Lu { 7365a8dbdc6SYangbo Lu u8 card_id; 7375a8dbdc6SYangbo Lu u8 value; 7385a8dbdc6SYangbo Lu 7395a8dbdc6SYangbo Lu card_id = QIXIS_READ(present) & QIXIS_SDID_MASK; 7405a8dbdc6SYangbo Lu gd->arch.sdhc_adapter = card_id; 7415a8dbdc6SYangbo Lu 7425a8dbdc6SYangbo Lu switch (card_id) { 7435a8dbdc6SYangbo Lu case QIXIS_ESDHC_ADAPTER_TYPE_EMMC45: 7445a8dbdc6SYangbo Lu break; 7455a8dbdc6SYangbo Lu case QIXIS_ESDHC_ADAPTER_TYPE_SDMMC_LEGACY: 7465a8dbdc6SYangbo Lu break; 7475a8dbdc6SYangbo Lu case QIXIS_ESDHC_ADAPTER_TYPE_EMMC44: 7485a8dbdc6SYangbo Lu value = QIXIS_READ(brdcfg[5]); 7495a8dbdc6SYangbo Lu value |= (QIXIS_SDCLKIN | QIXIS_SDCLKOUT); 7505a8dbdc6SYangbo Lu QIXIS_WRITE(brdcfg[5], value); 7515a8dbdc6SYangbo Lu break; 7525a8dbdc6SYangbo Lu case QIXIS_ESDHC_ADAPTER_TYPE_RSV: 7535a8dbdc6SYangbo Lu break; 7545a8dbdc6SYangbo Lu case QIXIS_ESDHC_ADAPTER_TYPE_MMC: 7555a8dbdc6SYangbo Lu break; 7565a8dbdc6SYangbo Lu case QIXIS_ESDHC_ADAPTER_TYPE_SD: 7575a8dbdc6SYangbo Lu break; 7585a8dbdc6SYangbo Lu case QIXIS_ESDHC_NO_ADAPTER: 7595a8dbdc6SYangbo Lu break; 7605a8dbdc6SYangbo Lu default: 7615a8dbdc6SYangbo Lu break; 7625a8dbdc6SYangbo Lu } 7635a8dbdc6SYangbo Lu } 7645a8dbdc6SYangbo Lu #endif 7655a8dbdc6SYangbo Lu 766c67bee14SStefano Babic #ifdef CONFIG_OF_LIBFDT 767b33433a6SAnton Vorontsov void fdt_fixup_esdhc(void *blob, bd_t *bd) 768b33433a6SAnton Vorontsov { 769b33433a6SAnton Vorontsov const char *compat = "fsl,esdhc"; 770b33433a6SAnton Vorontsov 771a6da8b81SChenhui Zhao #ifdef CONFIG_FSL_ESDHC_PIN_MUX 772b33433a6SAnton Vorontsov if (!hwconfig("esdhc")) { 773a6da8b81SChenhui Zhao do_fixup_by_compat(blob, compat, "status", "disabled", 774a6da8b81SChenhui Zhao 8 + 1, 1); 775a6da8b81SChenhui Zhao return; 776b33433a6SAnton Vorontsov } 777a6da8b81SChenhui Zhao #endif 778b33433a6SAnton Vorontsov 779*2d9ca2c7SYangbo Lu #ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK 780*2d9ca2c7SYangbo Lu do_fixup_by_compat_u32(blob, compat, "peripheral-frequency", 781*2d9ca2c7SYangbo Lu gd->arch.sdhc_clk, 1); 782*2d9ca2c7SYangbo Lu #else 783b33433a6SAnton Vorontsov do_fixup_by_compat_u32(blob, compat, "clock-frequency", 784e9adeca3SSimon Glass gd->arch.sdhc_clk, 1); 785*2d9ca2c7SYangbo Lu #endif 7865a8dbdc6SYangbo Lu #ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT 7875a8dbdc6SYangbo Lu do_fixup_by_compat_u32(blob, compat, "adapter-type", 7885a8dbdc6SYangbo Lu (u32)(gd->arch.sdhc_adapter), 1); 7895a8dbdc6SYangbo Lu #endif 790a6da8b81SChenhui Zhao do_fixup_by_compat(blob, compat, "status", "okay", 791a6da8b81SChenhui Zhao 4 + 1, 1); 792b33433a6SAnton Vorontsov } 793c67bee14SStefano Babic #endif 794