150586ef2SAndy Fleming /* 2d621da00SJerry Huang * Copyright 2007, 2010-2011 Freescale Semiconductor, Inc 350586ef2SAndy Fleming * Andy Fleming 450586ef2SAndy Fleming * 550586ef2SAndy Fleming * Based vaguely on the pxa mmc code: 650586ef2SAndy Fleming * (C) Copyright 2003 750586ef2SAndy Fleming * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net 850586ef2SAndy Fleming * 950586ef2SAndy Fleming * See file CREDITS for list of people who contributed to this 1050586ef2SAndy Fleming * project. 1150586ef2SAndy Fleming * 1250586ef2SAndy Fleming * This program is free software; you can redistribute it and/or 1350586ef2SAndy Fleming * modify it under the terms of the GNU General Public License as 1450586ef2SAndy Fleming * published by the Free Software Foundation; either version 2 of 1550586ef2SAndy Fleming * the License, or (at your option) any later version. 1650586ef2SAndy Fleming * 1750586ef2SAndy Fleming * This program is distributed in the hope that it will be useful, 1850586ef2SAndy Fleming * but WITHOUT ANY WARRANTY; without even the implied warranty of 1950586ef2SAndy Fleming * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 2050586ef2SAndy Fleming * GNU General Public License for more details. 2150586ef2SAndy Fleming * 2250586ef2SAndy Fleming * You should have received a copy of the GNU General Public License 2350586ef2SAndy Fleming * along with this program; if not, write to the Free Software 2450586ef2SAndy Fleming * Foundation, Inc., 59 Temple Place, Suite 330, Boston, 2550586ef2SAndy Fleming * MA 02111-1307 USA 2650586ef2SAndy Fleming */ 2750586ef2SAndy Fleming 2850586ef2SAndy Fleming #include <config.h> 2950586ef2SAndy Fleming #include <common.h> 3050586ef2SAndy Fleming #include <command.h> 31b33433a6SAnton Vorontsov #include <hwconfig.h> 3250586ef2SAndy Fleming #include <mmc.h> 3350586ef2SAndy Fleming #include <part.h> 3450586ef2SAndy Fleming #include <malloc.h> 3550586ef2SAndy Fleming #include <mmc.h> 3650586ef2SAndy Fleming #include <fsl_esdhc.h> 37b33433a6SAnton Vorontsov #include <fdt_support.h> 3850586ef2SAndy Fleming #include <asm/io.h> 3950586ef2SAndy Fleming 4050586ef2SAndy Fleming DECLARE_GLOBAL_DATA_PTR; 4150586ef2SAndy Fleming 4250586ef2SAndy Fleming struct fsl_esdhc { 4350586ef2SAndy Fleming uint dsaddr; 4450586ef2SAndy Fleming uint blkattr; 4550586ef2SAndy Fleming uint cmdarg; 4650586ef2SAndy Fleming uint xfertyp; 4750586ef2SAndy Fleming uint cmdrsp0; 4850586ef2SAndy Fleming uint cmdrsp1; 4950586ef2SAndy Fleming uint cmdrsp2; 5050586ef2SAndy Fleming uint cmdrsp3; 5150586ef2SAndy Fleming uint datport; 5250586ef2SAndy Fleming uint prsstat; 5350586ef2SAndy Fleming uint proctl; 5450586ef2SAndy Fleming uint sysctl; 5550586ef2SAndy Fleming uint irqstat; 5650586ef2SAndy Fleming uint irqstaten; 5750586ef2SAndy Fleming uint irqsigen; 5850586ef2SAndy Fleming uint autoc12err; 5950586ef2SAndy Fleming uint hostcapblt; 6050586ef2SAndy Fleming uint wml; 6150586ef2SAndy Fleming char reserved1[8]; 6250586ef2SAndy Fleming uint fevt; 6350586ef2SAndy Fleming char reserved2[168]; 6450586ef2SAndy Fleming uint hostver; 6550586ef2SAndy Fleming char reserved3[780]; 6650586ef2SAndy Fleming uint scr; 6750586ef2SAndy Fleming }; 6850586ef2SAndy Fleming 6950586ef2SAndy Fleming /* Return the XFERTYP flags for a given command and data packet */ 7050586ef2SAndy Fleming uint esdhc_xfertyp(struct mmc_cmd *cmd, struct mmc_data *data) 7150586ef2SAndy Fleming { 7250586ef2SAndy Fleming uint xfertyp = 0; 7350586ef2SAndy Fleming 7450586ef2SAndy Fleming if (data) { 7577c1458dSDipen Dudhat xfertyp |= XFERTYP_DPSEL; 7677c1458dSDipen Dudhat #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO 7777c1458dSDipen Dudhat xfertyp |= XFERTYP_DMAEN; 7877c1458dSDipen Dudhat #endif 7950586ef2SAndy Fleming if (data->blocks > 1) { 8050586ef2SAndy Fleming xfertyp |= XFERTYP_MSBSEL; 8150586ef2SAndy Fleming xfertyp |= XFERTYP_BCEN; 82d621da00SJerry Huang #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111 83d621da00SJerry Huang xfertyp |= XFERTYP_AC12EN; 84d621da00SJerry Huang #endif 8550586ef2SAndy Fleming } 8650586ef2SAndy Fleming 8750586ef2SAndy Fleming if (data->flags & MMC_DATA_READ) 8850586ef2SAndy Fleming xfertyp |= XFERTYP_DTDSEL; 8950586ef2SAndy Fleming } 9050586ef2SAndy Fleming 9150586ef2SAndy Fleming if (cmd->resp_type & MMC_RSP_CRC) 9250586ef2SAndy Fleming xfertyp |= XFERTYP_CCCEN; 9350586ef2SAndy Fleming if (cmd->resp_type & MMC_RSP_OPCODE) 9450586ef2SAndy Fleming xfertyp |= XFERTYP_CICEN; 9550586ef2SAndy Fleming if (cmd->resp_type & MMC_RSP_136) 9650586ef2SAndy Fleming xfertyp |= XFERTYP_RSPTYP_136; 9750586ef2SAndy Fleming else if (cmd->resp_type & MMC_RSP_BUSY) 9850586ef2SAndy Fleming xfertyp |= XFERTYP_RSPTYP_48_BUSY; 9950586ef2SAndy Fleming else if (cmd->resp_type & MMC_RSP_PRESENT) 10050586ef2SAndy Fleming xfertyp |= XFERTYP_RSPTYP_48; 10150586ef2SAndy Fleming 1024571de33SJason Liu #ifdef CONFIG_MX53 1034571de33SJason Liu if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION) 1044571de33SJason Liu xfertyp |= XFERTYP_CMDTYP_ABORT; 1054571de33SJason Liu #endif 10650586ef2SAndy Fleming return XFERTYP_CMD(cmd->cmdidx) | xfertyp; 10750586ef2SAndy Fleming } 10850586ef2SAndy Fleming 10977c1458dSDipen Dudhat #ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO 11077c1458dSDipen Dudhat /* 11177c1458dSDipen Dudhat * PIO Read/Write Mode reduce the performace as DMA is not used in this mode. 11277c1458dSDipen Dudhat */ 1137b43db92SWolfgang Denk static void 11477c1458dSDipen Dudhat esdhc_pio_read_write(struct mmc *mmc, struct mmc_data *data) 11577c1458dSDipen Dudhat { 11677c1458dSDipen Dudhat struct fsl_esdhc *regs = mmc->priv; 11777c1458dSDipen Dudhat uint blocks; 11877c1458dSDipen Dudhat char *buffer; 11977c1458dSDipen Dudhat uint databuf; 12077c1458dSDipen Dudhat uint size; 12177c1458dSDipen Dudhat uint irqstat; 12277c1458dSDipen Dudhat uint timeout; 12377c1458dSDipen Dudhat 12477c1458dSDipen Dudhat if (data->flags & MMC_DATA_READ) { 12577c1458dSDipen Dudhat blocks = data->blocks; 12677c1458dSDipen Dudhat buffer = data->dest; 12777c1458dSDipen Dudhat while (blocks) { 12877c1458dSDipen Dudhat timeout = PIO_TIMEOUT; 12977c1458dSDipen Dudhat size = data->blocksize; 13077c1458dSDipen Dudhat irqstat = esdhc_read32(®s->irqstat); 13177c1458dSDipen Dudhat while (!(esdhc_read32(®s->prsstat) & PRSSTAT_BREN) 13277c1458dSDipen Dudhat && --timeout); 13377c1458dSDipen Dudhat if (timeout <= 0) { 13477c1458dSDipen Dudhat printf("\nData Read Failed in PIO Mode."); 1357b43db92SWolfgang Denk return; 13677c1458dSDipen Dudhat } 13777c1458dSDipen Dudhat while (size && (!(irqstat & IRQSTAT_TC))) { 13877c1458dSDipen Dudhat udelay(100); /* Wait before last byte transfer complete */ 13977c1458dSDipen Dudhat irqstat = esdhc_read32(®s->irqstat); 14077c1458dSDipen Dudhat databuf = in_le32(®s->datport); 14177c1458dSDipen Dudhat *((uint *)buffer) = databuf; 14277c1458dSDipen Dudhat buffer += 4; 14377c1458dSDipen Dudhat size -= 4; 14477c1458dSDipen Dudhat } 14577c1458dSDipen Dudhat blocks--; 14677c1458dSDipen Dudhat } 14777c1458dSDipen Dudhat } else { 14877c1458dSDipen Dudhat blocks = data->blocks; 1497b43db92SWolfgang Denk buffer = (char *)data->src; 15077c1458dSDipen Dudhat while (blocks) { 15177c1458dSDipen Dudhat timeout = PIO_TIMEOUT; 15277c1458dSDipen Dudhat size = data->blocksize; 15377c1458dSDipen Dudhat irqstat = esdhc_read32(®s->irqstat); 15477c1458dSDipen Dudhat while (!(esdhc_read32(®s->prsstat) & PRSSTAT_BWEN) 15577c1458dSDipen Dudhat && --timeout); 15677c1458dSDipen Dudhat if (timeout <= 0) { 15777c1458dSDipen Dudhat printf("\nData Write Failed in PIO Mode."); 1587b43db92SWolfgang Denk return; 15977c1458dSDipen Dudhat } 16077c1458dSDipen Dudhat while (size && (!(irqstat & IRQSTAT_TC))) { 16177c1458dSDipen Dudhat udelay(100); /* Wait before last byte transfer complete */ 16277c1458dSDipen Dudhat databuf = *((uint *)buffer); 16377c1458dSDipen Dudhat buffer += 4; 16477c1458dSDipen Dudhat size -= 4; 16577c1458dSDipen Dudhat irqstat = esdhc_read32(®s->irqstat); 16677c1458dSDipen Dudhat out_le32(®s->datport, databuf); 16777c1458dSDipen Dudhat } 16877c1458dSDipen Dudhat blocks--; 16977c1458dSDipen Dudhat } 17077c1458dSDipen Dudhat } 17177c1458dSDipen Dudhat } 17277c1458dSDipen Dudhat #endif 17377c1458dSDipen Dudhat 17450586ef2SAndy Fleming static int esdhc_setup_data(struct mmc *mmc, struct mmc_data *data) 17550586ef2SAndy Fleming { 17650586ef2SAndy Fleming int timeout; 177c67bee14SStefano Babic struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv; 178c67bee14SStefano Babic struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base; 1797b43db92SWolfgang Denk #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO 1807b43db92SWolfgang Denk uint wml_value; 18150586ef2SAndy Fleming 18250586ef2SAndy Fleming wml_value = data->blocksize/4; 18350586ef2SAndy Fleming 18450586ef2SAndy Fleming if (data->flags & MMC_DATA_READ) { 18532c8cfb2SPriyanka Jain if (wml_value > WML_RD_WML_MAX) 18632c8cfb2SPriyanka Jain wml_value = WML_RD_WML_MAX_VAL; 18750586ef2SAndy Fleming 188ab467c51SRoy Zang esdhc_clrsetbits32(®s->wml, WML_RD_WML_MASK, wml_value); 189c67bee14SStefano Babic esdhc_write32(®s->dsaddr, (u32)data->dest); 19050586ef2SAndy Fleming } else { 19132c8cfb2SPriyanka Jain if (wml_value > WML_WR_WML_MAX) 19232c8cfb2SPriyanka Jain wml_value = WML_WR_WML_MAX_VAL; 193c67bee14SStefano Babic if ((esdhc_read32(®s->prsstat) & PRSSTAT_WPSPL) == 0) { 19450586ef2SAndy Fleming printf("\nThe SD card is locked. Can not write to a locked card.\n\n"); 19550586ef2SAndy Fleming return TIMEOUT; 19650586ef2SAndy Fleming } 197ab467c51SRoy Zang 198ab467c51SRoy Zang esdhc_clrsetbits32(®s->wml, WML_WR_WML_MASK, 199ab467c51SRoy Zang wml_value << 16); 200c67bee14SStefano Babic esdhc_write32(®s->dsaddr, (u32)data->src); 20150586ef2SAndy Fleming } 2027b43db92SWolfgang Denk #else /* CONFIG_SYS_FSL_ESDHC_USE_PIO */ 2037b43db92SWolfgang Denk if (!(data->flags & MMC_DATA_READ)) { 2047b43db92SWolfgang Denk if ((esdhc_read32(®s->prsstat) & PRSSTAT_WPSPL) == 0) { 2057b43db92SWolfgang Denk printf("\nThe SD card is locked. " 2067b43db92SWolfgang Denk "Can not write to a locked card.\n\n"); 2077b43db92SWolfgang Denk return TIMEOUT; 2087b43db92SWolfgang Denk } 2097b43db92SWolfgang Denk esdhc_write32(®s->dsaddr, (u32)data->src); 2107b43db92SWolfgang Denk } else 2117b43db92SWolfgang Denk esdhc_write32(®s->dsaddr, (u32)data->dest); 2127b43db92SWolfgang Denk #endif /* CONFIG_SYS_FSL_ESDHC_USE_PIO */ 21350586ef2SAndy Fleming 214c67bee14SStefano Babic esdhc_write32(®s->blkattr, data->blocks << 16 | data->blocksize); 21550586ef2SAndy Fleming 21650586ef2SAndy Fleming /* Calculate the timeout period for data transactions */ 217b71ea336SPriyanka Jain /* 218b71ea336SPriyanka Jain * 1)Timeout period = (2^(timeout+13)) SD Clock cycles 219b71ea336SPriyanka Jain * 2)Timeout period should be minimum 0.250sec as per SD Card spec 220b71ea336SPriyanka Jain * So, Number of SD Clock cycles for 0.25sec should be minimum 221b71ea336SPriyanka Jain * (SD Clock/sec * 0.25 sec) SD Clock cycles 222b71ea336SPriyanka Jain * = (mmc->tran_speed * 1/4) SD Clock cycles 223b71ea336SPriyanka Jain * As 1) >= 2) 224b71ea336SPriyanka Jain * => (2^(timeout+13)) >= mmc->tran_speed * 1/4 225b71ea336SPriyanka Jain * Taking log2 both the sides 226b71ea336SPriyanka Jain * => timeout + 13 >= log2(mmc->tran_speed/4) 227b71ea336SPriyanka Jain * Rounding up to next power of 2 228b71ea336SPriyanka Jain * => timeout + 13 = log2(mmc->tran_speed/4) + 1 229b71ea336SPriyanka Jain * => timeout + 13 = fls(mmc->tran_speed/4) 230b71ea336SPriyanka Jain */ 231b71ea336SPriyanka Jain timeout = fls(mmc->tran_speed/4); 23250586ef2SAndy Fleming timeout -= 13; 23350586ef2SAndy Fleming 23450586ef2SAndy Fleming if (timeout > 14) 23550586ef2SAndy Fleming timeout = 14; 23650586ef2SAndy Fleming 23750586ef2SAndy Fleming if (timeout < 0) 23850586ef2SAndy Fleming timeout = 0; 23950586ef2SAndy Fleming 2405103a03aSKumar Gala #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC_A001 2415103a03aSKumar Gala if ((timeout == 4) || (timeout == 8) || (timeout == 12)) 2425103a03aSKumar Gala timeout++; 2435103a03aSKumar Gala #endif 2445103a03aSKumar Gala 245c67bee14SStefano Babic esdhc_clrsetbits32(®s->sysctl, SYSCTL_TIMEOUT_MASK, timeout << 16); 24650586ef2SAndy Fleming 24750586ef2SAndy Fleming return 0; 24850586ef2SAndy Fleming } 24950586ef2SAndy Fleming 25050586ef2SAndy Fleming 25150586ef2SAndy Fleming /* 25250586ef2SAndy Fleming * Sends a command out on the bus. Takes the mmc pointer, 25350586ef2SAndy Fleming * a command pointer, and an optional data pointer. 25450586ef2SAndy Fleming */ 25550586ef2SAndy Fleming static int 25650586ef2SAndy Fleming esdhc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, struct mmc_data *data) 25750586ef2SAndy Fleming { 25850586ef2SAndy Fleming uint xfertyp; 25950586ef2SAndy Fleming uint irqstat; 260c67bee14SStefano Babic struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv; 261c67bee14SStefano Babic volatile struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base; 26250586ef2SAndy Fleming 263d621da00SJerry Huang #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111 264d621da00SJerry Huang if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION) 265d621da00SJerry Huang return 0; 266d621da00SJerry Huang #endif 267d621da00SJerry Huang 268c67bee14SStefano Babic esdhc_write32(®s->irqstat, -1); 26950586ef2SAndy Fleming 27050586ef2SAndy Fleming sync(); 27150586ef2SAndy Fleming 27250586ef2SAndy Fleming /* Wait for the bus to be idle */ 273c67bee14SStefano Babic while ((esdhc_read32(®s->prsstat) & PRSSTAT_CICHB) || 274c67bee14SStefano Babic (esdhc_read32(®s->prsstat) & PRSSTAT_CIDHB)) 275c67bee14SStefano Babic ; 27650586ef2SAndy Fleming 277c67bee14SStefano Babic while (esdhc_read32(®s->prsstat) & PRSSTAT_DLA) 278c67bee14SStefano Babic ; 27950586ef2SAndy Fleming 28050586ef2SAndy Fleming /* Wait at least 8 SD clock cycles before the next command */ 28150586ef2SAndy Fleming /* 28250586ef2SAndy Fleming * Note: This is way more than 8 cycles, but 1ms seems to 28350586ef2SAndy Fleming * resolve timing issues with some cards 28450586ef2SAndy Fleming */ 28550586ef2SAndy Fleming udelay(1000); 28650586ef2SAndy Fleming 28750586ef2SAndy Fleming /* Set up for a data transfer if we have one */ 28850586ef2SAndy Fleming if (data) { 28950586ef2SAndy Fleming int err; 29050586ef2SAndy Fleming 29150586ef2SAndy Fleming err = esdhc_setup_data(mmc, data); 29250586ef2SAndy Fleming if(err) 29350586ef2SAndy Fleming return err; 29450586ef2SAndy Fleming } 29550586ef2SAndy Fleming 29650586ef2SAndy Fleming /* Figure out the transfer arguments */ 29750586ef2SAndy Fleming xfertyp = esdhc_xfertyp(cmd, data); 29850586ef2SAndy Fleming 29950586ef2SAndy Fleming /* Send the command */ 300c67bee14SStefano Babic esdhc_write32(®s->cmdarg, cmd->cmdarg); 301c67bee14SStefano Babic esdhc_write32(®s->xfertyp, xfertyp); 30250586ef2SAndy Fleming 30350586ef2SAndy Fleming /* Wait for the command to complete */ 304c67bee14SStefano Babic while (!(esdhc_read32(®s->irqstat) & IRQSTAT_CC)) 305c67bee14SStefano Babic ; 30650586ef2SAndy Fleming 307c67bee14SStefano Babic irqstat = esdhc_read32(®s->irqstat); 308c67bee14SStefano Babic esdhc_write32(®s->irqstat, irqstat); 30950586ef2SAndy Fleming 31050586ef2SAndy Fleming if (irqstat & CMD_ERR) 31150586ef2SAndy Fleming return COMM_ERR; 31250586ef2SAndy Fleming 31350586ef2SAndy Fleming if (irqstat & IRQSTAT_CTOE) 31450586ef2SAndy Fleming return TIMEOUT; 31550586ef2SAndy Fleming 31650586ef2SAndy Fleming /* Copy the response to the response buffer */ 31750586ef2SAndy Fleming if (cmd->resp_type & MMC_RSP_136) { 31850586ef2SAndy Fleming u32 cmdrsp3, cmdrsp2, cmdrsp1, cmdrsp0; 31950586ef2SAndy Fleming 320c67bee14SStefano Babic cmdrsp3 = esdhc_read32(®s->cmdrsp3); 321c67bee14SStefano Babic cmdrsp2 = esdhc_read32(®s->cmdrsp2); 322c67bee14SStefano Babic cmdrsp1 = esdhc_read32(®s->cmdrsp1); 323c67bee14SStefano Babic cmdrsp0 = esdhc_read32(®s->cmdrsp0); 324998be3ddSRabin Vincent cmd->response[0] = (cmdrsp3 << 8) | (cmdrsp2 >> 24); 325998be3ddSRabin Vincent cmd->response[1] = (cmdrsp2 << 8) | (cmdrsp1 >> 24); 326998be3ddSRabin Vincent cmd->response[2] = (cmdrsp1 << 8) | (cmdrsp0 >> 24); 327998be3ddSRabin Vincent cmd->response[3] = (cmdrsp0 << 8); 32850586ef2SAndy Fleming } else 329c67bee14SStefano Babic cmd->response[0] = esdhc_read32(®s->cmdrsp0); 33050586ef2SAndy Fleming 33150586ef2SAndy Fleming /* Wait until all of the blocks are transferred */ 33250586ef2SAndy Fleming if (data) { 33377c1458dSDipen Dudhat #ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO 33477c1458dSDipen Dudhat esdhc_pio_read_write(mmc, data); 33577c1458dSDipen Dudhat #else 33650586ef2SAndy Fleming do { 337c67bee14SStefano Babic irqstat = esdhc_read32(®s->irqstat); 33850586ef2SAndy Fleming 33950586ef2SAndy Fleming if (irqstat & IRQSTAT_DTOE) 34050586ef2SAndy Fleming return TIMEOUT; 34163fb5a7eSFrans Meulenbroeks 34263fb5a7eSFrans Meulenbroeks if (irqstat & DATA_ERR) 34363fb5a7eSFrans Meulenbroeks return COMM_ERR; 34450586ef2SAndy Fleming } while (!(irqstat & IRQSTAT_TC) && 345c67bee14SStefano Babic (esdhc_read32(®s->prsstat) & PRSSTAT_DLA)); 34677c1458dSDipen Dudhat #endif 34750586ef2SAndy Fleming } 34850586ef2SAndy Fleming 349c67bee14SStefano Babic esdhc_write32(®s->irqstat, -1); 35050586ef2SAndy Fleming 35150586ef2SAndy Fleming return 0; 35250586ef2SAndy Fleming } 35350586ef2SAndy Fleming 35450586ef2SAndy Fleming void set_sysctl(struct mmc *mmc, uint clock) 35550586ef2SAndy Fleming { 35650586ef2SAndy Fleming int sdhc_clk = gd->sdhc_clk; 35750586ef2SAndy Fleming int div, pre_div; 358c67bee14SStefano Babic struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv; 359c67bee14SStefano Babic volatile struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base; 36050586ef2SAndy Fleming uint clk; 36150586ef2SAndy Fleming 362c67bee14SStefano Babic if (clock < mmc->f_min) 363c67bee14SStefano Babic clock = mmc->f_min; 364c67bee14SStefano Babic 36550586ef2SAndy Fleming if (sdhc_clk / 16 > clock) { 36650586ef2SAndy Fleming for (pre_div = 2; pre_div < 256; pre_div *= 2) 36750586ef2SAndy Fleming if ((sdhc_clk / pre_div) <= (clock * 16)) 36850586ef2SAndy Fleming break; 36950586ef2SAndy Fleming } else 37050586ef2SAndy Fleming pre_div = 2; 37150586ef2SAndy Fleming 37250586ef2SAndy Fleming for (div = 1; div <= 16; div++) 37350586ef2SAndy Fleming if ((sdhc_clk / (div * pre_div)) <= clock) 37450586ef2SAndy Fleming break; 37550586ef2SAndy Fleming 37650586ef2SAndy Fleming pre_div >>= 1; 37750586ef2SAndy Fleming div -= 1; 37850586ef2SAndy Fleming 37950586ef2SAndy Fleming clk = (pre_div << 8) | (div << 4); 38050586ef2SAndy Fleming 381c67bee14SStefano Babic esdhc_clrbits32(®s->sysctl, SYSCTL_CKEN); 382c67bee14SStefano Babic 383c67bee14SStefano Babic esdhc_clrsetbits32(®s->sysctl, SYSCTL_CLOCK_MASK, clk); 38450586ef2SAndy Fleming 38550586ef2SAndy Fleming udelay(10000); 38650586ef2SAndy Fleming 387cc4d1226SKumar Gala clk = SYSCTL_PEREN | SYSCTL_CKEN; 388c67bee14SStefano Babic 389c67bee14SStefano Babic esdhc_setbits32(®s->sysctl, clk); 39050586ef2SAndy Fleming } 39150586ef2SAndy Fleming 39250586ef2SAndy Fleming static void esdhc_set_ios(struct mmc *mmc) 39350586ef2SAndy Fleming { 394c67bee14SStefano Babic struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv; 395c67bee14SStefano Babic struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base; 39650586ef2SAndy Fleming 39750586ef2SAndy Fleming /* Set the clock speed */ 39850586ef2SAndy Fleming set_sysctl(mmc, mmc->clock); 39950586ef2SAndy Fleming 40050586ef2SAndy Fleming /* Set the bus width */ 401c67bee14SStefano Babic esdhc_clrbits32(®s->proctl, PROCTL_DTW_4 | PROCTL_DTW_8); 40250586ef2SAndy Fleming 40350586ef2SAndy Fleming if (mmc->bus_width == 4) 404c67bee14SStefano Babic esdhc_setbits32(®s->proctl, PROCTL_DTW_4); 40550586ef2SAndy Fleming else if (mmc->bus_width == 8) 406c67bee14SStefano Babic esdhc_setbits32(®s->proctl, PROCTL_DTW_8); 407c67bee14SStefano Babic 40850586ef2SAndy Fleming } 40950586ef2SAndy Fleming 41050586ef2SAndy Fleming static int esdhc_init(struct mmc *mmc) 41150586ef2SAndy Fleming { 412c67bee14SStefano Babic struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv; 413c67bee14SStefano Babic struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base; 41450586ef2SAndy Fleming int timeout = 1000; 415c67bee14SStefano Babic int ret = 0; 416c67bee14SStefano Babic u8 card_absent; 41750586ef2SAndy Fleming 418c67bee14SStefano Babic /* Reset the entire host controller */ 419c67bee14SStefano Babic esdhc_write32(®s->sysctl, SYSCTL_RSTA); 420c67bee14SStefano Babic 421c67bee14SStefano Babic /* Wait until the controller is available */ 422c67bee14SStefano Babic while ((esdhc_read32(®s->sysctl) & SYSCTL_RSTA) && --timeout) 423c67bee14SStefano Babic udelay(1000); 424c67bee14SStefano Babic 4252c1764efSP.V.Suresh /* Enable cache snooping */ 4262c1764efSP.V.Suresh if (cfg && !cfg->no_snoop) 4272c1764efSP.V.Suresh esdhc_write32(®s->scr, 0x00000040); 4282c1764efSP.V.Suresh 429c67bee14SStefano Babic esdhc_write32(®s->sysctl, SYSCTL_HCKEN | SYSCTL_IPGEN); 43050586ef2SAndy Fleming 43150586ef2SAndy Fleming /* Set the initial clock speed */ 4324a6ee172SJerry Huang mmc_set_clock(mmc, 400000); 43350586ef2SAndy Fleming 43450586ef2SAndy Fleming /* Disable the BRR and BWR bits in IRQSTAT */ 435c67bee14SStefano Babic esdhc_clrbits32(®s->irqstaten, IRQSTATEN_BRR | IRQSTATEN_BWR); 43650586ef2SAndy Fleming 43750586ef2SAndy Fleming /* Put the PROCTL reg back to the default */ 438c67bee14SStefano Babic esdhc_write32(®s->proctl, PROCTL_INIT); 43950586ef2SAndy Fleming 440c67bee14SStefano Babic /* Set timout to the maximum value */ 441c67bee14SStefano Babic esdhc_clrsetbits32(®s->sysctl, SYSCTL_TIMEOUT_MASK, 14 << 16); 442c67bee14SStefano Babic 443c67bee14SStefano Babic /* Check if there is a callback for detecting the card */ 444c67bee14SStefano Babic if (board_mmc_getcd(&card_absent, mmc)) { 445c67bee14SStefano Babic timeout = 1000; 446c67bee14SStefano Babic while (!(esdhc_read32(®s->prsstat) & PRSSTAT_CINS) && 447c67bee14SStefano Babic --timeout) 44850586ef2SAndy Fleming udelay(1000); 44950586ef2SAndy Fleming 45050586ef2SAndy Fleming if (timeout <= 0) 451c67bee14SStefano Babic ret = NO_CARD_ERR; 452c67bee14SStefano Babic } else { 453c67bee14SStefano Babic if (card_absent) 454c67bee14SStefano Babic ret = NO_CARD_ERR; 45550586ef2SAndy Fleming } 45650586ef2SAndy Fleming 457c67bee14SStefano Babic return ret; 458c67bee14SStefano Babic } 459c67bee14SStefano Babic 46048bb3bb5SJerry Huang static void esdhc_reset(struct fsl_esdhc *regs) 46148bb3bb5SJerry Huang { 46248bb3bb5SJerry Huang unsigned long timeout = 100; /* wait max 100 ms */ 46348bb3bb5SJerry Huang 46448bb3bb5SJerry Huang /* reset the controller */ 46548bb3bb5SJerry Huang esdhc_write32(®s->sysctl, SYSCTL_RSTA); 46648bb3bb5SJerry Huang 46748bb3bb5SJerry Huang /* hardware clears the bit when it is done */ 46848bb3bb5SJerry Huang while ((esdhc_read32(®s->sysctl) & SYSCTL_RSTA) && --timeout) 46948bb3bb5SJerry Huang udelay(1000); 47048bb3bb5SJerry Huang if (!timeout) 47148bb3bb5SJerry Huang printf("MMC/SD: Reset never completed.\n"); 47248bb3bb5SJerry Huang } 47348bb3bb5SJerry Huang 474c67bee14SStefano Babic int fsl_esdhc_initialize(bd_t *bis, struct fsl_esdhc_cfg *cfg) 47550586ef2SAndy Fleming { 476c67bee14SStefano Babic struct fsl_esdhc *regs; 47750586ef2SAndy Fleming struct mmc *mmc; 478030955c2SLi Yang u32 caps, voltage_caps; 47950586ef2SAndy Fleming 480c67bee14SStefano Babic if (!cfg) 481c67bee14SStefano Babic return -1; 482c67bee14SStefano Babic 48350586ef2SAndy Fleming mmc = malloc(sizeof(struct mmc)); 48450586ef2SAndy Fleming 48550586ef2SAndy Fleming sprintf(mmc->name, "FSL_ESDHC"); 486c67bee14SStefano Babic regs = (struct fsl_esdhc *)cfg->esdhc_base; 487c67bee14SStefano Babic 48848bb3bb5SJerry Huang /* First reset the eSDHC controller */ 48948bb3bb5SJerry Huang esdhc_reset(regs); 49048bb3bb5SJerry Huang 491c67bee14SStefano Babic mmc->priv = cfg; 49250586ef2SAndy Fleming mmc->send_cmd = esdhc_send_cmd; 49350586ef2SAndy Fleming mmc->set_ios = esdhc_set_ios; 49450586ef2SAndy Fleming mmc->init = esdhc_init; 49550586ef2SAndy Fleming 496030955c2SLi Yang voltage_caps = 0; 49750586ef2SAndy Fleming caps = regs->hostcapblt; 4983b4456ecSRoy Zang 4993b4456ecSRoy Zang #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC135 5003b4456ecSRoy Zang caps = caps & ~(ESDHC_HOSTCAPBLT_SRS | 5013b4456ecSRoy Zang ESDHC_HOSTCAPBLT_VS18 | ESDHC_HOSTCAPBLT_VS30); 5023b4456ecSRoy Zang #endif 50350586ef2SAndy Fleming if (caps & ESDHC_HOSTCAPBLT_VS18) 504030955c2SLi Yang voltage_caps |= MMC_VDD_165_195; 50550586ef2SAndy Fleming if (caps & ESDHC_HOSTCAPBLT_VS30) 506030955c2SLi Yang voltage_caps |= MMC_VDD_29_30 | MMC_VDD_30_31; 50750586ef2SAndy Fleming if (caps & ESDHC_HOSTCAPBLT_VS33) 508030955c2SLi Yang voltage_caps |= MMC_VDD_32_33 | MMC_VDD_33_34; 509030955c2SLi Yang 510030955c2SLi Yang #ifdef CONFIG_SYS_SD_VOLTAGE 511030955c2SLi Yang mmc->voltages = CONFIG_SYS_SD_VOLTAGE; 512030955c2SLi Yang #else 513030955c2SLi Yang mmc->voltages = MMC_VDD_32_33 | MMC_VDD_33_34; 514030955c2SLi Yang #endif 515030955c2SLi Yang if ((mmc->voltages & voltage_caps) == 0) { 516030955c2SLi Yang printf("voltage not supported by controller\n"); 517030955c2SLi Yang return -1; 518030955c2SLi Yang } 51950586ef2SAndy Fleming 52050586ef2SAndy Fleming mmc->host_caps = MMC_MODE_4BIT | MMC_MODE_8BIT; 52150586ef2SAndy Fleming 52250586ef2SAndy Fleming if (caps & ESDHC_HOSTCAPBLT_HSS) 52350586ef2SAndy Fleming mmc->host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS; 52450586ef2SAndy Fleming 52550586ef2SAndy Fleming mmc->f_min = 400000; 52663786d29SJerry Huang mmc->f_max = MIN(gd->sdhc_clk, 52000000); 52750586ef2SAndy Fleming 528*1ed60d7aSFabio Estevam mmc->b_max = 0; 52950586ef2SAndy Fleming mmc_register(mmc); 53050586ef2SAndy Fleming 53150586ef2SAndy Fleming return 0; 53250586ef2SAndy Fleming } 53350586ef2SAndy Fleming 53450586ef2SAndy Fleming int fsl_esdhc_mmc_init(bd_t *bis) 53550586ef2SAndy Fleming { 536c67bee14SStefano Babic struct fsl_esdhc_cfg *cfg; 537c67bee14SStefano Babic 538c67bee14SStefano Babic cfg = malloc(sizeof(struct fsl_esdhc_cfg)); 539c67bee14SStefano Babic memset(cfg, 0, sizeof(struct fsl_esdhc_cfg)); 540c67bee14SStefano Babic cfg->esdhc_base = CONFIG_SYS_FSL_ESDHC_ADDR; 541c67bee14SStefano Babic return fsl_esdhc_initialize(bis, cfg); 54250586ef2SAndy Fleming } 543b33433a6SAnton Vorontsov 544c67bee14SStefano Babic #ifdef CONFIG_OF_LIBFDT 545b33433a6SAnton Vorontsov void fdt_fixup_esdhc(void *blob, bd_t *bd) 546b33433a6SAnton Vorontsov { 547b33433a6SAnton Vorontsov const char *compat = "fsl,esdhc"; 548b33433a6SAnton Vorontsov 549a6da8b81SChenhui Zhao #ifdef CONFIG_FSL_ESDHC_PIN_MUX 550b33433a6SAnton Vorontsov if (!hwconfig("esdhc")) { 551a6da8b81SChenhui Zhao do_fixup_by_compat(blob, compat, "status", "disabled", 552a6da8b81SChenhui Zhao 8 + 1, 1); 553a6da8b81SChenhui Zhao return; 554b33433a6SAnton Vorontsov } 555a6da8b81SChenhui Zhao #endif 556b33433a6SAnton Vorontsov 557b33433a6SAnton Vorontsov do_fixup_by_compat_u32(blob, compat, "clock-frequency", 558b33433a6SAnton Vorontsov gd->sdhc_clk, 1); 559a6da8b81SChenhui Zhao 560a6da8b81SChenhui Zhao do_fixup_by_compat(blob, compat, "status", "okay", 561a6da8b81SChenhui Zhao 4 + 1, 1); 562b33433a6SAnton Vorontsov } 563c67bee14SStefano Babic #endif 564