xref: /rk3399_rockchip-uboot/drivers/mmc/fsl_esdhc.c (revision 0e1bf614d5045b060db8e1bf9e7f69afdf1c592f)
150586ef2SAndy Fleming /*
2d621da00SJerry Huang  * Copyright 2007, 2010-2011 Freescale Semiconductor, Inc
350586ef2SAndy Fleming  * Andy Fleming
450586ef2SAndy Fleming  *
550586ef2SAndy Fleming  * Based vaguely on the pxa mmc code:
650586ef2SAndy Fleming  * (C) Copyright 2003
750586ef2SAndy Fleming  * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
850586ef2SAndy Fleming  *
91a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
1050586ef2SAndy Fleming  */
1150586ef2SAndy Fleming 
1250586ef2SAndy Fleming #include <config.h>
1350586ef2SAndy Fleming #include <common.h>
1450586ef2SAndy Fleming #include <command.h>
15b33433a6SAnton Vorontsov #include <hwconfig.h>
1650586ef2SAndy Fleming #include <mmc.h>
1750586ef2SAndy Fleming #include <part.h>
1850586ef2SAndy Fleming #include <malloc.h>
1950586ef2SAndy Fleming #include <mmc.h>
2050586ef2SAndy Fleming #include <fsl_esdhc.h>
21b33433a6SAnton Vorontsov #include <fdt_support.h>
2250586ef2SAndy Fleming #include <asm/io.h>
2350586ef2SAndy Fleming 
2450586ef2SAndy Fleming DECLARE_GLOBAL_DATA_PTR;
2550586ef2SAndy Fleming 
26a3d6e386SYe.Li #define SDHCI_IRQ_EN_BITS		(IRQSTATEN_CC | IRQSTATEN_TC | \
27a3d6e386SYe.Li 				IRQSTATEN_CINT | \
28a3d6e386SYe.Li 				IRQSTATEN_CTOE | IRQSTATEN_CCE | IRQSTATEN_CEBE | \
29a3d6e386SYe.Li 				IRQSTATEN_CIE | IRQSTATEN_DTOE | IRQSTATEN_DCE | \
30a3d6e386SYe.Li 				IRQSTATEN_DEBE | IRQSTATEN_BRR | IRQSTATEN_BWR | \
31a3d6e386SYe.Li 				IRQSTATEN_DINT)
32a3d6e386SYe.Li 
3350586ef2SAndy Fleming struct fsl_esdhc {
34511948b2SHaijun.Zhang 	uint    dsaddr;		/* SDMA system address register */
35511948b2SHaijun.Zhang 	uint    blkattr;	/* Block attributes register */
36511948b2SHaijun.Zhang 	uint    cmdarg;		/* Command argument register */
37511948b2SHaijun.Zhang 	uint    xfertyp;	/* Transfer type register */
38511948b2SHaijun.Zhang 	uint    cmdrsp0;	/* Command response 0 register */
39511948b2SHaijun.Zhang 	uint    cmdrsp1;	/* Command response 1 register */
40511948b2SHaijun.Zhang 	uint    cmdrsp2;	/* Command response 2 register */
41511948b2SHaijun.Zhang 	uint    cmdrsp3;	/* Command response 3 register */
42511948b2SHaijun.Zhang 	uint    datport;	/* Buffer data port register */
43511948b2SHaijun.Zhang 	uint    prsstat;	/* Present state register */
44511948b2SHaijun.Zhang 	uint    proctl;		/* Protocol control register */
45511948b2SHaijun.Zhang 	uint    sysctl;		/* System Control Register */
46511948b2SHaijun.Zhang 	uint    irqstat;	/* Interrupt status register */
47511948b2SHaijun.Zhang 	uint    irqstaten;	/* Interrupt status enable register */
48511948b2SHaijun.Zhang 	uint    irqsigen;	/* Interrupt signal enable register */
49511948b2SHaijun.Zhang 	uint    autoc12err;	/* Auto CMD error status register */
50511948b2SHaijun.Zhang 	uint    hostcapblt;	/* Host controller capabilities register */
51511948b2SHaijun.Zhang 	uint    wml;		/* Watermark level register */
52511948b2SHaijun.Zhang 	uint    mixctrl;	/* For USDHC */
53511948b2SHaijun.Zhang 	char    reserved1[4];	/* reserved */
54511948b2SHaijun.Zhang 	uint    fevt;		/* Force event register */
55511948b2SHaijun.Zhang 	uint    admaes;		/* ADMA error status register */
56511948b2SHaijun.Zhang 	uint    adsaddr;	/* ADMA system address register */
57511948b2SHaijun.Zhang 	char    reserved2[160];	/* reserved */
58511948b2SHaijun.Zhang 	uint    hostver;	/* Host controller version register */
59511948b2SHaijun.Zhang 	char    reserved3[4];	/* reserved */
60511948b2SHaijun.Zhang 	uint    dmaerraddr;	/* DMA error address register */
61511948b2SHaijun.Zhang 	char    reserved4[4];	/* reserved */
62511948b2SHaijun.Zhang 	uint    dmaerrattr;	/* DMA error attribute register */
63511948b2SHaijun.Zhang 	char    reserved5[4];	/* reserved */
64511948b2SHaijun.Zhang 	uint    hostcapblt2;	/* Host controller capabilities register 2 */
65511948b2SHaijun.Zhang 	char    reserved6[8];	/* reserved */
66511948b2SHaijun.Zhang 	uint    tcr;		/* Tuning control register */
67511948b2SHaijun.Zhang 	char    reserved7[28];	/* reserved */
68511948b2SHaijun.Zhang 	uint    sddirctl;	/* SD direction control register */
69511948b2SHaijun.Zhang 	char    reserved8[712];	/* reserved */
70511948b2SHaijun.Zhang 	uint    scr;		/* eSDHC control register */
7150586ef2SAndy Fleming };
7250586ef2SAndy Fleming 
7350586ef2SAndy Fleming /* Return the XFERTYP flags for a given command and data packet */
74eafa90a1SKim Phillips static uint esdhc_xfertyp(struct mmc_cmd *cmd, struct mmc_data *data)
7550586ef2SAndy Fleming {
7650586ef2SAndy Fleming 	uint xfertyp = 0;
7750586ef2SAndy Fleming 
7850586ef2SAndy Fleming 	if (data) {
7977c1458dSDipen Dudhat 		xfertyp |= XFERTYP_DPSEL;
8077c1458dSDipen Dudhat #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
8177c1458dSDipen Dudhat 		xfertyp |= XFERTYP_DMAEN;
8277c1458dSDipen Dudhat #endif
8350586ef2SAndy Fleming 		if (data->blocks > 1) {
8450586ef2SAndy Fleming 			xfertyp |= XFERTYP_MSBSEL;
8550586ef2SAndy Fleming 			xfertyp |= XFERTYP_BCEN;
86d621da00SJerry Huang #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
87d621da00SJerry Huang 			xfertyp |= XFERTYP_AC12EN;
88d621da00SJerry Huang #endif
8950586ef2SAndy Fleming 		}
9050586ef2SAndy Fleming 
9150586ef2SAndy Fleming 		if (data->flags & MMC_DATA_READ)
9250586ef2SAndy Fleming 			xfertyp |= XFERTYP_DTDSEL;
9350586ef2SAndy Fleming 	}
9450586ef2SAndy Fleming 
9550586ef2SAndy Fleming 	if (cmd->resp_type & MMC_RSP_CRC)
9650586ef2SAndy Fleming 		xfertyp |= XFERTYP_CCCEN;
9750586ef2SAndy Fleming 	if (cmd->resp_type & MMC_RSP_OPCODE)
9850586ef2SAndy Fleming 		xfertyp |= XFERTYP_CICEN;
9950586ef2SAndy Fleming 	if (cmd->resp_type & MMC_RSP_136)
10050586ef2SAndy Fleming 		xfertyp |= XFERTYP_RSPTYP_136;
10150586ef2SAndy Fleming 	else if (cmd->resp_type & MMC_RSP_BUSY)
10250586ef2SAndy Fleming 		xfertyp |= XFERTYP_RSPTYP_48_BUSY;
10350586ef2SAndy Fleming 	else if (cmd->resp_type & MMC_RSP_PRESENT)
10450586ef2SAndy Fleming 		xfertyp |= XFERTYP_RSPTYP_48;
10550586ef2SAndy Fleming 
10619060bd8SWang Huan #if defined(CONFIG_MX53) || defined(CONFIG_PPC_T4240) || defined(CONFIG_LS102XA)
1074571de33SJason Liu 	if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
1084571de33SJason Liu 		xfertyp |= XFERTYP_CMDTYP_ABORT;
1094571de33SJason Liu #endif
11050586ef2SAndy Fleming 	return XFERTYP_CMD(cmd->cmdidx) | xfertyp;
11150586ef2SAndy Fleming }
11250586ef2SAndy Fleming 
11377c1458dSDipen Dudhat #ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
11477c1458dSDipen Dudhat /*
11577c1458dSDipen Dudhat  * PIO Read/Write Mode reduce the performace as DMA is not used in this mode.
11677c1458dSDipen Dudhat  */
1177b43db92SWolfgang Denk static void
11877c1458dSDipen Dudhat esdhc_pio_read_write(struct mmc *mmc, struct mmc_data *data)
11977c1458dSDipen Dudhat {
1208eee2bd7SIra Snyder 	struct fsl_esdhc_cfg *cfg = mmc->priv;
1218eee2bd7SIra Snyder 	struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
12277c1458dSDipen Dudhat 	uint blocks;
12377c1458dSDipen Dudhat 	char *buffer;
12477c1458dSDipen Dudhat 	uint databuf;
12577c1458dSDipen Dudhat 	uint size;
12677c1458dSDipen Dudhat 	uint irqstat;
12777c1458dSDipen Dudhat 	uint timeout;
12877c1458dSDipen Dudhat 
12977c1458dSDipen Dudhat 	if (data->flags & MMC_DATA_READ) {
13077c1458dSDipen Dudhat 		blocks = data->blocks;
13177c1458dSDipen Dudhat 		buffer = data->dest;
13277c1458dSDipen Dudhat 		while (blocks) {
13377c1458dSDipen Dudhat 			timeout = PIO_TIMEOUT;
13477c1458dSDipen Dudhat 			size = data->blocksize;
13577c1458dSDipen Dudhat 			irqstat = esdhc_read32(&regs->irqstat);
13677c1458dSDipen Dudhat 			while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BREN)
13777c1458dSDipen Dudhat 				&& --timeout);
13877c1458dSDipen Dudhat 			if (timeout <= 0) {
13977c1458dSDipen Dudhat 				printf("\nData Read Failed in PIO Mode.");
1407b43db92SWolfgang Denk 				return;
14177c1458dSDipen Dudhat 			}
14277c1458dSDipen Dudhat 			while (size && (!(irqstat & IRQSTAT_TC))) {
14377c1458dSDipen Dudhat 				udelay(100); /* Wait before last byte transfer complete */
14477c1458dSDipen Dudhat 				irqstat = esdhc_read32(&regs->irqstat);
14577c1458dSDipen Dudhat 				databuf = in_le32(&regs->datport);
14677c1458dSDipen Dudhat 				*((uint *)buffer) = databuf;
14777c1458dSDipen Dudhat 				buffer += 4;
14877c1458dSDipen Dudhat 				size -= 4;
14977c1458dSDipen Dudhat 			}
15077c1458dSDipen Dudhat 			blocks--;
15177c1458dSDipen Dudhat 		}
15277c1458dSDipen Dudhat 	} else {
15377c1458dSDipen Dudhat 		blocks = data->blocks;
1547b43db92SWolfgang Denk 		buffer = (char *)data->src;
15577c1458dSDipen Dudhat 		while (blocks) {
15677c1458dSDipen Dudhat 			timeout = PIO_TIMEOUT;
15777c1458dSDipen Dudhat 			size = data->blocksize;
15877c1458dSDipen Dudhat 			irqstat = esdhc_read32(&regs->irqstat);
15977c1458dSDipen Dudhat 			while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BWEN)
16077c1458dSDipen Dudhat 				&& --timeout);
16177c1458dSDipen Dudhat 			if (timeout <= 0) {
16277c1458dSDipen Dudhat 				printf("\nData Write Failed in PIO Mode.");
1637b43db92SWolfgang Denk 				return;
16477c1458dSDipen Dudhat 			}
16577c1458dSDipen Dudhat 			while (size && (!(irqstat & IRQSTAT_TC))) {
16677c1458dSDipen Dudhat 				udelay(100); /* Wait before last byte transfer complete */
16777c1458dSDipen Dudhat 				databuf = *((uint *)buffer);
16877c1458dSDipen Dudhat 				buffer += 4;
16977c1458dSDipen Dudhat 				size -= 4;
17077c1458dSDipen Dudhat 				irqstat = esdhc_read32(&regs->irqstat);
17177c1458dSDipen Dudhat 				out_le32(&regs->datport, databuf);
17277c1458dSDipen Dudhat 			}
17377c1458dSDipen Dudhat 			blocks--;
17477c1458dSDipen Dudhat 		}
17577c1458dSDipen Dudhat 	}
17677c1458dSDipen Dudhat }
17777c1458dSDipen Dudhat #endif
17877c1458dSDipen Dudhat 
17950586ef2SAndy Fleming static int esdhc_setup_data(struct mmc *mmc, struct mmc_data *data)
18050586ef2SAndy Fleming {
18150586ef2SAndy Fleming 	int timeout;
18293bfd616SPantelis Antoniou 	struct fsl_esdhc_cfg *cfg = mmc->priv;
183c67bee14SStefano Babic 	struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
18471689776SYe.Li 
1857b43db92SWolfgang Denk 	uint wml_value;
18650586ef2SAndy Fleming 
18750586ef2SAndy Fleming 	wml_value = data->blocksize/4;
18850586ef2SAndy Fleming 
18950586ef2SAndy Fleming 	if (data->flags & MMC_DATA_READ) {
19032c8cfb2SPriyanka Jain 		if (wml_value > WML_RD_WML_MAX)
19132c8cfb2SPriyanka Jain 			wml_value = WML_RD_WML_MAX_VAL;
19250586ef2SAndy Fleming 
193ab467c51SRoy Zang 		esdhc_clrsetbits32(&regs->wml, WML_RD_WML_MASK, wml_value);
19471689776SYe.Li #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
195c67bee14SStefano Babic 		esdhc_write32(&regs->dsaddr, (u32)data->dest);
19671689776SYe.Li #endif
19750586ef2SAndy Fleming 	} else {
19871689776SYe.Li #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
199e576bd90SEric Nelson 		flush_dcache_range((ulong)data->src,
200e576bd90SEric Nelson 				   (ulong)data->src+data->blocks
201e576bd90SEric Nelson 					 *data->blocksize);
20271689776SYe.Li #endif
20332c8cfb2SPriyanka Jain 		if (wml_value > WML_WR_WML_MAX)
20432c8cfb2SPriyanka Jain 			wml_value = WML_WR_WML_MAX_VAL;
205c67bee14SStefano Babic 		if ((esdhc_read32(&regs->prsstat) & PRSSTAT_WPSPL) == 0) {
20650586ef2SAndy Fleming 			printf("\nThe SD card is locked. Can not write to a locked card.\n\n");
20750586ef2SAndy Fleming 			return TIMEOUT;
20850586ef2SAndy Fleming 		}
209ab467c51SRoy Zang 
210ab467c51SRoy Zang 		esdhc_clrsetbits32(&regs->wml, WML_WR_WML_MASK,
211ab467c51SRoy Zang 					wml_value << 16);
21271689776SYe.Li #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
213c67bee14SStefano Babic 		esdhc_write32(&regs->dsaddr, (u32)data->src);
21471689776SYe.Li #endif
21550586ef2SAndy Fleming 	}
21650586ef2SAndy Fleming 
217c67bee14SStefano Babic 	esdhc_write32(&regs->blkattr, data->blocks << 16 | data->blocksize);
21850586ef2SAndy Fleming 
21950586ef2SAndy Fleming 	/* Calculate the timeout period for data transactions */
220b71ea336SPriyanka Jain 	/*
221b71ea336SPriyanka Jain 	 * 1)Timeout period = (2^(timeout+13)) SD Clock cycles
222b71ea336SPriyanka Jain 	 * 2)Timeout period should be minimum 0.250sec as per SD Card spec
223b71ea336SPriyanka Jain 	 *  So, Number of SD Clock cycles for 0.25sec should be minimum
224b71ea336SPriyanka Jain 	 *		(SD Clock/sec * 0.25 sec) SD Clock cycles
225fb823981SAndrew Gabbasov 	 *		= (mmc->clock * 1/4) SD Clock cycles
226b71ea336SPriyanka Jain 	 * As 1) >=  2)
227fb823981SAndrew Gabbasov 	 * => (2^(timeout+13)) >= mmc->clock * 1/4
228b71ea336SPriyanka Jain 	 * Taking log2 both the sides
229fb823981SAndrew Gabbasov 	 * => timeout + 13 >= log2(mmc->clock/4)
230b71ea336SPriyanka Jain 	 * Rounding up to next power of 2
231fb823981SAndrew Gabbasov 	 * => timeout + 13 = log2(mmc->clock/4) + 1
232fb823981SAndrew Gabbasov 	 * => timeout + 13 = fls(mmc->clock/4)
233b71ea336SPriyanka Jain 	 */
234fb823981SAndrew Gabbasov 	timeout = fls(mmc->clock/4);
23550586ef2SAndy Fleming 	timeout -= 13;
23650586ef2SAndy Fleming 
23750586ef2SAndy Fleming 	if (timeout > 14)
23850586ef2SAndy Fleming 		timeout = 14;
23950586ef2SAndy Fleming 
24050586ef2SAndy Fleming 	if (timeout < 0)
24150586ef2SAndy Fleming 		timeout = 0;
24250586ef2SAndy Fleming 
2435103a03aSKumar Gala #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC_A001
2445103a03aSKumar Gala 	if ((timeout == 4) || (timeout == 8) || (timeout == 12))
2455103a03aSKumar Gala 		timeout++;
2465103a03aSKumar Gala #endif
2475103a03aSKumar Gala 
2481336e2d3SHaijun.Zhang #ifdef ESDHCI_QUIRK_BROKEN_TIMEOUT_VALUE
2491336e2d3SHaijun.Zhang 	timeout = 0xE;
2501336e2d3SHaijun.Zhang #endif
251c67bee14SStefano Babic 	esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, timeout << 16);
25250586ef2SAndy Fleming 
25350586ef2SAndy Fleming 	return 0;
25450586ef2SAndy Fleming }
25550586ef2SAndy Fleming 
25610dc7771STom Rini #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
257e576bd90SEric Nelson static void check_and_invalidate_dcache_range
258e576bd90SEric Nelson 	(struct mmc_cmd *cmd,
259e576bd90SEric Nelson 	 struct mmc_data *data) {
260e576bd90SEric Nelson 	unsigned start = (unsigned)data->dest ;
261e576bd90SEric Nelson 	unsigned size = roundup(ARCH_DMA_MINALIGN,
262e576bd90SEric Nelson 				data->blocks*data->blocksize);
263e576bd90SEric Nelson 	unsigned end = start+size ;
264e576bd90SEric Nelson 	invalidate_dcache_range(start, end);
265e576bd90SEric Nelson }
26610dc7771STom Rini #endif
26710dc7771STom Rini 
26850586ef2SAndy Fleming /*
26950586ef2SAndy Fleming  * Sends a command out on the bus.  Takes the mmc pointer,
27050586ef2SAndy Fleming  * a command pointer, and an optional data pointer.
27150586ef2SAndy Fleming  */
27250586ef2SAndy Fleming static int
27350586ef2SAndy Fleming esdhc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, struct mmc_data *data)
27450586ef2SAndy Fleming {
2758a573022SAndrew Gabbasov 	int	err = 0;
27650586ef2SAndy Fleming 	uint	xfertyp;
27750586ef2SAndy Fleming 	uint	irqstat;
27893bfd616SPantelis Antoniou 	struct fsl_esdhc_cfg *cfg = mmc->priv;
279c67bee14SStefano Babic 	volatile struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
28050586ef2SAndy Fleming 
281d621da00SJerry Huang #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
282d621da00SJerry Huang 	if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
283d621da00SJerry Huang 		return 0;
284d621da00SJerry Huang #endif
285d621da00SJerry Huang 
286c67bee14SStefano Babic 	esdhc_write32(&regs->irqstat, -1);
28750586ef2SAndy Fleming 
28850586ef2SAndy Fleming 	sync();
28950586ef2SAndy Fleming 
29050586ef2SAndy Fleming 	/* Wait for the bus to be idle */
291c67bee14SStefano Babic 	while ((esdhc_read32(&regs->prsstat) & PRSSTAT_CICHB) ||
292c67bee14SStefano Babic 			(esdhc_read32(&regs->prsstat) & PRSSTAT_CIDHB))
293c67bee14SStefano Babic 		;
29450586ef2SAndy Fleming 
295c67bee14SStefano Babic 	while (esdhc_read32(&regs->prsstat) & PRSSTAT_DLA)
296c67bee14SStefano Babic 		;
29750586ef2SAndy Fleming 
29850586ef2SAndy Fleming 	/* Wait at least 8 SD clock cycles before the next command */
29950586ef2SAndy Fleming 	/*
30050586ef2SAndy Fleming 	 * Note: This is way more than 8 cycles, but 1ms seems to
30150586ef2SAndy Fleming 	 * resolve timing issues with some cards
30250586ef2SAndy Fleming 	 */
30350586ef2SAndy Fleming 	udelay(1000);
30450586ef2SAndy Fleming 
30550586ef2SAndy Fleming 	/* Set up for a data transfer if we have one */
30650586ef2SAndy Fleming 	if (data) {
30750586ef2SAndy Fleming 		err = esdhc_setup_data(mmc, data);
30850586ef2SAndy Fleming 		if(err)
30950586ef2SAndy Fleming 			return err;
31050586ef2SAndy Fleming 	}
31150586ef2SAndy Fleming 
31250586ef2SAndy Fleming 	/* Figure out the transfer arguments */
31350586ef2SAndy Fleming 	xfertyp = esdhc_xfertyp(cmd, data);
31450586ef2SAndy Fleming 
31501b77353SAndrew Gabbasov 	/* Mask all irqs */
31601b77353SAndrew Gabbasov 	esdhc_write32(&regs->irqsigen, 0);
31701b77353SAndrew Gabbasov 
31850586ef2SAndy Fleming 	/* Send the command */
319c67bee14SStefano Babic 	esdhc_write32(&regs->cmdarg, cmd->cmdarg);
3204692708dSJason Liu #if defined(CONFIG_FSL_USDHC)
3214692708dSJason Liu 	esdhc_write32(&regs->mixctrl,
322*0e1bf614SVolodymyr Riazantsev 	(esdhc_read32(&regs->mixctrl) & 0xFFFFFF80) | (xfertyp & 0x7F)
323*0e1bf614SVolodymyr Riazantsev 			| (mmc->ddr_mode ? XFERTYP_DDREN : 0));
3244692708dSJason Liu 	esdhc_write32(&regs->xfertyp, xfertyp & 0xFFFF0000);
3254692708dSJason Liu #else
326c67bee14SStefano Babic 	esdhc_write32(&regs->xfertyp, xfertyp);
3274692708dSJason Liu #endif
3287a5b8029SDirk Behme 
32950586ef2SAndy Fleming 	/* Wait for the command to complete */
3307a5b8029SDirk Behme 	while (!(esdhc_read32(&regs->irqstat) & (IRQSTAT_CC | IRQSTAT_CTOE)))
331c67bee14SStefano Babic 		;
33250586ef2SAndy Fleming 
333c67bee14SStefano Babic 	irqstat = esdhc_read32(&regs->irqstat);
33450586ef2SAndy Fleming 
3358a573022SAndrew Gabbasov 	if (irqstat & CMD_ERR) {
3368a573022SAndrew Gabbasov 		err = COMM_ERR;
3378a573022SAndrew Gabbasov 		goto out;
3387a5b8029SDirk Behme 	}
3397a5b8029SDirk Behme 
3408a573022SAndrew Gabbasov 	if (irqstat & IRQSTAT_CTOE) {
3418a573022SAndrew Gabbasov 		err = TIMEOUT;
3428a573022SAndrew Gabbasov 		goto out;
3438a573022SAndrew Gabbasov 	}
34450586ef2SAndy Fleming 
3457a5b8029SDirk Behme 	/* Workaround for ESDHC errata ENGcm03648 */
3467a5b8029SDirk Behme 	if (!data && (cmd->resp_type & MMC_RSP_BUSY)) {
3477a5b8029SDirk Behme 		int timeout = 2500;
3487a5b8029SDirk Behme 
3497a5b8029SDirk Behme 		/* Poll on DATA0 line for cmd with busy signal for 250 ms */
3507a5b8029SDirk Behme 		while (timeout > 0 && !(esdhc_read32(&regs->prsstat) &
3517a5b8029SDirk Behme 					PRSSTAT_DAT0)) {
3527a5b8029SDirk Behme 			udelay(100);
3537a5b8029SDirk Behme 			timeout--;
3547a5b8029SDirk Behme 		}
3557a5b8029SDirk Behme 
3567a5b8029SDirk Behme 		if (timeout <= 0) {
3577a5b8029SDirk Behme 			printf("Timeout waiting for DAT0 to go high!\n");
3588a573022SAndrew Gabbasov 			err = TIMEOUT;
3598a573022SAndrew Gabbasov 			goto out;
3607a5b8029SDirk Behme 		}
3617a5b8029SDirk Behme 	}
3627a5b8029SDirk Behme 
36350586ef2SAndy Fleming 	/* Copy the response to the response buffer */
36450586ef2SAndy Fleming 	if (cmd->resp_type & MMC_RSP_136) {
36550586ef2SAndy Fleming 		u32 cmdrsp3, cmdrsp2, cmdrsp1, cmdrsp0;
36650586ef2SAndy Fleming 
367c67bee14SStefano Babic 		cmdrsp3 = esdhc_read32(&regs->cmdrsp3);
368c67bee14SStefano Babic 		cmdrsp2 = esdhc_read32(&regs->cmdrsp2);
369c67bee14SStefano Babic 		cmdrsp1 = esdhc_read32(&regs->cmdrsp1);
370c67bee14SStefano Babic 		cmdrsp0 = esdhc_read32(&regs->cmdrsp0);
371998be3ddSRabin Vincent 		cmd->response[0] = (cmdrsp3 << 8) | (cmdrsp2 >> 24);
372998be3ddSRabin Vincent 		cmd->response[1] = (cmdrsp2 << 8) | (cmdrsp1 >> 24);
373998be3ddSRabin Vincent 		cmd->response[2] = (cmdrsp1 << 8) | (cmdrsp0 >> 24);
374998be3ddSRabin Vincent 		cmd->response[3] = (cmdrsp0 << 8);
37550586ef2SAndy Fleming 	} else
376c67bee14SStefano Babic 		cmd->response[0] = esdhc_read32(&regs->cmdrsp0);
37750586ef2SAndy Fleming 
37850586ef2SAndy Fleming 	/* Wait until all of the blocks are transferred */
37950586ef2SAndy Fleming 	if (data) {
38077c1458dSDipen Dudhat #ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
38177c1458dSDipen Dudhat 		esdhc_pio_read_write(mmc, data);
38277c1458dSDipen Dudhat #else
38350586ef2SAndy Fleming 		do {
384c67bee14SStefano Babic 			irqstat = esdhc_read32(&regs->irqstat);
38550586ef2SAndy Fleming 
3868a573022SAndrew Gabbasov 			if (irqstat & IRQSTAT_DTOE) {
3878a573022SAndrew Gabbasov 				err = TIMEOUT;
3888a573022SAndrew Gabbasov 				goto out;
3898a573022SAndrew Gabbasov 			}
39063fb5a7eSFrans Meulenbroeks 
3918a573022SAndrew Gabbasov 			if (irqstat & DATA_ERR) {
3928a573022SAndrew Gabbasov 				err = COMM_ERR;
3938a573022SAndrew Gabbasov 				goto out;
3948a573022SAndrew Gabbasov 			}
3959b74dc56SAndrew Gabbasov 		} while ((irqstat & DATA_COMPLETE) != DATA_COMPLETE);
39671689776SYe.Li 
39754899fc8SEric Nelson 		if (data->flags & MMC_DATA_READ)
39854899fc8SEric Nelson 			check_and_invalidate_dcache_range(cmd, data);
39971689776SYe.Li #endif
40050586ef2SAndy Fleming 	}
40150586ef2SAndy Fleming 
4028a573022SAndrew Gabbasov out:
4038a573022SAndrew Gabbasov 	/* Reset CMD and DATA portions on error */
4048a573022SAndrew Gabbasov 	if (err) {
4058a573022SAndrew Gabbasov 		esdhc_write32(&regs->sysctl, esdhc_read32(&regs->sysctl) |
4068a573022SAndrew Gabbasov 			      SYSCTL_RSTC);
4078a573022SAndrew Gabbasov 		while (esdhc_read32(&regs->sysctl) & SYSCTL_RSTC)
4088a573022SAndrew Gabbasov 			;
4098a573022SAndrew Gabbasov 
4108a573022SAndrew Gabbasov 		if (data) {
4118a573022SAndrew Gabbasov 			esdhc_write32(&regs->sysctl,
4128a573022SAndrew Gabbasov 				      esdhc_read32(&regs->sysctl) |
4138a573022SAndrew Gabbasov 				      SYSCTL_RSTD);
4148a573022SAndrew Gabbasov 			while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTD))
4158a573022SAndrew Gabbasov 				;
4168a573022SAndrew Gabbasov 		}
4178a573022SAndrew Gabbasov 	}
4188a573022SAndrew Gabbasov 
419c67bee14SStefano Babic 	esdhc_write32(&regs->irqstat, -1);
42050586ef2SAndy Fleming 
4218a573022SAndrew Gabbasov 	return err;
42250586ef2SAndy Fleming }
42350586ef2SAndy Fleming 
424eafa90a1SKim Phillips static void set_sysctl(struct mmc *mmc, uint clock)
42550586ef2SAndy Fleming {
42650586ef2SAndy Fleming 	int div, pre_div;
42793bfd616SPantelis Antoniou 	struct fsl_esdhc_cfg *cfg = mmc->priv;
428c67bee14SStefano Babic 	volatile struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
429a2ac1b3aSBenoît Thébaudeau 	int sdhc_clk = cfg->sdhc_clk;
43050586ef2SAndy Fleming 	uint clk;
43150586ef2SAndy Fleming 
43293bfd616SPantelis Antoniou 	if (clock < mmc->cfg->f_min)
43393bfd616SPantelis Antoniou 		clock = mmc->cfg->f_min;
434c67bee14SStefano Babic 
43550586ef2SAndy Fleming 	if (sdhc_clk / 16 > clock) {
43650586ef2SAndy Fleming 		for (pre_div = 2; pre_div < 256; pre_div *= 2)
43750586ef2SAndy Fleming 			if ((sdhc_clk / pre_div) <= (clock * 16))
43850586ef2SAndy Fleming 				break;
43950586ef2SAndy Fleming 	} else
44050586ef2SAndy Fleming 		pre_div = 2;
44150586ef2SAndy Fleming 
44250586ef2SAndy Fleming 	for (div = 1; div <= 16; div++)
44350586ef2SAndy Fleming 		if ((sdhc_clk / (div * pre_div)) <= clock)
44450586ef2SAndy Fleming 			break;
44550586ef2SAndy Fleming 
446*0e1bf614SVolodymyr Riazantsev 	pre_div >>= mmc->ddr_mode ? 2 : 1;
44750586ef2SAndy Fleming 	div -= 1;
44850586ef2SAndy Fleming 
44950586ef2SAndy Fleming 	clk = (pre_div << 8) | (div << 4);
45050586ef2SAndy Fleming 
451c67bee14SStefano Babic 	esdhc_clrbits32(&regs->sysctl, SYSCTL_CKEN);
452c67bee14SStefano Babic 
453c67bee14SStefano Babic 	esdhc_clrsetbits32(&regs->sysctl, SYSCTL_CLOCK_MASK, clk);
45450586ef2SAndy Fleming 
45550586ef2SAndy Fleming 	udelay(10000);
45650586ef2SAndy Fleming 
457cc4d1226SKumar Gala 	clk = SYSCTL_PEREN | SYSCTL_CKEN;
458c67bee14SStefano Babic 
459c67bee14SStefano Babic 	esdhc_setbits32(&regs->sysctl, clk);
46050586ef2SAndy Fleming }
46150586ef2SAndy Fleming 
46250586ef2SAndy Fleming static void esdhc_set_ios(struct mmc *mmc)
46350586ef2SAndy Fleming {
46493bfd616SPantelis Antoniou 	struct fsl_esdhc_cfg *cfg = mmc->priv;
465c67bee14SStefano Babic 	struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
46650586ef2SAndy Fleming 
46750586ef2SAndy Fleming 	/* Set the clock speed */
46850586ef2SAndy Fleming 	set_sysctl(mmc, mmc->clock);
46950586ef2SAndy Fleming 
47050586ef2SAndy Fleming 	/* Set the bus width */
471c67bee14SStefano Babic 	esdhc_clrbits32(&regs->proctl, PROCTL_DTW_4 | PROCTL_DTW_8);
47250586ef2SAndy Fleming 
47350586ef2SAndy Fleming 	if (mmc->bus_width == 4)
474c67bee14SStefano Babic 		esdhc_setbits32(&regs->proctl, PROCTL_DTW_4);
47550586ef2SAndy Fleming 	else if (mmc->bus_width == 8)
476c67bee14SStefano Babic 		esdhc_setbits32(&regs->proctl, PROCTL_DTW_8);
477c67bee14SStefano Babic 
47850586ef2SAndy Fleming }
47950586ef2SAndy Fleming 
48050586ef2SAndy Fleming static int esdhc_init(struct mmc *mmc)
48150586ef2SAndy Fleming {
48293bfd616SPantelis Antoniou 	struct fsl_esdhc_cfg *cfg = mmc->priv;
483c67bee14SStefano Babic 	struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
48450586ef2SAndy Fleming 	int timeout = 1000;
48550586ef2SAndy Fleming 
486c67bee14SStefano Babic 	/* Reset the entire host controller */
487a61da72bSDirk Behme 	esdhc_setbits32(&regs->sysctl, SYSCTL_RSTA);
488c67bee14SStefano Babic 
489c67bee14SStefano Babic 	/* Wait until the controller is available */
490c67bee14SStefano Babic 	while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTA) && --timeout)
491c67bee14SStefano Babic 		udelay(1000);
492c67bee14SStefano Babic 
49316e43f35SBenoît Thébaudeau #ifndef ARCH_MXC
4942c1764efSP.V.Suresh 	/* Enable cache snooping */
4952c1764efSP.V.Suresh 	esdhc_write32(&regs->scr, 0x00000040);
49616e43f35SBenoît Thébaudeau #endif
4972c1764efSP.V.Suresh 
498a61da72bSDirk Behme 	esdhc_setbits32(&regs->sysctl, SYSCTL_HCKEN | SYSCTL_IPGEN);
49950586ef2SAndy Fleming 
50050586ef2SAndy Fleming 	/* Set the initial clock speed */
5014a6ee172SJerry Huang 	mmc_set_clock(mmc, 400000);
50250586ef2SAndy Fleming 
50350586ef2SAndy Fleming 	/* Disable the BRR and BWR bits in IRQSTAT */
504c67bee14SStefano Babic 	esdhc_clrbits32(&regs->irqstaten, IRQSTATEN_BRR | IRQSTATEN_BWR);
50550586ef2SAndy Fleming 
50650586ef2SAndy Fleming 	/* Put the PROCTL reg back to the default */
507c67bee14SStefano Babic 	esdhc_write32(&regs->proctl, PROCTL_INIT);
50850586ef2SAndy Fleming 
509c67bee14SStefano Babic 	/* Set timout to the maximum value */
510c67bee14SStefano Babic 	esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, 14 << 16);
511c67bee14SStefano Babic 
512d48d2e21SThierry Reding 	return 0;
51350586ef2SAndy Fleming }
51450586ef2SAndy Fleming 
515d48d2e21SThierry Reding static int esdhc_getcd(struct mmc *mmc)
516d48d2e21SThierry Reding {
51793bfd616SPantelis Antoniou 	struct fsl_esdhc_cfg *cfg = mmc->priv;
518d48d2e21SThierry Reding 	struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
519d48d2e21SThierry Reding 	int timeout = 1000;
520d48d2e21SThierry Reding 
521f7e27cc5SHaijun.Zhang #ifdef CONFIG_ESDHC_DETECT_QUIRK
522f7e27cc5SHaijun.Zhang 	if (CONFIG_ESDHC_DETECT_QUIRK)
523f7e27cc5SHaijun.Zhang 		return 1;
524f7e27cc5SHaijun.Zhang #endif
525d48d2e21SThierry Reding 	while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_CINS) && --timeout)
526d48d2e21SThierry Reding 		udelay(1000);
527d48d2e21SThierry Reding 
528d48d2e21SThierry Reding 	return timeout > 0;
529c67bee14SStefano Babic }
530c67bee14SStefano Babic 
53148bb3bb5SJerry Huang static void esdhc_reset(struct fsl_esdhc *regs)
53248bb3bb5SJerry Huang {
53348bb3bb5SJerry Huang 	unsigned long timeout = 100; /* wait max 100 ms */
53448bb3bb5SJerry Huang 
53548bb3bb5SJerry Huang 	/* reset the controller */
536a61da72bSDirk Behme 	esdhc_setbits32(&regs->sysctl, SYSCTL_RSTA);
53748bb3bb5SJerry Huang 
53848bb3bb5SJerry Huang 	/* hardware clears the bit when it is done */
53948bb3bb5SJerry Huang 	while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTA) && --timeout)
54048bb3bb5SJerry Huang 		udelay(1000);
54148bb3bb5SJerry Huang 	if (!timeout)
54248bb3bb5SJerry Huang 		printf("MMC/SD: Reset never completed.\n");
54348bb3bb5SJerry Huang }
54448bb3bb5SJerry Huang 
545ab769f22SPantelis Antoniou static const struct mmc_ops esdhc_ops = {
546ab769f22SPantelis Antoniou 	.send_cmd	= esdhc_send_cmd,
547ab769f22SPantelis Antoniou 	.set_ios	= esdhc_set_ios,
548ab769f22SPantelis Antoniou 	.init		= esdhc_init,
549ab769f22SPantelis Antoniou 	.getcd		= esdhc_getcd,
550ab769f22SPantelis Antoniou };
551ab769f22SPantelis Antoniou 
552c67bee14SStefano Babic int fsl_esdhc_initialize(bd_t *bis, struct fsl_esdhc_cfg *cfg)
55350586ef2SAndy Fleming {
554c67bee14SStefano Babic 	struct fsl_esdhc *regs;
55550586ef2SAndy Fleming 	struct mmc *mmc;
556030955c2SLi Yang 	u32 caps, voltage_caps;
55750586ef2SAndy Fleming 
558c67bee14SStefano Babic 	if (!cfg)
559c67bee14SStefano Babic 		return -1;
560c67bee14SStefano Babic 
561c67bee14SStefano Babic 	regs = (struct fsl_esdhc *)cfg->esdhc_base;
562c67bee14SStefano Babic 
56348bb3bb5SJerry Huang 	/* First reset the eSDHC controller */
56448bb3bb5SJerry Huang 	esdhc_reset(regs);
56548bb3bb5SJerry Huang 
566975324a7SJerry Huang 	esdhc_setbits32(&regs->sysctl, SYSCTL_PEREN | SYSCTL_HCKEN
567975324a7SJerry Huang 				| SYSCTL_IPGEN | SYSCTL_CKEN);
568975324a7SJerry Huang 
569a3d6e386SYe.Li 	writel(SDHCI_IRQ_EN_BITS, &regs->irqstaten);
57093bfd616SPantelis Antoniou 	memset(&cfg->cfg, 0, sizeof(cfg->cfg));
57193bfd616SPantelis Antoniou 
572030955c2SLi Yang 	voltage_caps = 0;
57319060bd8SWang Huan 	caps = esdhc_read32(&regs->hostcapblt);
5743b4456ecSRoy Zang 
5753b4456ecSRoy Zang #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC135
5763b4456ecSRoy Zang 	caps = caps & ~(ESDHC_HOSTCAPBLT_SRS |
5773b4456ecSRoy Zang 			ESDHC_HOSTCAPBLT_VS18 | ESDHC_HOSTCAPBLT_VS30);
5783b4456ecSRoy Zang #endif
579ef38f3ffSHaijun.Zhang 
580ef38f3ffSHaijun.Zhang /* T4240 host controller capabilities register should have VS33 bit */
581ef38f3ffSHaijun.Zhang #ifdef CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
582ef38f3ffSHaijun.Zhang 	caps = caps | ESDHC_HOSTCAPBLT_VS33;
583ef38f3ffSHaijun.Zhang #endif
584ef38f3ffSHaijun.Zhang 
58550586ef2SAndy Fleming 	if (caps & ESDHC_HOSTCAPBLT_VS18)
586030955c2SLi Yang 		voltage_caps |= MMC_VDD_165_195;
58750586ef2SAndy Fleming 	if (caps & ESDHC_HOSTCAPBLT_VS30)
588030955c2SLi Yang 		voltage_caps |= MMC_VDD_29_30 | MMC_VDD_30_31;
58950586ef2SAndy Fleming 	if (caps & ESDHC_HOSTCAPBLT_VS33)
590030955c2SLi Yang 		voltage_caps |= MMC_VDD_32_33 | MMC_VDD_33_34;
591030955c2SLi Yang 
59293bfd616SPantelis Antoniou 	cfg->cfg.name = "FSL_SDHC";
59393bfd616SPantelis Antoniou 	cfg->cfg.ops = &esdhc_ops;
594030955c2SLi Yang #ifdef CONFIG_SYS_SD_VOLTAGE
59593bfd616SPantelis Antoniou 	cfg->cfg.voltages = CONFIG_SYS_SD_VOLTAGE;
596030955c2SLi Yang #else
59793bfd616SPantelis Antoniou 	cfg->cfg.voltages = MMC_VDD_32_33 | MMC_VDD_33_34;
598030955c2SLi Yang #endif
59993bfd616SPantelis Antoniou 	if ((cfg->cfg.voltages & voltage_caps) == 0) {
600030955c2SLi Yang 		printf("voltage not supported by controller\n");
601030955c2SLi Yang 		return -1;
602030955c2SLi Yang 	}
60350586ef2SAndy Fleming 
60493bfd616SPantelis Antoniou 	cfg->cfg.host_caps = MMC_MODE_4BIT | MMC_MODE_8BIT | MMC_MODE_HC;
605*0e1bf614SVolodymyr Riazantsev #ifdef CONFIG_SYS_FSL_ESDHC_HAS_DDR_MODE
606*0e1bf614SVolodymyr Riazantsev 	cfg->cfg.host_caps |= MMC_MODE_DDR_52MHz;
607*0e1bf614SVolodymyr Riazantsev #endif
60850586ef2SAndy Fleming 
609aad4659aSAbbas Raza 	if (cfg->max_bus_width > 0) {
610aad4659aSAbbas Raza 		if (cfg->max_bus_width < 8)
61193bfd616SPantelis Antoniou 			cfg->cfg.host_caps &= ~MMC_MODE_8BIT;
612aad4659aSAbbas Raza 		if (cfg->max_bus_width < 4)
61393bfd616SPantelis Antoniou 			cfg->cfg.host_caps &= ~MMC_MODE_4BIT;
614aad4659aSAbbas Raza 	}
615aad4659aSAbbas Raza 
61650586ef2SAndy Fleming 	if (caps & ESDHC_HOSTCAPBLT_HSS)
61793bfd616SPantelis Antoniou 		cfg->cfg.host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS;
61850586ef2SAndy Fleming 
619d47e3d27SHaijun.Zhang #ifdef CONFIG_ESDHC_DETECT_8_BIT_QUIRK
620d47e3d27SHaijun.Zhang 	if (CONFIG_ESDHC_DETECT_8_BIT_QUIRK)
62193bfd616SPantelis Antoniou 		cfg->cfg.host_caps &= ~MMC_MODE_8BIT;
622d47e3d27SHaijun.Zhang #endif
623d47e3d27SHaijun.Zhang 
62493bfd616SPantelis Antoniou 	cfg->cfg.f_min = 400000;
62521008ad6STom Rini 	cfg->cfg.f_max = min(cfg->sdhc_clk, (u32)52000000);
62650586ef2SAndy Fleming 
62793bfd616SPantelis Antoniou 	cfg->cfg.b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
62893bfd616SPantelis Antoniou 
62993bfd616SPantelis Antoniou 	mmc = mmc_create(&cfg->cfg, cfg);
63093bfd616SPantelis Antoniou 	if (mmc == NULL)
63193bfd616SPantelis Antoniou 		return -1;
63250586ef2SAndy Fleming 
63350586ef2SAndy Fleming 	return 0;
63450586ef2SAndy Fleming }
63550586ef2SAndy Fleming 
63650586ef2SAndy Fleming int fsl_esdhc_mmc_init(bd_t *bis)
63750586ef2SAndy Fleming {
638c67bee14SStefano Babic 	struct fsl_esdhc_cfg *cfg;
639c67bee14SStefano Babic 
64088227a1dSFabio Estevam 	cfg = calloc(sizeof(struct fsl_esdhc_cfg), 1);
641c67bee14SStefano Babic 	cfg->esdhc_base = CONFIG_SYS_FSL_ESDHC_ADDR;
642e9adeca3SSimon Glass 	cfg->sdhc_clk = gd->arch.sdhc_clk;
643c67bee14SStefano Babic 	return fsl_esdhc_initialize(bis, cfg);
64450586ef2SAndy Fleming }
645b33433a6SAnton Vorontsov 
646c67bee14SStefano Babic #ifdef CONFIG_OF_LIBFDT
647b33433a6SAnton Vorontsov void fdt_fixup_esdhc(void *blob, bd_t *bd)
648b33433a6SAnton Vorontsov {
649b33433a6SAnton Vorontsov 	const char *compat = "fsl,esdhc";
650b33433a6SAnton Vorontsov 
651a6da8b81SChenhui Zhao #ifdef CONFIG_FSL_ESDHC_PIN_MUX
652b33433a6SAnton Vorontsov 	if (!hwconfig("esdhc")) {
653a6da8b81SChenhui Zhao 		do_fixup_by_compat(blob, compat, "status", "disabled",
654a6da8b81SChenhui Zhao 				8 + 1, 1);
655a6da8b81SChenhui Zhao 		return;
656b33433a6SAnton Vorontsov 	}
657a6da8b81SChenhui Zhao #endif
658b33433a6SAnton Vorontsov 
659b33433a6SAnton Vorontsov 	do_fixup_by_compat_u32(blob, compat, "clock-frequency",
660e9adeca3SSimon Glass 			       gd->arch.sdhc_clk, 1);
661a6da8b81SChenhui Zhao 
662a6da8b81SChenhui Zhao 	do_fixup_by_compat(blob, compat, "status", "okay",
663a6da8b81SChenhui Zhao 			   4 + 1, 1);
664b33433a6SAnton Vorontsov }
665c67bee14SStefano Babic #endif
666