xref: /rk3399_rockchip-uboot/drivers/mmc/fsl_esdhc.c (revision 030955c2cad511e678b3804c7de650db6920de4e)
150586ef2SAndy Fleming /*
2cc4d1226SKumar Gala  * Copyright 2007,2010 Freescale Semiconductor, Inc
350586ef2SAndy Fleming  * Andy Fleming
450586ef2SAndy Fleming  *
550586ef2SAndy Fleming  * Based vaguely on the pxa mmc code:
650586ef2SAndy Fleming  * (C) Copyright 2003
750586ef2SAndy Fleming  * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
850586ef2SAndy Fleming  *
950586ef2SAndy Fleming  * See file CREDITS for list of people who contributed to this
1050586ef2SAndy Fleming  * project.
1150586ef2SAndy Fleming  *
1250586ef2SAndy Fleming  * This program is free software; you can redistribute it and/or
1350586ef2SAndy Fleming  * modify it under the terms of the GNU General Public License as
1450586ef2SAndy Fleming  * published by the Free Software Foundation; either version 2 of
1550586ef2SAndy Fleming  * the License, or (at your option) any later version.
1650586ef2SAndy Fleming  *
1750586ef2SAndy Fleming  * This program is distributed in the hope that it will be useful,
1850586ef2SAndy Fleming  * but WITHOUT ANY WARRANTY; without even the implied warranty of
1950586ef2SAndy Fleming  * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE.  See the
2050586ef2SAndy Fleming  * GNU General Public License for more details.
2150586ef2SAndy Fleming  *
2250586ef2SAndy Fleming  * You should have received a copy of the GNU General Public License
2350586ef2SAndy Fleming  * along with this program; if not, write to the Free Software
2450586ef2SAndy Fleming  * Foundation, Inc., 59 Temple Place, Suite 330, Boston,
2550586ef2SAndy Fleming  * MA 02111-1307 USA
2650586ef2SAndy Fleming  */
2750586ef2SAndy Fleming 
2850586ef2SAndy Fleming #include <config.h>
2950586ef2SAndy Fleming #include <common.h>
3050586ef2SAndy Fleming #include <command.h>
31b33433a6SAnton Vorontsov #include <hwconfig.h>
3250586ef2SAndy Fleming #include <mmc.h>
3350586ef2SAndy Fleming #include <part.h>
3450586ef2SAndy Fleming #include <malloc.h>
3550586ef2SAndy Fleming #include <mmc.h>
3650586ef2SAndy Fleming #include <fsl_esdhc.h>
37b33433a6SAnton Vorontsov #include <fdt_support.h>
3850586ef2SAndy Fleming #include <asm/io.h>
3950586ef2SAndy Fleming 
4050586ef2SAndy Fleming DECLARE_GLOBAL_DATA_PTR;
4150586ef2SAndy Fleming 
4250586ef2SAndy Fleming struct fsl_esdhc {
4350586ef2SAndy Fleming 	uint	dsaddr;
4450586ef2SAndy Fleming 	uint	blkattr;
4550586ef2SAndy Fleming 	uint	cmdarg;
4650586ef2SAndy Fleming 	uint	xfertyp;
4750586ef2SAndy Fleming 	uint	cmdrsp0;
4850586ef2SAndy Fleming 	uint	cmdrsp1;
4950586ef2SAndy Fleming 	uint	cmdrsp2;
5050586ef2SAndy Fleming 	uint	cmdrsp3;
5150586ef2SAndy Fleming 	uint	datport;
5250586ef2SAndy Fleming 	uint	prsstat;
5350586ef2SAndy Fleming 	uint	proctl;
5450586ef2SAndy Fleming 	uint	sysctl;
5550586ef2SAndy Fleming 	uint	irqstat;
5650586ef2SAndy Fleming 	uint	irqstaten;
5750586ef2SAndy Fleming 	uint	irqsigen;
5850586ef2SAndy Fleming 	uint	autoc12err;
5950586ef2SAndy Fleming 	uint	hostcapblt;
6050586ef2SAndy Fleming 	uint	wml;
6150586ef2SAndy Fleming 	char	reserved1[8];
6250586ef2SAndy Fleming 	uint	fevt;
6350586ef2SAndy Fleming 	char	reserved2[168];
6450586ef2SAndy Fleming 	uint	hostver;
6550586ef2SAndy Fleming 	char	reserved3[780];
6650586ef2SAndy Fleming 	uint	scr;
6750586ef2SAndy Fleming };
6850586ef2SAndy Fleming 
6950586ef2SAndy Fleming /* Return the XFERTYP flags for a given command and data packet */
7050586ef2SAndy Fleming uint esdhc_xfertyp(struct mmc_cmd *cmd, struct mmc_data *data)
7150586ef2SAndy Fleming {
7250586ef2SAndy Fleming 	uint xfertyp = 0;
7350586ef2SAndy Fleming 
7450586ef2SAndy Fleming 	if (data) {
7577c1458dSDipen Dudhat 		xfertyp |= XFERTYP_DPSEL;
7677c1458dSDipen Dudhat #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
7777c1458dSDipen Dudhat 		xfertyp |= XFERTYP_DMAEN;
7877c1458dSDipen Dudhat #endif
7950586ef2SAndy Fleming 		if (data->blocks > 1) {
8050586ef2SAndy Fleming 			xfertyp |= XFERTYP_MSBSEL;
8150586ef2SAndy Fleming 			xfertyp |= XFERTYP_BCEN;
8250586ef2SAndy Fleming 		}
8350586ef2SAndy Fleming 
8450586ef2SAndy Fleming 		if (data->flags & MMC_DATA_READ)
8550586ef2SAndy Fleming 			xfertyp |= XFERTYP_DTDSEL;
8650586ef2SAndy Fleming 	}
8750586ef2SAndy Fleming 
8850586ef2SAndy Fleming 	if (cmd->resp_type & MMC_RSP_CRC)
8950586ef2SAndy Fleming 		xfertyp |= XFERTYP_CCCEN;
9050586ef2SAndy Fleming 	if (cmd->resp_type & MMC_RSP_OPCODE)
9150586ef2SAndy Fleming 		xfertyp |= XFERTYP_CICEN;
9250586ef2SAndy Fleming 	if (cmd->resp_type & MMC_RSP_136)
9350586ef2SAndy Fleming 		xfertyp |= XFERTYP_RSPTYP_136;
9450586ef2SAndy Fleming 	else if (cmd->resp_type & MMC_RSP_BUSY)
9550586ef2SAndy Fleming 		xfertyp |= XFERTYP_RSPTYP_48_BUSY;
9650586ef2SAndy Fleming 	else if (cmd->resp_type & MMC_RSP_PRESENT)
9750586ef2SAndy Fleming 		xfertyp |= XFERTYP_RSPTYP_48;
9850586ef2SAndy Fleming 
9950586ef2SAndy Fleming 	return XFERTYP_CMD(cmd->cmdidx) | xfertyp;
10050586ef2SAndy Fleming }
10150586ef2SAndy Fleming 
10277c1458dSDipen Dudhat #ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
10377c1458dSDipen Dudhat /*
10477c1458dSDipen Dudhat  * PIO Read/Write Mode reduce the performace as DMA is not used in this mode.
10577c1458dSDipen Dudhat  */
1067b43db92SWolfgang Denk static void
10777c1458dSDipen Dudhat esdhc_pio_read_write(struct mmc *mmc, struct mmc_data *data)
10877c1458dSDipen Dudhat {
10977c1458dSDipen Dudhat 	struct fsl_esdhc *regs = mmc->priv;
11077c1458dSDipen Dudhat 	uint blocks;
11177c1458dSDipen Dudhat 	char *buffer;
11277c1458dSDipen Dudhat 	uint databuf;
11377c1458dSDipen Dudhat 	uint size;
11477c1458dSDipen Dudhat 	uint irqstat;
11577c1458dSDipen Dudhat 	uint timeout;
11677c1458dSDipen Dudhat 
11777c1458dSDipen Dudhat 	if (data->flags & MMC_DATA_READ) {
11877c1458dSDipen Dudhat 		blocks = data->blocks;
11977c1458dSDipen Dudhat 		buffer = data->dest;
12077c1458dSDipen Dudhat 		while (blocks) {
12177c1458dSDipen Dudhat 			timeout = PIO_TIMEOUT;
12277c1458dSDipen Dudhat 			size = data->blocksize;
12377c1458dSDipen Dudhat 			irqstat = esdhc_read32(&regs->irqstat);
12477c1458dSDipen Dudhat 			while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BREN)
12577c1458dSDipen Dudhat 				&& --timeout);
12677c1458dSDipen Dudhat 			if (timeout <= 0) {
12777c1458dSDipen Dudhat 				printf("\nData Read Failed in PIO Mode.");
1287b43db92SWolfgang Denk 				return;
12977c1458dSDipen Dudhat 			}
13077c1458dSDipen Dudhat 			while (size && (!(irqstat & IRQSTAT_TC))) {
13177c1458dSDipen Dudhat 				udelay(100); /* Wait before last byte transfer complete */
13277c1458dSDipen Dudhat 				irqstat = esdhc_read32(&regs->irqstat);
13377c1458dSDipen Dudhat 				databuf = in_le32(&regs->datport);
13477c1458dSDipen Dudhat 				*((uint *)buffer) = databuf;
13577c1458dSDipen Dudhat 				buffer += 4;
13677c1458dSDipen Dudhat 				size -= 4;
13777c1458dSDipen Dudhat 			}
13877c1458dSDipen Dudhat 			blocks--;
13977c1458dSDipen Dudhat 		}
14077c1458dSDipen Dudhat 	} else {
14177c1458dSDipen Dudhat 		blocks = data->blocks;
1427b43db92SWolfgang Denk 		buffer = (char *)data->src;
14377c1458dSDipen Dudhat 		while (blocks) {
14477c1458dSDipen Dudhat 			timeout = PIO_TIMEOUT;
14577c1458dSDipen Dudhat 			size = data->blocksize;
14677c1458dSDipen Dudhat 			irqstat = esdhc_read32(&regs->irqstat);
14777c1458dSDipen Dudhat 			while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_BWEN)
14877c1458dSDipen Dudhat 				&& --timeout);
14977c1458dSDipen Dudhat 			if (timeout <= 0) {
15077c1458dSDipen Dudhat 				printf("\nData Write Failed in PIO Mode.");
1517b43db92SWolfgang Denk 				return;
15277c1458dSDipen Dudhat 			}
15377c1458dSDipen Dudhat 			while (size && (!(irqstat & IRQSTAT_TC))) {
15477c1458dSDipen Dudhat 				udelay(100); /* Wait before last byte transfer complete */
15577c1458dSDipen Dudhat 				databuf = *((uint *)buffer);
15677c1458dSDipen Dudhat 				buffer += 4;
15777c1458dSDipen Dudhat 				size -= 4;
15877c1458dSDipen Dudhat 				irqstat = esdhc_read32(&regs->irqstat);
15977c1458dSDipen Dudhat 				out_le32(&regs->datport, databuf);
16077c1458dSDipen Dudhat 			}
16177c1458dSDipen Dudhat 			blocks--;
16277c1458dSDipen Dudhat 		}
16377c1458dSDipen Dudhat 	}
16477c1458dSDipen Dudhat }
16577c1458dSDipen Dudhat #endif
16677c1458dSDipen Dudhat 
16750586ef2SAndy Fleming static int esdhc_setup_data(struct mmc *mmc, struct mmc_data *data)
16850586ef2SAndy Fleming {
16950586ef2SAndy Fleming 	int timeout;
170c67bee14SStefano Babic 	struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
171c67bee14SStefano Babic 	struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
1727b43db92SWolfgang Denk #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
1737b43db92SWolfgang Denk 	uint wml_value;
17450586ef2SAndy Fleming 
17550586ef2SAndy Fleming 	wml_value = data->blocksize/4;
17650586ef2SAndy Fleming 
17750586ef2SAndy Fleming 	if (data->flags & MMC_DATA_READ) {
17850586ef2SAndy Fleming 		if (wml_value > 0x10)
17950586ef2SAndy Fleming 			wml_value = 0x10;
18050586ef2SAndy Fleming 
181ab467c51SRoy Zang 		esdhc_clrsetbits32(&regs->wml, WML_RD_WML_MASK, wml_value);
182c67bee14SStefano Babic 		esdhc_write32(&regs->dsaddr, (u32)data->dest);
18350586ef2SAndy Fleming 	} else {
18450586ef2SAndy Fleming 		if (wml_value > 0x80)
18550586ef2SAndy Fleming 			wml_value = 0x80;
186c67bee14SStefano Babic 		if ((esdhc_read32(&regs->prsstat) & PRSSTAT_WPSPL) == 0) {
18750586ef2SAndy Fleming 			printf("\nThe SD card is locked. Can not write to a locked card.\n\n");
18850586ef2SAndy Fleming 			return TIMEOUT;
18950586ef2SAndy Fleming 		}
190ab467c51SRoy Zang 
191ab467c51SRoy Zang 		esdhc_clrsetbits32(&regs->wml, WML_WR_WML_MASK,
192ab467c51SRoy Zang 					wml_value << 16);
193c67bee14SStefano Babic 		esdhc_write32(&regs->dsaddr, (u32)data->src);
19450586ef2SAndy Fleming 	}
1957b43db92SWolfgang Denk #else	/* CONFIG_SYS_FSL_ESDHC_USE_PIO */
1967b43db92SWolfgang Denk 	if (!(data->flags & MMC_DATA_READ)) {
1977b43db92SWolfgang Denk 		if ((esdhc_read32(&regs->prsstat) & PRSSTAT_WPSPL) == 0) {
1987b43db92SWolfgang Denk 			printf("\nThe SD card is locked. "
1997b43db92SWolfgang Denk 				"Can not write to a locked card.\n\n");
2007b43db92SWolfgang Denk 			return TIMEOUT;
2017b43db92SWolfgang Denk 		}
2027b43db92SWolfgang Denk 		esdhc_write32(&regs->dsaddr, (u32)data->src);
2037b43db92SWolfgang Denk 	} else
2047b43db92SWolfgang Denk 		esdhc_write32(&regs->dsaddr, (u32)data->dest);
2057b43db92SWolfgang Denk #endif	/* CONFIG_SYS_FSL_ESDHC_USE_PIO */
20650586ef2SAndy Fleming 
207c67bee14SStefano Babic 	esdhc_write32(&regs->blkattr, data->blocks << 16 | data->blocksize);
20850586ef2SAndy Fleming 
20950586ef2SAndy Fleming 	/* Calculate the timeout period for data transactions */
210c67bee14SStefano Babic 	timeout = fls(mmc->tran_speed/10) - 1;
21150586ef2SAndy Fleming 	timeout -= 13;
21250586ef2SAndy Fleming 
21350586ef2SAndy Fleming 	if (timeout > 14)
21450586ef2SAndy Fleming 		timeout = 14;
21550586ef2SAndy Fleming 
21650586ef2SAndy Fleming 	if (timeout < 0)
21750586ef2SAndy Fleming 		timeout = 0;
21850586ef2SAndy Fleming 
219c67bee14SStefano Babic 	esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, timeout << 16);
22050586ef2SAndy Fleming 
22150586ef2SAndy Fleming 	return 0;
22250586ef2SAndy Fleming }
22350586ef2SAndy Fleming 
22450586ef2SAndy Fleming 
22550586ef2SAndy Fleming /*
22650586ef2SAndy Fleming  * Sends a command out on the bus.  Takes the mmc pointer,
22750586ef2SAndy Fleming  * a command pointer, and an optional data pointer.
22850586ef2SAndy Fleming  */
22950586ef2SAndy Fleming static int
23050586ef2SAndy Fleming esdhc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, struct mmc_data *data)
23150586ef2SAndy Fleming {
23250586ef2SAndy Fleming 	uint	xfertyp;
23350586ef2SAndy Fleming 	uint	irqstat;
234c67bee14SStefano Babic 	struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
235c67bee14SStefano Babic 	volatile struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
23650586ef2SAndy Fleming 
237c67bee14SStefano Babic 	esdhc_write32(&regs->irqstat, -1);
23850586ef2SAndy Fleming 
23950586ef2SAndy Fleming 	sync();
24050586ef2SAndy Fleming 
24150586ef2SAndy Fleming 	/* Wait for the bus to be idle */
242c67bee14SStefano Babic 	while ((esdhc_read32(&regs->prsstat) & PRSSTAT_CICHB) ||
243c67bee14SStefano Babic 			(esdhc_read32(&regs->prsstat) & PRSSTAT_CIDHB))
244c67bee14SStefano Babic 		;
24550586ef2SAndy Fleming 
246c67bee14SStefano Babic 	while (esdhc_read32(&regs->prsstat) & PRSSTAT_DLA)
247c67bee14SStefano Babic 		;
24850586ef2SAndy Fleming 
24950586ef2SAndy Fleming 	/* Wait at least 8 SD clock cycles before the next command */
25050586ef2SAndy Fleming 	/*
25150586ef2SAndy Fleming 	 * Note: This is way more than 8 cycles, but 1ms seems to
25250586ef2SAndy Fleming 	 * resolve timing issues with some cards
25350586ef2SAndy Fleming 	 */
25450586ef2SAndy Fleming 	udelay(1000);
25550586ef2SAndy Fleming 
25650586ef2SAndy Fleming 	/* Set up for a data transfer if we have one */
25750586ef2SAndy Fleming 	if (data) {
25850586ef2SAndy Fleming 		int err;
25950586ef2SAndy Fleming 
26050586ef2SAndy Fleming 		err = esdhc_setup_data(mmc, data);
26150586ef2SAndy Fleming 		if(err)
26250586ef2SAndy Fleming 			return err;
26350586ef2SAndy Fleming 	}
26450586ef2SAndy Fleming 
26550586ef2SAndy Fleming 	/* Figure out the transfer arguments */
26650586ef2SAndy Fleming 	xfertyp = esdhc_xfertyp(cmd, data);
26750586ef2SAndy Fleming 
26850586ef2SAndy Fleming 	/* Send the command */
269c67bee14SStefano Babic 	esdhc_write32(&regs->cmdarg, cmd->cmdarg);
270c67bee14SStefano Babic 	esdhc_write32(&regs->xfertyp, xfertyp);
27150586ef2SAndy Fleming 
27250586ef2SAndy Fleming 	/* Wait for the command to complete */
273c67bee14SStefano Babic 	while (!(esdhc_read32(&regs->irqstat) & IRQSTAT_CC))
274c67bee14SStefano Babic 		;
27550586ef2SAndy Fleming 
276c67bee14SStefano Babic 	irqstat = esdhc_read32(&regs->irqstat);
277c67bee14SStefano Babic 	esdhc_write32(&regs->irqstat, irqstat);
27850586ef2SAndy Fleming 
27950586ef2SAndy Fleming 	if (irqstat & CMD_ERR)
28050586ef2SAndy Fleming 		return COMM_ERR;
28150586ef2SAndy Fleming 
28250586ef2SAndy Fleming 	if (irqstat & IRQSTAT_CTOE)
28350586ef2SAndy Fleming 		return TIMEOUT;
28450586ef2SAndy Fleming 
28550586ef2SAndy Fleming 	/* Copy the response to the response buffer */
28650586ef2SAndy Fleming 	if (cmd->resp_type & MMC_RSP_136) {
28750586ef2SAndy Fleming 		u32 cmdrsp3, cmdrsp2, cmdrsp1, cmdrsp0;
28850586ef2SAndy Fleming 
289c67bee14SStefano Babic 		cmdrsp3 = esdhc_read32(&regs->cmdrsp3);
290c67bee14SStefano Babic 		cmdrsp2 = esdhc_read32(&regs->cmdrsp2);
291c67bee14SStefano Babic 		cmdrsp1 = esdhc_read32(&regs->cmdrsp1);
292c67bee14SStefano Babic 		cmdrsp0 = esdhc_read32(&regs->cmdrsp0);
293998be3ddSRabin Vincent 		cmd->response[0] = (cmdrsp3 << 8) | (cmdrsp2 >> 24);
294998be3ddSRabin Vincent 		cmd->response[1] = (cmdrsp2 << 8) | (cmdrsp1 >> 24);
295998be3ddSRabin Vincent 		cmd->response[2] = (cmdrsp1 << 8) | (cmdrsp0 >> 24);
296998be3ddSRabin Vincent 		cmd->response[3] = (cmdrsp0 << 8);
29750586ef2SAndy Fleming 	} else
298c67bee14SStefano Babic 		cmd->response[0] = esdhc_read32(&regs->cmdrsp0);
29950586ef2SAndy Fleming 
30050586ef2SAndy Fleming 	/* Wait until all of the blocks are transferred */
30150586ef2SAndy Fleming 	if (data) {
30277c1458dSDipen Dudhat #ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
30377c1458dSDipen Dudhat 		esdhc_pio_read_write(mmc, data);
30477c1458dSDipen Dudhat #else
30550586ef2SAndy Fleming 		do {
306c67bee14SStefano Babic 			irqstat = esdhc_read32(&regs->irqstat);
30750586ef2SAndy Fleming 
30850586ef2SAndy Fleming 			if (irqstat & DATA_ERR)
30950586ef2SAndy Fleming 				return COMM_ERR;
31050586ef2SAndy Fleming 
31150586ef2SAndy Fleming 			if (irqstat & IRQSTAT_DTOE)
31250586ef2SAndy Fleming 				return TIMEOUT;
31350586ef2SAndy Fleming 		} while (!(irqstat & IRQSTAT_TC) &&
314c67bee14SStefano Babic 				(esdhc_read32(&regs->prsstat) & PRSSTAT_DLA));
31577c1458dSDipen Dudhat #endif
31650586ef2SAndy Fleming 	}
31750586ef2SAndy Fleming 
318c67bee14SStefano Babic 	esdhc_write32(&regs->irqstat, -1);
31950586ef2SAndy Fleming 
32050586ef2SAndy Fleming 	return 0;
32150586ef2SAndy Fleming }
32250586ef2SAndy Fleming 
32350586ef2SAndy Fleming void set_sysctl(struct mmc *mmc, uint clock)
32450586ef2SAndy Fleming {
32550586ef2SAndy Fleming 	int sdhc_clk = gd->sdhc_clk;
32650586ef2SAndy Fleming 	int div, pre_div;
327c67bee14SStefano Babic 	struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
328c67bee14SStefano Babic 	volatile struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
32950586ef2SAndy Fleming 	uint clk;
33050586ef2SAndy Fleming 
331c67bee14SStefano Babic 	if (clock < mmc->f_min)
332c67bee14SStefano Babic 		clock = mmc->f_min;
333c67bee14SStefano Babic 
33450586ef2SAndy Fleming 	if (sdhc_clk / 16 > clock) {
33550586ef2SAndy Fleming 		for (pre_div = 2; pre_div < 256; pre_div *= 2)
33650586ef2SAndy Fleming 			if ((sdhc_clk / pre_div) <= (clock * 16))
33750586ef2SAndy Fleming 				break;
33850586ef2SAndy Fleming 	} else
33950586ef2SAndy Fleming 		pre_div = 2;
34050586ef2SAndy Fleming 
34150586ef2SAndy Fleming 	for (div = 1; div <= 16; div++)
34250586ef2SAndy Fleming 		if ((sdhc_clk / (div * pre_div)) <= clock)
34350586ef2SAndy Fleming 			break;
34450586ef2SAndy Fleming 
34550586ef2SAndy Fleming 	pre_div >>= 1;
34650586ef2SAndy Fleming 	div -= 1;
34750586ef2SAndy Fleming 
34850586ef2SAndy Fleming 	clk = (pre_div << 8) | (div << 4);
34950586ef2SAndy Fleming 
350c67bee14SStefano Babic 	esdhc_clrbits32(&regs->sysctl, SYSCTL_CKEN);
351c67bee14SStefano Babic 
352c67bee14SStefano Babic 	esdhc_clrsetbits32(&regs->sysctl, SYSCTL_CLOCK_MASK, clk);
35350586ef2SAndy Fleming 
35450586ef2SAndy Fleming 	udelay(10000);
35550586ef2SAndy Fleming 
356cc4d1226SKumar Gala 	clk = SYSCTL_PEREN | SYSCTL_CKEN;
357c67bee14SStefano Babic 
358c67bee14SStefano Babic 	esdhc_setbits32(&regs->sysctl, clk);
35950586ef2SAndy Fleming }
36050586ef2SAndy Fleming 
36150586ef2SAndy Fleming static void esdhc_set_ios(struct mmc *mmc)
36250586ef2SAndy Fleming {
363c67bee14SStefano Babic 	struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
364c67bee14SStefano Babic 	struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
36550586ef2SAndy Fleming 
36650586ef2SAndy Fleming 	/* Set the clock speed */
36750586ef2SAndy Fleming 	set_sysctl(mmc, mmc->clock);
36850586ef2SAndy Fleming 
36950586ef2SAndy Fleming 	/* Set the bus width */
370c67bee14SStefano Babic 	esdhc_clrbits32(&regs->proctl, PROCTL_DTW_4 | PROCTL_DTW_8);
37150586ef2SAndy Fleming 
37250586ef2SAndy Fleming 	if (mmc->bus_width == 4)
373c67bee14SStefano Babic 		esdhc_setbits32(&regs->proctl, PROCTL_DTW_4);
37450586ef2SAndy Fleming 	else if (mmc->bus_width == 8)
375c67bee14SStefano Babic 		esdhc_setbits32(&regs->proctl, PROCTL_DTW_8);
376c67bee14SStefano Babic 
37750586ef2SAndy Fleming }
37850586ef2SAndy Fleming 
37950586ef2SAndy Fleming static int esdhc_init(struct mmc *mmc)
38050586ef2SAndy Fleming {
381c67bee14SStefano Babic 	struct fsl_esdhc_cfg *cfg = (struct fsl_esdhc_cfg *)mmc->priv;
382c67bee14SStefano Babic 	struct fsl_esdhc *regs = (struct fsl_esdhc *)cfg->esdhc_base;
38350586ef2SAndy Fleming 	int timeout = 1000;
384c67bee14SStefano Babic 	int ret = 0;
385c67bee14SStefano Babic 	u8 card_absent;
38650586ef2SAndy Fleming 
387c67bee14SStefano Babic 	/* Reset the entire host controller */
388c67bee14SStefano Babic 	esdhc_write32(&regs->sysctl, SYSCTL_RSTA);
389c67bee14SStefano Babic 
390c67bee14SStefano Babic 	/* Wait until the controller is available */
391c67bee14SStefano Babic 	while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTA) && --timeout)
392c67bee14SStefano Babic 		udelay(1000);
393c67bee14SStefano Babic 
3942c1764efSP.V.Suresh 	/* Enable cache snooping */
3952c1764efSP.V.Suresh 	if (cfg && !cfg->no_snoop)
3962c1764efSP.V.Suresh 		esdhc_write32(&regs->scr, 0x00000040);
3972c1764efSP.V.Suresh 
398c67bee14SStefano Babic 	esdhc_write32(&regs->sysctl, SYSCTL_HCKEN | SYSCTL_IPGEN);
39950586ef2SAndy Fleming 
40050586ef2SAndy Fleming 	/* Set the initial clock speed */
4014a6ee172SJerry Huang 	mmc_set_clock(mmc, 400000);
40250586ef2SAndy Fleming 
40350586ef2SAndy Fleming 	/* Disable the BRR and BWR bits in IRQSTAT */
404c67bee14SStefano Babic 	esdhc_clrbits32(&regs->irqstaten, IRQSTATEN_BRR | IRQSTATEN_BWR);
40550586ef2SAndy Fleming 
40650586ef2SAndy Fleming 	/* Put the PROCTL reg back to the default */
407c67bee14SStefano Babic 	esdhc_write32(&regs->proctl, PROCTL_INIT);
40850586ef2SAndy Fleming 
409c67bee14SStefano Babic 	/* Set timout to the maximum value */
410c67bee14SStefano Babic 	esdhc_clrsetbits32(&regs->sysctl, SYSCTL_TIMEOUT_MASK, 14 << 16);
411c67bee14SStefano Babic 
412c67bee14SStefano Babic 	/* Check if there is a callback for detecting the card */
413c67bee14SStefano Babic 	if (board_mmc_getcd(&card_absent, mmc)) {
414c67bee14SStefano Babic 		timeout = 1000;
415c67bee14SStefano Babic 		while (!(esdhc_read32(&regs->prsstat) & PRSSTAT_CINS) &&
416c67bee14SStefano Babic 				--timeout)
41750586ef2SAndy Fleming 			udelay(1000);
41850586ef2SAndy Fleming 
41950586ef2SAndy Fleming 		if (timeout <= 0)
420c67bee14SStefano Babic 			ret = NO_CARD_ERR;
421c67bee14SStefano Babic 	} else {
422c67bee14SStefano Babic 		if (card_absent)
423c67bee14SStefano Babic 			ret = NO_CARD_ERR;
42450586ef2SAndy Fleming 	}
42550586ef2SAndy Fleming 
426c67bee14SStefano Babic 	return ret;
427c67bee14SStefano Babic }
428c67bee14SStefano Babic 
42948bb3bb5SJerry Huang static void esdhc_reset(struct fsl_esdhc *regs)
43048bb3bb5SJerry Huang {
43148bb3bb5SJerry Huang 	unsigned long timeout = 100; /* wait max 100 ms */
43248bb3bb5SJerry Huang 
43348bb3bb5SJerry Huang 	/* reset the controller */
43448bb3bb5SJerry Huang 	esdhc_write32(&regs->sysctl, SYSCTL_RSTA);
43548bb3bb5SJerry Huang 
43648bb3bb5SJerry Huang 	/* hardware clears the bit when it is done */
43748bb3bb5SJerry Huang 	while ((esdhc_read32(&regs->sysctl) & SYSCTL_RSTA) && --timeout)
43848bb3bb5SJerry Huang 		udelay(1000);
43948bb3bb5SJerry Huang 	if (!timeout)
44048bb3bb5SJerry Huang 		printf("MMC/SD: Reset never completed.\n");
44148bb3bb5SJerry Huang }
44248bb3bb5SJerry Huang 
443c67bee14SStefano Babic int fsl_esdhc_initialize(bd_t *bis, struct fsl_esdhc_cfg *cfg)
44450586ef2SAndy Fleming {
445c67bee14SStefano Babic 	struct fsl_esdhc *regs;
44650586ef2SAndy Fleming 	struct mmc *mmc;
447*030955c2SLi Yang 	u32 caps, voltage_caps;
44850586ef2SAndy Fleming 
449c67bee14SStefano Babic 	if (!cfg)
450c67bee14SStefano Babic 		return -1;
451c67bee14SStefano Babic 
45250586ef2SAndy Fleming 	mmc = malloc(sizeof(struct mmc));
45350586ef2SAndy Fleming 
45450586ef2SAndy Fleming 	sprintf(mmc->name, "FSL_ESDHC");
455c67bee14SStefano Babic 	regs = (struct fsl_esdhc *)cfg->esdhc_base;
456c67bee14SStefano Babic 
45748bb3bb5SJerry Huang 	/* First reset the eSDHC controller */
45848bb3bb5SJerry Huang 	esdhc_reset(regs);
45948bb3bb5SJerry Huang 
460c67bee14SStefano Babic 	mmc->priv = cfg;
46150586ef2SAndy Fleming 	mmc->send_cmd = esdhc_send_cmd;
46250586ef2SAndy Fleming 	mmc->set_ios = esdhc_set_ios;
46350586ef2SAndy Fleming 	mmc->init = esdhc_init;
46450586ef2SAndy Fleming 
465*030955c2SLi Yang 	voltage_caps = 0;
46650586ef2SAndy Fleming 	caps = regs->hostcapblt;
46750586ef2SAndy Fleming 	if (caps & ESDHC_HOSTCAPBLT_VS18)
468*030955c2SLi Yang 		voltage_caps |= MMC_VDD_165_195;
46950586ef2SAndy Fleming 	if (caps & ESDHC_HOSTCAPBLT_VS30)
470*030955c2SLi Yang 		voltage_caps |= MMC_VDD_29_30 | MMC_VDD_30_31;
47150586ef2SAndy Fleming 	if (caps & ESDHC_HOSTCAPBLT_VS33)
472*030955c2SLi Yang 		voltage_caps |= MMC_VDD_32_33 | MMC_VDD_33_34;
473*030955c2SLi Yang 
474*030955c2SLi Yang #ifdef CONFIG_SYS_SD_VOLTAGE
475*030955c2SLi Yang 	mmc->voltages = CONFIG_SYS_SD_VOLTAGE;
476*030955c2SLi Yang #else
477*030955c2SLi Yang 	mmc->voltages = MMC_VDD_32_33 | MMC_VDD_33_34;
478*030955c2SLi Yang #endif
479*030955c2SLi Yang 	if ((mmc->voltages & voltage_caps) == 0) {
480*030955c2SLi Yang 		printf("voltage not supported by controller\n");
481*030955c2SLi Yang 		return -1;
482*030955c2SLi Yang 	}
48350586ef2SAndy Fleming 
48450586ef2SAndy Fleming 	mmc->host_caps = MMC_MODE_4BIT | MMC_MODE_8BIT;
48550586ef2SAndy Fleming 
48650586ef2SAndy Fleming 	if (caps & ESDHC_HOSTCAPBLT_HSS)
48750586ef2SAndy Fleming 		mmc->host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS;
48850586ef2SAndy Fleming 
48950586ef2SAndy Fleming 	mmc->f_min = 400000;
49063786d29SJerry Huang 	mmc->f_max = MIN(gd->sdhc_clk, 52000000);
49150586ef2SAndy Fleming 
49250586ef2SAndy Fleming 	mmc_register(mmc);
49350586ef2SAndy Fleming 
49450586ef2SAndy Fleming 	return 0;
49550586ef2SAndy Fleming }
49650586ef2SAndy Fleming 
49750586ef2SAndy Fleming int fsl_esdhc_mmc_init(bd_t *bis)
49850586ef2SAndy Fleming {
499c67bee14SStefano Babic 	struct fsl_esdhc_cfg *cfg;
500c67bee14SStefano Babic 
501c67bee14SStefano Babic 	cfg = malloc(sizeof(struct fsl_esdhc_cfg));
502c67bee14SStefano Babic 	memset(cfg, 0, sizeof(struct fsl_esdhc_cfg));
503c67bee14SStefano Babic 	cfg->esdhc_base = CONFIG_SYS_FSL_ESDHC_ADDR;
504c67bee14SStefano Babic 	return fsl_esdhc_initialize(bis, cfg);
50550586ef2SAndy Fleming }
506b33433a6SAnton Vorontsov 
507c67bee14SStefano Babic #ifdef CONFIG_OF_LIBFDT
508b33433a6SAnton Vorontsov void fdt_fixup_esdhc(void *blob, bd_t *bd)
509b33433a6SAnton Vorontsov {
510b33433a6SAnton Vorontsov 	const char *compat = "fsl,esdhc";
511b33433a6SAnton Vorontsov 	const char *status = "okay";
512b33433a6SAnton Vorontsov 
513b33433a6SAnton Vorontsov 	if (!hwconfig("esdhc")) {
514b33433a6SAnton Vorontsov 		status = "disabled";
515b33433a6SAnton Vorontsov 		goto out;
516b33433a6SAnton Vorontsov 	}
517b33433a6SAnton Vorontsov 
518b33433a6SAnton Vorontsov 	do_fixup_by_compat_u32(blob, compat, "clock-frequency",
519b33433a6SAnton Vorontsov 			       gd->sdhc_clk, 1);
520b33433a6SAnton Vorontsov out:
521b33433a6SAnton Vorontsov 	do_fixup_by_compat(blob, compat, "status", status,
522b33433a6SAnton Vorontsov 			   strlen(status) + 1, 1);
523b33433a6SAnton Vorontsov }
524c67bee14SStefano Babic #endif
525