150586ef2SAndy Fleming /*
2d621da00SJerry Huang * Copyright 2007, 2010-2011 Freescale Semiconductor, Inc
350586ef2SAndy Fleming * Andy Fleming
450586ef2SAndy Fleming *
550586ef2SAndy Fleming * Based vaguely on the pxa mmc code:
650586ef2SAndy Fleming * (C) Copyright 2003
750586ef2SAndy Fleming * Kyle Harris, Nexus Technologies, Inc. kharris@nexus-tech.net
850586ef2SAndy Fleming *
91a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+
1050586ef2SAndy Fleming */
1150586ef2SAndy Fleming
1250586ef2SAndy Fleming #include <config.h>
1350586ef2SAndy Fleming #include <common.h>
1450586ef2SAndy Fleming #include <command.h>
15915ffa52SJaehoon Chung #include <errno.h>
16b33433a6SAnton Vorontsov #include <hwconfig.h>
1750586ef2SAndy Fleming #include <mmc.h>
1850586ef2SAndy Fleming #include <part.h>
194483b7ebSPeng Fan #include <power/regulator.h>
2050586ef2SAndy Fleming #include <malloc.h>
2150586ef2SAndy Fleming #include <fsl_esdhc.h>
22b33433a6SAnton Vorontsov #include <fdt_support.h>
2350586ef2SAndy Fleming #include <asm/io.h>
2496f0407bSPeng Fan #include <dm.h>
2596f0407bSPeng Fan #include <asm-generic/gpio.h>
2650586ef2SAndy Fleming
2750586ef2SAndy Fleming DECLARE_GLOBAL_DATA_PTR;
2850586ef2SAndy Fleming
29a3d6e386SYe.Li #define SDHCI_IRQ_EN_BITS (IRQSTATEN_CC | IRQSTATEN_TC | \
30a3d6e386SYe.Li IRQSTATEN_CINT | \
31a3d6e386SYe.Li IRQSTATEN_CTOE | IRQSTATEN_CCE | IRQSTATEN_CEBE | \
32a3d6e386SYe.Li IRQSTATEN_CIE | IRQSTATEN_DTOE | IRQSTATEN_DCE | \
33a3d6e386SYe.Li IRQSTATEN_DEBE | IRQSTATEN_BRR | IRQSTATEN_BWR | \
34a3d6e386SYe.Li IRQSTATEN_DINT)
35a3d6e386SYe.Li
3650586ef2SAndy Fleming struct fsl_esdhc {
37511948b2SHaijun.Zhang uint dsaddr; /* SDMA system address register */
38511948b2SHaijun.Zhang uint blkattr; /* Block attributes register */
39511948b2SHaijun.Zhang uint cmdarg; /* Command argument register */
40511948b2SHaijun.Zhang uint xfertyp; /* Transfer type register */
41511948b2SHaijun.Zhang uint cmdrsp0; /* Command response 0 register */
42511948b2SHaijun.Zhang uint cmdrsp1; /* Command response 1 register */
43511948b2SHaijun.Zhang uint cmdrsp2; /* Command response 2 register */
44511948b2SHaijun.Zhang uint cmdrsp3; /* Command response 3 register */
45511948b2SHaijun.Zhang uint datport; /* Buffer data port register */
46511948b2SHaijun.Zhang uint prsstat; /* Present state register */
47511948b2SHaijun.Zhang uint proctl; /* Protocol control register */
48511948b2SHaijun.Zhang uint sysctl; /* System Control Register */
49511948b2SHaijun.Zhang uint irqstat; /* Interrupt status register */
50511948b2SHaijun.Zhang uint irqstaten; /* Interrupt status enable register */
51511948b2SHaijun.Zhang uint irqsigen; /* Interrupt signal enable register */
52511948b2SHaijun.Zhang uint autoc12err; /* Auto CMD error status register */
53511948b2SHaijun.Zhang uint hostcapblt; /* Host controller capabilities register */
54511948b2SHaijun.Zhang uint wml; /* Watermark level register */
55511948b2SHaijun.Zhang uint mixctrl; /* For USDHC */
56511948b2SHaijun.Zhang char reserved1[4]; /* reserved */
57511948b2SHaijun.Zhang uint fevt; /* Force event register */
58511948b2SHaijun.Zhang uint admaes; /* ADMA error status register */
59511948b2SHaijun.Zhang uint adsaddr; /* ADMA system address register */
60f53225ccSPeng Fan char reserved2[4];
61f53225ccSPeng Fan uint dllctrl;
62f53225ccSPeng Fan uint dllstat;
63f53225ccSPeng Fan uint clktunectrlstatus;
64f53225ccSPeng Fan char reserved3[84];
65f53225ccSPeng Fan uint vendorspec;
66f53225ccSPeng Fan uint mmcboot;
67f53225ccSPeng Fan uint vendorspec2;
68f53225ccSPeng Fan char reserved4[48];
69511948b2SHaijun.Zhang uint hostver; /* Host controller version register */
70511948b2SHaijun.Zhang char reserved5[4]; /* reserved */
71f53225ccSPeng Fan uint dmaerraddr; /* DMA error address register */
72f022d36eSOtavio Salvador char reserved6[4]; /* reserved */
73f53225ccSPeng Fan uint dmaerrattr; /* DMA error attribute register */
74f53225ccSPeng Fan char reserved7[4]; /* reserved */
75511948b2SHaijun.Zhang uint hostcapblt2; /* Host controller capabilities register 2 */
76f53225ccSPeng Fan char reserved8[8]; /* reserved */
77511948b2SHaijun.Zhang uint tcr; /* Tuning control register */
78f53225ccSPeng Fan char reserved9[28]; /* reserved */
79511948b2SHaijun.Zhang uint sddirctl; /* SD direction control register */
80f53225ccSPeng Fan char reserved10[712];/* reserved */
81511948b2SHaijun.Zhang uint scr; /* eSDHC control register */
8250586ef2SAndy Fleming };
8350586ef2SAndy Fleming
84e88e1d9cSSimon Glass struct fsl_esdhc_plat {
85e88e1d9cSSimon Glass struct mmc_config cfg;
86e88e1d9cSSimon Glass struct mmc mmc;
87e88e1d9cSSimon Glass };
88e88e1d9cSSimon Glass
8996f0407bSPeng Fan /**
9096f0407bSPeng Fan * struct fsl_esdhc_priv
9196f0407bSPeng Fan *
9296f0407bSPeng Fan * @esdhc_regs: registers of the sdhc controller
9396f0407bSPeng Fan * @sdhc_clk: Current clk of the sdhc controller
9496f0407bSPeng Fan * @bus_width: bus width, 1bit, 4bit or 8bit
9596f0407bSPeng Fan * @cfg: mmc config
9696f0407bSPeng Fan * @mmc: mmc
9796f0407bSPeng Fan * Following is used when Driver Model is enabled for MMC
9896f0407bSPeng Fan * @dev: pointer for the device
9996f0407bSPeng Fan * @non_removable: 0: removable; 1: non-removable
1001483151eSPeng Fan * @wp_enable: 1: enable checking wp; 0: no check
10132a9179fSPeng Fan * @vs18_enable: 1: use 1.8V voltage; 0: use 3.3V
10296f0407bSPeng Fan * @cd_gpio: gpio for card detection
1031483151eSPeng Fan * @wp_gpio: gpio for write protection
10496f0407bSPeng Fan */
10596f0407bSPeng Fan struct fsl_esdhc_priv {
10696f0407bSPeng Fan struct fsl_esdhc *esdhc_regs;
10796f0407bSPeng Fan unsigned int sdhc_clk;
10896f0407bSPeng Fan unsigned int bus_width;
109653282b5SSimon Glass #if !CONFIG_IS_ENABLED(BLK)
11096f0407bSPeng Fan struct mmc *mmc;
111653282b5SSimon Glass #endif
11296f0407bSPeng Fan struct udevice *dev;
11396f0407bSPeng Fan int non_removable;
1141483151eSPeng Fan int wp_enable;
11532a9179fSPeng Fan int vs18_enable;
116fc8048a8SYangbo Lu #ifdef CONFIG_DM_GPIO
11796f0407bSPeng Fan struct gpio_desc cd_gpio;
1181483151eSPeng Fan struct gpio_desc wp_gpio;
119fc8048a8SYangbo Lu #endif
12096f0407bSPeng Fan };
12196f0407bSPeng Fan
12250586ef2SAndy Fleming /* Return the XFERTYP flags for a given command and data packet */
esdhc_xfertyp(struct mmc_cmd * cmd,struct mmc_data * data)123eafa90a1SKim Phillips static uint esdhc_xfertyp(struct mmc_cmd *cmd, struct mmc_data *data)
12450586ef2SAndy Fleming {
12550586ef2SAndy Fleming uint xfertyp = 0;
12650586ef2SAndy Fleming
12750586ef2SAndy Fleming if (data) {
12877c1458dSDipen Dudhat xfertyp |= XFERTYP_DPSEL;
12977c1458dSDipen Dudhat #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
13077c1458dSDipen Dudhat xfertyp |= XFERTYP_DMAEN;
13177c1458dSDipen Dudhat #endif
13250586ef2SAndy Fleming if (data->blocks > 1) {
13350586ef2SAndy Fleming xfertyp |= XFERTYP_MSBSEL;
13450586ef2SAndy Fleming xfertyp |= XFERTYP_BCEN;
135d621da00SJerry Huang #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
136d621da00SJerry Huang xfertyp |= XFERTYP_AC12EN;
137d621da00SJerry Huang #endif
13850586ef2SAndy Fleming }
13950586ef2SAndy Fleming
14050586ef2SAndy Fleming if (data->flags & MMC_DATA_READ)
14150586ef2SAndy Fleming xfertyp |= XFERTYP_DTDSEL;
14250586ef2SAndy Fleming }
14350586ef2SAndy Fleming
14450586ef2SAndy Fleming if (cmd->resp_type & MMC_RSP_CRC)
14550586ef2SAndy Fleming xfertyp |= XFERTYP_CCCEN;
14650586ef2SAndy Fleming if (cmd->resp_type & MMC_RSP_OPCODE)
14750586ef2SAndy Fleming xfertyp |= XFERTYP_CICEN;
14850586ef2SAndy Fleming if (cmd->resp_type & MMC_RSP_136)
14950586ef2SAndy Fleming xfertyp |= XFERTYP_RSPTYP_136;
15050586ef2SAndy Fleming else if (cmd->resp_type & MMC_RSP_BUSY)
15150586ef2SAndy Fleming xfertyp |= XFERTYP_RSPTYP_48_BUSY;
15250586ef2SAndy Fleming else if (cmd->resp_type & MMC_RSP_PRESENT)
15350586ef2SAndy Fleming xfertyp |= XFERTYP_RSPTYP_48;
15450586ef2SAndy Fleming
1554571de33SJason Liu if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
1564571de33SJason Liu xfertyp |= XFERTYP_CMDTYP_ABORT;
15725503443SYangbo Lu
15850586ef2SAndy Fleming return XFERTYP_CMD(cmd->cmdidx) | xfertyp;
15950586ef2SAndy Fleming }
16050586ef2SAndy Fleming
16177c1458dSDipen Dudhat #ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
16277c1458dSDipen Dudhat /*
16377c1458dSDipen Dudhat * PIO Read/Write Mode reduce the performace as DMA is not used in this mode.
16477c1458dSDipen Dudhat */
esdhc_pio_read_write(struct fsl_esdhc_priv * priv,struct mmc_data * data)16509b465fdSSimon Glass static void esdhc_pio_read_write(struct fsl_esdhc_priv *priv,
16609b465fdSSimon Glass struct mmc_data *data)
16777c1458dSDipen Dudhat {
16896f0407bSPeng Fan struct fsl_esdhc *regs = priv->esdhc_regs;
16977c1458dSDipen Dudhat uint blocks;
17077c1458dSDipen Dudhat char *buffer;
17177c1458dSDipen Dudhat uint databuf;
17277c1458dSDipen Dudhat uint size;
17377c1458dSDipen Dudhat uint irqstat;
17477c1458dSDipen Dudhat uint timeout;
17577c1458dSDipen Dudhat
17677c1458dSDipen Dudhat if (data->flags & MMC_DATA_READ) {
17777c1458dSDipen Dudhat blocks = data->blocks;
17877c1458dSDipen Dudhat buffer = data->dest;
17977c1458dSDipen Dudhat while (blocks) {
18077c1458dSDipen Dudhat timeout = PIO_TIMEOUT;
18177c1458dSDipen Dudhat size = data->blocksize;
18277c1458dSDipen Dudhat irqstat = esdhc_read32(®s->irqstat);
18377c1458dSDipen Dudhat while (!(esdhc_read32(®s->prsstat) & PRSSTAT_BREN)
18477c1458dSDipen Dudhat && --timeout);
18577c1458dSDipen Dudhat if (timeout <= 0) {
18677c1458dSDipen Dudhat printf("\nData Read Failed in PIO Mode.");
1877b43db92SWolfgang Denk return;
18877c1458dSDipen Dudhat }
18977c1458dSDipen Dudhat while (size && (!(irqstat & IRQSTAT_TC))) {
19077c1458dSDipen Dudhat udelay(100); /* Wait before last byte transfer complete */
19177c1458dSDipen Dudhat irqstat = esdhc_read32(®s->irqstat);
19277c1458dSDipen Dudhat databuf = in_le32(®s->datport);
19377c1458dSDipen Dudhat *((uint *)buffer) = databuf;
19477c1458dSDipen Dudhat buffer += 4;
19577c1458dSDipen Dudhat size -= 4;
19677c1458dSDipen Dudhat }
19777c1458dSDipen Dudhat blocks--;
19877c1458dSDipen Dudhat }
19977c1458dSDipen Dudhat } else {
20077c1458dSDipen Dudhat blocks = data->blocks;
2017b43db92SWolfgang Denk buffer = (char *)data->src;
20277c1458dSDipen Dudhat while (blocks) {
20377c1458dSDipen Dudhat timeout = PIO_TIMEOUT;
20477c1458dSDipen Dudhat size = data->blocksize;
20577c1458dSDipen Dudhat irqstat = esdhc_read32(®s->irqstat);
20677c1458dSDipen Dudhat while (!(esdhc_read32(®s->prsstat) & PRSSTAT_BWEN)
20777c1458dSDipen Dudhat && --timeout);
20877c1458dSDipen Dudhat if (timeout <= 0) {
20977c1458dSDipen Dudhat printf("\nData Write Failed in PIO Mode.");
2107b43db92SWolfgang Denk return;
21177c1458dSDipen Dudhat }
21277c1458dSDipen Dudhat while (size && (!(irqstat & IRQSTAT_TC))) {
21377c1458dSDipen Dudhat udelay(100); /* Wait before last byte transfer complete */
21477c1458dSDipen Dudhat databuf = *((uint *)buffer);
21577c1458dSDipen Dudhat buffer += 4;
21677c1458dSDipen Dudhat size -= 4;
21777c1458dSDipen Dudhat irqstat = esdhc_read32(®s->irqstat);
21877c1458dSDipen Dudhat out_le32(®s->datport, databuf);
21977c1458dSDipen Dudhat }
22077c1458dSDipen Dudhat blocks--;
22177c1458dSDipen Dudhat }
22277c1458dSDipen Dudhat }
22377c1458dSDipen Dudhat }
22477c1458dSDipen Dudhat #endif
22577c1458dSDipen Dudhat
esdhc_setup_data(struct fsl_esdhc_priv * priv,struct mmc * mmc,struct mmc_data * data)22609b465fdSSimon Glass static int esdhc_setup_data(struct fsl_esdhc_priv *priv, struct mmc *mmc,
22709b465fdSSimon Glass struct mmc_data *data)
22850586ef2SAndy Fleming {
22950586ef2SAndy Fleming int timeout;
23096f0407bSPeng Fan struct fsl_esdhc *regs = priv->esdhc_regs;
2319702ec00SEddy Petrișor #if defined(CONFIG_FSL_LAYERSCAPE) || defined(CONFIG_S32V234)
2328b06460eSYangbo Lu dma_addr_t addr;
2338b06460eSYangbo Lu #endif
2347b43db92SWolfgang Denk uint wml_value;
23550586ef2SAndy Fleming
23650586ef2SAndy Fleming wml_value = data->blocksize/4;
23750586ef2SAndy Fleming
23850586ef2SAndy Fleming if (data->flags & MMC_DATA_READ) {
23932c8cfb2SPriyanka Jain if (wml_value > WML_RD_WML_MAX)
24032c8cfb2SPriyanka Jain wml_value = WML_RD_WML_MAX_VAL;
24150586ef2SAndy Fleming
242ab467c51SRoy Zang esdhc_clrsetbits32(®s->wml, WML_RD_WML_MASK, wml_value);
24371689776SYe.Li #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
2449702ec00SEddy Petrișor #if defined(CONFIG_FSL_LAYERSCAPE) || defined(CONFIG_S32V234)
2458b06460eSYangbo Lu addr = virt_to_phys((void *)(data->dest));
2468b06460eSYangbo Lu if (upper_32_bits(addr))
2478b06460eSYangbo Lu printf("Error found for upper 32 bits\n");
2488b06460eSYangbo Lu else
2498b06460eSYangbo Lu esdhc_write32(®s->dsaddr, lower_32_bits(addr));
2508b06460eSYangbo Lu #else
251c67bee14SStefano Babic esdhc_write32(®s->dsaddr, (u32)data->dest);
25271689776SYe.Li #endif
2538b06460eSYangbo Lu #endif
25450586ef2SAndy Fleming } else {
25571689776SYe.Li #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
256e576bd90SEric Nelson flush_dcache_range((ulong)data->src,
257e576bd90SEric Nelson (ulong)data->src+data->blocks
258e576bd90SEric Nelson *data->blocksize);
25971689776SYe.Li #endif
26032c8cfb2SPriyanka Jain if (wml_value > WML_WR_WML_MAX)
26132c8cfb2SPriyanka Jain wml_value = WML_WR_WML_MAX_VAL;
2621483151eSPeng Fan if (priv->wp_enable) {
2631483151eSPeng Fan if ((esdhc_read32(®s->prsstat) &
2641483151eSPeng Fan PRSSTAT_WPSPL) == 0) {
26550586ef2SAndy Fleming printf("\nThe SD card is locked. Can not write to a locked card.\n\n");
266915ffa52SJaehoon Chung return -ETIMEDOUT;
26750586ef2SAndy Fleming }
2681483151eSPeng Fan }
269ab467c51SRoy Zang
270ab467c51SRoy Zang esdhc_clrsetbits32(®s->wml, WML_WR_WML_MASK,
271ab467c51SRoy Zang wml_value << 16);
27271689776SYe.Li #ifndef CONFIG_SYS_FSL_ESDHC_USE_PIO
2739702ec00SEddy Petrișor #if defined(CONFIG_FSL_LAYERSCAPE) || defined(CONFIG_S32V234)
2748b06460eSYangbo Lu addr = virt_to_phys((void *)(data->src));
2758b06460eSYangbo Lu if (upper_32_bits(addr))
2768b06460eSYangbo Lu printf("Error found for upper 32 bits\n");
2778b06460eSYangbo Lu else
2788b06460eSYangbo Lu esdhc_write32(®s->dsaddr, lower_32_bits(addr));
2798b06460eSYangbo Lu #else
280c67bee14SStefano Babic esdhc_write32(®s->dsaddr, (u32)data->src);
28171689776SYe.Li #endif
2828b06460eSYangbo Lu #endif
28350586ef2SAndy Fleming }
28450586ef2SAndy Fleming
285c67bee14SStefano Babic esdhc_write32(®s->blkattr, data->blocks << 16 | data->blocksize);
28650586ef2SAndy Fleming
28750586ef2SAndy Fleming /* Calculate the timeout period for data transactions */
288b71ea336SPriyanka Jain /*
289b71ea336SPriyanka Jain * 1)Timeout period = (2^(timeout+13)) SD Clock cycles
290b71ea336SPriyanka Jain * 2)Timeout period should be minimum 0.250sec as per SD Card spec
291b71ea336SPriyanka Jain * So, Number of SD Clock cycles for 0.25sec should be minimum
292b71ea336SPriyanka Jain * (SD Clock/sec * 0.25 sec) SD Clock cycles
293fb823981SAndrew Gabbasov * = (mmc->clock * 1/4) SD Clock cycles
294b71ea336SPriyanka Jain * As 1) >= 2)
295fb823981SAndrew Gabbasov * => (2^(timeout+13)) >= mmc->clock * 1/4
296b71ea336SPriyanka Jain * Taking log2 both the sides
297fb823981SAndrew Gabbasov * => timeout + 13 >= log2(mmc->clock/4)
298b71ea336SPriyanka Jain * Rounding up to next power of 2
299fb823981SAndrew Gabbasov * => timeout + 13 = log2(mmc->clock/4) + 1
300fb823981SAndrew Gabbasov * => timeout + 13 = fls(mmc->clock/4)
301e978a31bSYangbo Lu *
302e978a31bSYangbo Lu * However, the MMC spec "It is strongly recommended for hosts to
303e978a31bSYangbo Lu * implement more than 500ms timeout value even if the card
304e978a31bSYangbo Lu * indicates the 250ms maximum busy length." Even the previous
305e978a31bSYangbo Lu * value of 300ms is known to be insufficient for some cards.
306e978a31bSYangbo Lu * So, we use
307e978a31bSYangbo Lu * => timeout + 13 = fls(mmc->clock/2)
308b71ea336SPriyanka Jain */
309e978a31bSYangbo Lu timeout = fls(mmc->clock/2);
31050586ef2SAndy Fleming timeout -= 13;
31150586ef2SAndy Fleming
31250586ef2SAndy Fleming if (timeout > 14)
31350586ef2SAndy Fleming timeout = 14;
31450586ef2SAndy Fleming
31550586ef2SAndy Fleming if (timeout < 0)
31650586ef2SAndy Fleming timeout = 0;
31750586ef2SAndy Fleming
3185103a03aSKumar Gala #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC_A001
3195103a03aSKumar Gala if ((timeout == 4) || (timeout == 8) || (timeout == 12))
3205103a03aSKumar Gala timeout++;
3215103a03aSKumar Gala #endif
3225103a03aSKumar Gala
3231336e2d3SHaijun.Zhang #ifdef ESDHCI_QUIRK_BROKEN_TIMEOUT_VALUE
3241336e2d3SHaijun.Zhang timeout = 0xE;
3251336e2d3SHaijun.Zhang #endif
326c67bee14SStefano Babic esdhc_clrsetbits32(®s->sysctl, SYSCTL_TIMEOUT_MASK, timeout << 16);
32750586ef2SAndy Fleming
32850586ef2SAndy Fleming return 0;
32950586ef2SAndy Fleming }
33050586ef2SAndy Fleming
check_and_invalidate_dcache_range(struct mmc_cmd * cmd,struct mmc_data * data)331e576bd90SEric Nelson static void check_and_invalidate_dcache_range
332e576bd90SEric Nelson (struct mmc_cmd *cmd,
333e576bd90SEric Nelson struct mmc_data *data) {
3348b06460eSYangbo Lu unsigned start = 0;
335cc634e28SYangbo Lu unsigned end = 0;
336e576bd90SEric Nelson unsigned size = roundup(ARCH_DMA_MINALIGN,
337e576bd90SEric Nelson data->blocks*data->blocksize);
3389702ec00SEddy Petrișor #if defined(CONFIG_FSL_LAYERSCAPE) || defined(CONFIG_S32V234)
3398b06460eSYangbo Lu dma_addr_t addr;
3408b06460eSYangbo Lu
3418b06460eSYangbo Lu addr = virt_to_phys((void *)(data->dest));
3428b06460eSYangbo Lu if (upper_32_bits(addr))
3438b06460eSYangbo Lu printf("Error found for upper 32 bits\n");
3448b06460eSYangbo Lu else
3458b06460eSYangbo Lu start = lower_32_bits(addr);
346cc634e28SYangbo Lu #else
347cc634e28SYangbo Lu start = (unsigned)data->dest;
3488b06460eSYangbo Lu #endif
349cc634e28SYangbo Lu end = start + size;
350e576bd90SEric Nelson invalidate_dcache_range(start, end);
351e576bd90SEric Nelson }
35210dc7771STom Rini
35350586ef2SAndy Fleming /*
35450586ef2SAndy Fleming * Sends a command out on the bus. Takes the mmc pointer,
35550586ef2SAndy Fleming * a command pointer, and an optional data pointer.
35650586ef2SAndy Fleming */
esdhc_send_cmd_common(struct fsl_esdhc_priv * priv,struct mmc * mmc,struct mmc_cmd * cmd,struct mmc_data * data)3579586aa6eSSimon Glass static int esdhc_send_cmd_common(struct fsl_esdhc_priv *priv, struct mmc *mmc,
3589586aa6eSSimon Glass struct mmc_cmd *cmd, struct mmc_data *data)
35950586ef2SAndy Fleming {
3608a573022SAndrew Gabbasov int err = 0;
36150586ef2SAndy Fleming uint xfertyp;
36250586ef2SAndy Fleming uint irqstat;
36396f0407bSPeng Fan struct fsl_esdhc *regs = priv->esdhc_regs;
36450586ef2SAndy Fleming
365d621da00SJerry Huang #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC111
366d621da00SJerry Huang if (cmd->cmdidx == MMC_CMD_STOP_TRANSMISSION)
367d621da00SJerry Huang return 0;
368d621da00SJerry Huang #endif
369d621da00SJerry Huang
370c67bee14SStefano Babic esdhc_write32(®s->irqstat, -1);
37150586ef2SAndy Fleming
37250586ef2SAndy Fleming sync();
37350586ef2SAndy Fleming
37450586ef2SAndy Fleming /* Wait for the bus to be idle */
375c67bee14SStefano Babic while ((esdhc_read32(®s->prsstat) & PRSSTAT_CICHB) ||
376c67bee14SStefano Babic (esdhc_read32(®s->prsstat) & PRSSTAT_CIDHB))
377c67bee14SStefano Babic ;
37850586ef2SAndy Fleming
379c67bee14SStefano Babic while (esdhc_read32(®s->prsstat) & PRSSTAT_DLA)
380c67bee14SStefano Babic ;
38150586ef2SAndy Fleming
38250586ef2SAndy Fleming /* Wait at least 8 SD clock cycles before the next command */
38350586ef2SAndy Fleming /*
38450586ef2SAndy Fleming * Note: This is way more than 8 cycles, but 1ms seems to
38550586ef2SAndy Fleming * resolve timing issues with some cards
38650586ef2SAndy Fleming */
38750586ef2SAndy Fleming udelay(1000);
38850586ef2SAndy Fleming
38950586ef2SAndy Fleming /* Set up for a data transfer if we have one */
39050586ef2SAndy Fleming if (data) {
39109b465fdSSimon Glass err = esdhc_setup_data(priv, mmc, data);
39250586ef2SAndy Fleming if(err)
39350586ef2SAndy Fleming return err;
3944683b220SPeng Fan
3954683b220SPeng Fan if (data->flags & MMC_DATA_READ)
3964683b220SPeng Fan check_and_invalidate_dcache_range(cmd, data);
39750586ef2SAndy Fleming }
39850586ef2SAndy Fleming
39950586ef2SAndy Fleming /* Figure out the transfer arguments */
40050586ef2SAndy Fleming xfertyp = esdhc_xfertyp(cmd, data);
40150586ef2SAndy Fleming
40201b77353SAndrew Gabbasov /* Mask all irqs */
40301b77353SAndrew Gabbasov esdhc_write32(®s->irqsigen, 0);
40401b77353SAndrew Gabbasov
40550586ef2SAndy Fleming /* Send the command */
406c67bee14SStefano Babic esdhc_write32(®s->cmdarg, cmd->cmdarg);
4074692708dSJason Liu #if defined(CONFIG_FSL_USDHC)
4084692708dSJason Liu esdhc_write32(®s->mixctrl,
4090e1bf614SVolodymyr Riazantsev (esdhc_read32(®s->mixctrl) & 0xFFFFFF80) | (xfertyp & 0x7F)
410*caa21a21SZiyuan Xu | (mmc_card_ddr(mmc) ? XFERTYP_DDREN : 0));
4114692708dSJason Liu esdhc_write32(®s->xfertyp, xfertyp & 0xFFFF0000);
4124692708dSJason Liu #else
413c67bee14SStefano Babic esdhc_write32(®s->xfertyp, xfertyp);
4144692708dSJason Liu #endif
4157a5b8029SDirk Behme
41650586ef2SAndy Fleming /* Wait for the command to complete */
4177a5b8029SDirk Behme while (!(esdhc_read32(®s->irqstat) & (IRQSTAT_CC | IRQSTAT_CTOE)))
418c67bee14SStefano Babic ;
41950586ef2SAndy Fleming
420c67bee14SStefano Babic irqstat = esdhc_read32(®s->irqstat);
42150586ef2SAndy Fleming
4228a573022SAndrew Gabbasov if (irqstat & CMD_ERR) {
423915ffa52SJaehoon Chung err = -ECOMM;
4248a573022SAndrew Gabbasov goto out;
4257a5b8029SDirk Behme }
4267a5b8029SDirk Behme
4278a573022SAndrew Gabbasov if (irqstat & IRQSTAT_CTOE) {
428915ffa52SJaehoon Chung err = -ETIMEDOUT;
4298a573022SAndrew Gabbasov goto out;
4308a573022SAndrew Gabbasov }
43150586ef2SAndy Fleming
432f022d36eSOtavio Salvador /* Switch voltage to 1.8V if CMD11 succeeded */
433f022d36eSOtavio Salvador if (cmd->cmdidx == SD_CMD_SWITCH_UHS18V) {
434f022d36eSOtavio Salvador esdhc_setbits32(®s->vendorspec, ESDHC_VENDORSPEC_VSELECT);
435f022d36eSOtavio Salvador
436f022d36eSOtavio Salvador printf("Run CMD11 1.8V switch\n");
437f022d36eSOtavio Salvador /* Sleep for 5 ms - max time for card to switch to 1.8V */
438f022d36eSOtavio Salvador udelay(5000);
439f022d36eSOtavio Salvador }
440f022d36eSOtavio Salvador
4417a5b8029SDirk Behme /* Workaround for ESDHC errata ENGcm03648 */
4427a5b8029SDirk Behme if (!data && (cmd->resp_type & MMC_RSP_BUSY)) {
443253d5bddSYangbo Lu int timeout = 6000;
4447a5b8029SDirk Behme
445253d5bddSYangbo Lu /* Poll on DATA0 line for cmd with busy signal for 600 ms */
4467a5b8029SDirk Behme while (timeout > 0 && !(esdhc_read32(®s->prsstat) &
4477a5b8029SDirk Behme PRSSTAT_DAT0)) {
4487a5b8029SDirk Behme udelay(100);
4497a5b8029SDirk Behme timeout--;
4507a5b8029SDirk Behme }
4517a5b8029SDirk Behme
4527a5b8029SDirk Behme if (timeout <= 0) {
4537a5b8029SDirk Behme printf("Timeout waiting for DAT0 to go high!\n");
454915ffa52SJaehoon Chung err = -ETIMEDOUT;
4558a573022SAndrew Gabbasov goto out;
4567a5b8029SDirk Behme }
4577a5b8029SDirk Behme }
4587a5b8029SDirk Behme
45950586ef2SAndy Fleming /* Copy the response to the response buffer */
46050586ef2SAndy Fleming if (cmd->resp_type & MMC_RSP_136) {
46150586ef2SAndy Fleming u32 cmdrsp3, cmdrsp2, cmdrsp1, cmdrsp0;
46250586ef2SAndy Fleming
463c67bee14SStefano Babic cmdrsp3 = esdhc_read32(®s->cmdrsp3);
464c67bee14SStefano Babic cmdrsp2 = esdhc_read32(®s->cmdrsp2);
465c67bee14SStefano Babic cmdrsp1 = esdhc_read32(®s->cmdrsp1);
466c67bee14SStefano Babic cmdrsp0 = esdhc_read32(®s->cmdrsp0);
467998be3ddSRabin Vincent cmd->response[0] = (cmdrsp3 << 8) | (cmdrsp2 >> 24);
468998be3ddSRabin Vincent cmd->response[1] = (cmdrsp2 << 8) | (cmdrsp1 >> 24);
469998be3ddSRabin Vincent cmd->response[2] = (cmdrsp1 << 8) | (cmdrsp0 >> 24);
470998be3ddSRabin Vincent cmd->response[3] = (cmdrsp0 << 8);
47150586ef2SAndy Fleming } else
472c67bee14SStefano Babic cmd->response[0] = esdhc_read32(®s->cmdrsp0);
47350586ef2SAndy Fleming
47450586ef2SAndy Fleming /* Wait until all of the blocks are transferred */
47550586ef2SAndy Fleming if (data) {
47677c1458dSDipen Dudhat #ifdef CONFIG_SYS_FSL_ESDHC_USE_PIO
47709b465fdSSimon Glass esdhc_pio_read_write(priv, data);
47877c1458dSDipen Dudhat #else
47950586ef2SAndy Fleming do {
480c67bee14SStefano Babic irqstat = esdhc_read32(®s->irqstat);
48150586ef2SAndy Fleming
4828a573022SAndrew Gabbasov if (irqstat & IRQSTAT_DTOE) {
483915ffa52SJaehoon Chung err = -ETIMEDOUT;
4848a573022SAndrew Gabbasov goto out;
4858a573022SAndrew Gabbasov }
48663fb5a7eSFrans Meulenbroeks
4878a573022SAndrew Gabbasov if (irqstat & DATA_ERR) {
488915ffa52SJaehoon Chung err = -ECOMM;
4898a573022SAndrew Gabbasov goto out;
4908a573022SAndrew Gabbasov }
4919b74dc56SAndrew Gabbasov } while ((irqstat & DATA_COMPLETE) != DATA_COMPLETE);
49271689776SYe.Li
4934683b220SPeng Fan /*
4944683b220SPeng Fan * Need invalidate the dcache here again to avoid any
4954683b220SPeng Fan * cache-fill during the DMA operations such as the
4964683b220SPeng Fan * speculative pre-fetching etc.
4974683b220SPeng Fan */
49854899fc8SEric Nelson if (data->flags & MMC_DATA_READ)
49954899fc8SEric Nelson check_and_invalidate_dcache_range(cmd, data);
50071689776SYe.Li #endif
50150586ef2SAndy Fleming }
50250586ef2SAndy Fleming
5038a573022SAndrew Gabbasov out:
5048a573022SAndrew Gabbasov /* Reset CMD and DATA portions on error */
5058a573022SAndrew Gabbasov if (err) {
5068a573022SAndrew Gabbasov esdhc_write32(®s->sysctl, esdhc_read32(®s->sysctl) |
5078a573022SAndrew Gabbasov SYSCTL_RSTC);
5088a573022SAndrew Gabbasov while (esdhc_read32(®s->sysctl) & SYSCTL_RSTC)
5098a573022SAndrew Gabbasov ;
5108a573022SAndrew Gabbasov
5118a573022SAndrew Gabbasov if (data) {
5128a573022SAndrew Gabbasov esdhc_write32(®s->sysctl,
5138a573022SAndrew Gabbasov esdhc_read32(®s->sysctl) |
5148a573022SAndrew Gabbasov SYSCTL_RSTD);
5158a573022SAndrew Gabbasov while ((esdhc_read32(®s->sysctl) & SYSCTL_RSTD))
5168a573022SAndrew Gabbasov ;
5178a573022SAndrew Gabbasov }
518f022d36eSOtavio Salvador
519f022d36eSOtavio Salvador /* If this was CMD11, then notify that power cycle is needed */
520f022d36eSOtavio Salvador if (cmd->cmdidx == SD_CMD_SWITCH_UHS18V)
521f022d36eSOtavio Salvador printf("CMD11 to switch to 1.8V mode failed, card requires power cycle.\n");
5228a573022SAndrew Gabbasov }
5238a573022SAndrew Gabbasov
524c67bee14SStefano Babic esdhc_write32(®s->irqstat, -1);
52550586ef2SAndy Fleming
5268a573022SAndrew Gabbasov return err;
52750586ef2SAndy Fleming }
52850586ef2SAndy Fleming
set_sysctl(struct fsl_esdhc_priv * priv,struct mmc * mmc,uint clock)52909b465fdSSimon Glass static void set_sysctl(struct fsl_esdhc_priv *priv, struct mmc *mmc, uint clock)
53050586ef2SAndy Fleming {
5314f425280SBenoît Thébaudeau int div = 1;
5324f425280SBenoît Thébaudeau #ifdef ARCH_MXC
5334f425280SBenoît Thébaudeau int pre_div = 1;
5344f425280SBenoît Thébaudeau #else
5354f425280SBenoît Thébaudeau int pre_div = 2;
5364f425280SBenoît Thébaudeau #endif
5374f425280SBenoît Thébaudeau int ddr_pre_div = mmc->ddr_mode ? 2 : 1;
53896f0407bSPeng Fan struct fsl_esdhc *regs = priv->esdhc_regs;
53996f0407bSPeng Fan int sdhc_clk = priv->sdhc_clk;
54050586ef2SAndy Fleming uint clk;
54150586ef2SAndy Fleming
54293bfd616SPantelis Antoniou if (clock < mmc->cfg->f_min)
54393bfd616SPantelis Antoniou clock = mmc->cfg->f_min;
544c67bee14SStefano Babic
5454f425280SBenoît Thébaudeau while (sdhc_clk / (16 * pre_div * ddr_pre_div) > clock && pre_div < 256)
5464f425280SBenoît Thébaudeau pre_div *= 2;
54750586ef2SAndy Fleming
5484f425280SBenoît Thébaudeau while (sdhc_clk / (div * pre_div * ddr_pre_div) > clock && div < 16)
5494f425280SBenoît Thébaudeau div++;
55050586ef2SAndy Fleming
551*caa21a21SZiyuan Xu pre_div >>= mmc_card_ddr(mmc) ? 2 : 1;
55250586ef2SAndy Fleming div -= 1;
55350586ef2SAndy Fleming
55450586ef2SAndy Fleming clk = (pre_div << 8) | (div << 4);
55550586ef2SAndy Fleming
556f0b5f23fSEric Nelson #ifdef CONFIG_FSL_USDHC
55784ecdf6dSYe Li esdhc_clrbits32(®s->vendorspec, VENDORSPEC_CKEN);
558f0b5f23fSEric Nelson #else
559c67bee14SStefano Babic esdhc_clrbits32(®s->sysctl, SYSCTL_CKEN);
560f0b5f23fSEric Nelson #endif
561c67bee14SStefano Babic
562c67bee14SStefano Babic esdhc_clrsetbits32(®s->sysctl, SYSCTL_CLOCK_MASK, clk);
56350586ef2SAndy Fleming
56450586ef2SAndy Fleming udelay(10000);
56550586ef2SAndy Fleming
566f0b5f23fSEric Nelson #ifdef CONFIG_FSL_USDHC
56784ecdf6dSYe Li esdhc_setbits32(®s->vendorspec, VENDORSPEC_PEREN | VENDORSPEC_CKEN);
568f0b5f23fSEric Nelson #else
569f0b5f23fSEric Nelson esdhc_setbits32(®s->sysctl, SYSCTL_PEREN | SYSCTL_CKEN);
570f0b5f23fSEric Nelson #endif
571c67bee14SStefano Babic
57250586ef2SAndy Fleming }
57350586ef2SAndy Fleming
5742d9ca2c7SYangbo Lu #ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
esdhc_clock_control(struct fsl_esdhc_priv * priv,bool enable)57509b465fdSSimon Glass static void esdhc_clock_control(struct fsl_esdhc_priv *priv, bool enable)
5762d9ca2c7SYangbo Lu {
57796f0407bSPeng Fan struct fsl_esdhc *regs = priv->esdhc_regs;
5782d9ca2c7SYangbo Lu u32 value;
5792d9ca2c7SYangbo Lu u32 time_out;
5802d9ca2c7SYangbo Lu
5812d9ca2c7SYangbo Lu value = esdhc_read32(®s->sysctl);
5822d9ca2c7SYangbo Lu
5832d9ca2c7SYangbo Lu if (enable)
5842d9ca2c7SYangbo Lu value |= SYSCTL_CKEN;
5852d9ca2c7SYangbo Lu else
5862d9ca2c7SYangbo Lu value &= ~SYSCTL_CKEN;
5872d9ca2c7SYangbo Lu
5882d9ca2c7SYangbo Lu esdhc_write32(®s->sysctl, value);
5892d9ca2c7SYangbo Lu
5902d9ca2c7SYangbo Lu time_out = 20;
5912d9ca2c7SYangbo Lu value = PRSSTAT_SDSTB;
5922d9ca2c7SYangbo Lu while (!(esdhc_read32(®s->prsstat) & value)) {
5932d9ca2c7SYangbo Lu if (time_out == 0) {
5942d9ca2c7SYangbo Lu printf("fsl_esdhc: Internal clock never stabilised.\n");
5952d9ca2c7SYangbo Lu break;
5962d9ca2c7SYangbo Lu }
5972d9ca2c7SYangbo Lu time_out--;
5982d9ca2c7SYangbo Lu mdelay(1);
5992d9ca2c7SYangbo Lu }
6002d9ca2c7SYangbo Lu }
6012d9ca2c7SYangbo Lu #endif
6022d9ca2c7SYangbo Lu
esdhc_set_ios_common(struct fsl_esdhc_priv * priv,struct mmc * mmc)6039586aa6eSSimon Glass static int esdhc_set_ios_common(struct fsl_esdhc_priv *priv, struct mmc *mmc)
60450586ef2SAndy Fleming {
60596f0407bSPeng Fan struct fsl_esdhc *regs = priv->esdhc_regs;
60650586ef2SAndy Fleming
6072d9ca2c7SYangbo Lu #ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
6082d9ca2c7SYangbo Lu /* Select to use peripheral clock */
60909b465fdSSimon Glass esdhc_clock_control(priv, false);
6102d9ca2c7SYangbo Lu esdhc_setbits32(®s->scr, ESDHCCTL_PCS);
61109b465fdSSimon Glass esdhc_clock_control(priv, true);
6122d9ca2c7SYangbo Lu #endif
61350586ef2SAndy Fleming /* Set the clock speed */
61409b465fdSSimon Glass set_sysctl(priv, mmc, mmc->clock);
61550586ef2SAndy Fleming
61650586ef2SAndy Fleming /* Set the bus width */
617c67bee14SStefano Babic esdhc_clrbits32(®s->proctl, PROCTL_DTW_4 | PROCTL_DTW_8);
61850586ef2SAndy Fleming
61950586ef2SAndy Fleming if (mmc->bus_width == 4)
620c67bee14SStefano Babic esdhc_setbits32(®s->proctl, PROCTL_DTW_4);
62150586ef2SAndy Fleming else if (mmc->bus_width == 8)
622c67bee14SStefano Babic esdhc_setbits32(®s->proctl, PROCTL_DTW_8);
623c67bee14SStefano Babic
62407b0b9c0SJaehoon Chung return 0;
62550586ef2SAndy Fleming }
62650586ef2SAndy Fleming
esdhc_init_common(struct fsl_esdhc_priv * priv,struct mmc * mmc)6279586aa6eSSimon Glass static int esdhc_init_common(struct fsl_esdhc_priv *priv, struct mmc *mmc)
62850586ef2SAndy Fleming {
62996f0407bSPeng Fan struct fsl_esdhc *regs = priv->esdhc_regs;
630201e828bSSimon Glass ulong start;
63150586ef2SAndy Fleming
632c67bee14SStefano Babic /* Reset the entire host controller */
633a61da72bSDirk Behme esdhc_setbits32(®s->sysctl, SYSCTL_RSTA);
634c67bee14SStefano Babic
635c67bee14SStefano Babic /* Wait until the controller is available */
636201e828bSSimon Glass start = get_timer(0);
637201e828bSSimon Glass while ((esdhc_read32(®s->sysctl) & SYSCTL_RSTA)) {
638201e828bSSimon Glass if (get_timer(start) > 1000)
639201e828bSSimon Glass return -ETIMEDOUT;
640201e828bSSimon Glass }
641c67bee14SStefano Babic
642f53225ccSPeng Fan #if defined(CONFIG_FSL_USDHC)
643f53225ccSPeng Fan /* RSTA doesn't reset MMC_BOOT register, so manually reset it */
644f53225ccSPeng Fan esdhc_write32(®s->mmcboot, 0x0);
645f53225ccSPeng Fan /* Reset MIX_CTRL and CLK_TUNE_CTRL_STATUS regs to 0 */
646f53225ccSPeng Fan esdhc_write32(®s->mixctrl, 0x0);
647f53225ccSPeng Fan esdhc_write32(®s->clktunectrlstatus, 0x0);
648f53225ccSPeng Fan
649f53225ccSPeng Fan /* Put VEND_SPEC to default value */
650f53225ccSPeng Fan esdhc_write32(®s->vendorspec, VENDORSPEC_INIT);
651f53225ccSPeng Fan
652f53225ccSPeng Fan /* Disable DLL_CTRL delay line */
653f53225ccSPeng Fan esdhc_write32(®s->dllctrl, 0x0);
654f53225ccSPeng Fan #endif
655f53225ccSPeng Fan
65616e43f35SBenoît Thébaudeau #ifndef ARCH_MXC
6572c1764efSP.V.Suresh /* Enable cache snooping */
6582c1764efSP.V.Suresh esdhc_write32(®s->scr, 0x00000040);
65916e43f35SBenoît Thébaudeau #endif
6602c1764efSP.V.Suresh
661f0b5f23fSEric Nelson #ifndef CONFIG_FSL_USDHC
662a61da72bSDirk Behme esdhc_setbits32(®s->sysctl, SYSCTL_HCKEN | SYSCTL_IPGEN);
66384ecdf6dSYe Li #else
66484ecdf6dSYe Li esdhc_setbits32(®s->vendorspec, VENDORSPEC_HCKEN | VENDORSPEC_IPGEN);
665f0b5f23fSEric Nelson #endif
66650586ef2SAndy Fleming
66750586ef2SAndy Fleming /* Set the initial clock speed */
6684a6ee172SJerry Huang mmc_set_clock(mmc, 400000);
66950586ef2SAndy Fleming
67050586ef2SAndy Fleming /* Disable the BRR and BWR bits in IRQSTAT */
671c67bee14SStefano Babic esdhc_clrbits32(®s->irqstaten, IRQSTATEN_BRR | IRQSTATEN_BWR);
67250586ef2SAndy Fleming
67350586ef2SAndy Fleming /* Put the PROCTL reg back to the default */
674c67bee14SStefano Babic esdhc_write32(®s->proctl, PROCTL_INIT);
67550586ef2SAndy Fleming
676c67bee14SStefano Babic /* Set timout to the maximum value */
677c67bee14SStefano Babic esdhc_clrsetbits32(®s->sysctl, SYSCTL_TIMEOUT_MASK, 14 << 16);
678c67bee14SStefano Babic
67932a9179fSPeng Fan if (priv->vs18_enable)
68032a9179fSPeng Fan esdhc_setbits32(®s->vendorspec, ESDHC_VENDORSPEC_VSELECT);
68132a9179fSPeng Fan
682d48d2e21SThierry Reding return 0;
68350586ef2SAndy Fleming }
68450586ef2SAndy Fleming
esdhc_getcd_common(struct fsl_esdhc_priv * priv)6859586aa6eSSimon Glass static int esdhc_getcd_common(struct fsl_esdhc_priv *priv)
686d48d2e21SThierry Reding {
68796f0407bSPeng Fan struct fsl_esdhc *regs = priv->esdhc_regs;
688d48d2e21SThierry Reding int timeout = 1000;
689d48d2e21SThierry Reding
690f7e27cc5SHaijun.Zhang #ifdef CONFIG_ESDHC_DETECT_QUIRK
691f7e27cc5SHaijun.Zhang if (CONFIG_ESDHC_DETECT_QUIRK)
692f7e27cc5SHaijun.Zhang return 1;
693f7e27cc5SHaijun.Zhang #endif
69496f0407bSPeng Fan
695653282b5SSimon Glass #if CONFIG_IS_ENABLED(DM_MMC)
69696f0407bSPeng Fan if (priv->non_removable)
69796f0407bSPeng Fan return 1;
698fc8048a8SYangbo Lu #ifdef CONFIG_DM_GPIO
69996f0407bSPeng Fan if (dm_gpio_is_valid(&priv->cd_gpio))
70096f0407bSPeng Fan return dm_gpio_get_value(&priv->cd_gpio);
70196f0407bSPeng Fan #endif
702fc8048a8SYangbo Lu #endif
70396f0407bSPeng Fan
704d48d2e21SThierry Reding while (!(esdhc_read32(®s->prsstat) & PRSSTAT_CINS) && --timeout)
705d48d2e21SThierry Reding udelay(1000);
706d48d2e21SThierry Reding
707d48d2e21SThierry Reding return timeout > 0;
708c67bee14SStefano Babic }
709c67bee14SStefano Babic
esdhc_reset(struct fsl_esdhc * regs)710446e077aSSimon Glass static int esdhc_reset(struct fsl_esdhc *regs)
71148bb3bb5SJerry Huang {
712446e077aSSimon Glass ulong start;
71348bb3bb5SJerry Huang
71448bb3bb5SJerry Huang /* reset the controller */
715a61da72bSDirk Behme esdhc_setbits32(®s->sysctl, SYSCTL_RSTA);
71648bb3bb5SJerry Huang
71748bb3bb5SJerry Huang /* hardware clears the bit when it is done */
718446e077aSSimon Glass start = get_timer(0);
719446e077aSSimon Glass while ((esdhc_read32(®s->sysctl) & SYSCTL_RSTA)) {
720446e077aSSimon Glass if (get_timer(start) > 100) {
72148bb3bb5SJerry Huang printf("MMC/SD: Reset never completed.\n");
722446e077aSSimon Glass return -ETIMEDOUT;
723446e077aSSimon Glass }
724446e077aSSimon Glass }
725446e077aSSimon Glass
726446e077aSSimon Glass return 0;
72748bb3bb5SJerry Huang }
72848bb3bb5SJerry Huang
729e7881d85SSimon Glass #if !CONFIG_IS_ENABLED(DM_MMC)
esdhc_getcd(struct mmc * mmc)7309586aa6eSSimon Glass static int esdhc_getcd(struct mmc *mmc)
7319586aa6eSSimon Glass {
7329586aa6eSSimon Glass struct fsl_esdhc_priv *priv = mmc->priv;
7339586aa6eSSimon Glass
7349586aa6eSSimon Glass return esdhc_getcd_common(priv);
7359586aa6eSSimon Glass }
7369586aa6eSSimon Glass
esdhc_init(struct mmc * mmc)7379586aa6eSSimon Glass static int esdhc_init(struct mmc *mmc)
7389586aa6eSSimon Glass {
7399586aa6eSSimon Glass struct fsl_esdhc_priv *priv = mmc->priv;
7409586aa6eSSimon Glass
7419586aa6eSSimon Glass return esdhc_init_common(priv, mmc);
7429586aa6eSSimon Glass }
7439586aa6eSSimon Glass
esdhc_send_cmd(struct mmc * mmc,struct mmc_cmd * cmd,struct mmc_data * data)7449586aa6eSSimon Glass static int esdhc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd,
7459586aa6eSSimon Glass struct mmc_data *data)
7469586aa6eSSimon Glass {
7479586aa6eSSimon Glass struct fsl_esdhc_priv *priv = mmc->priv;
7489586aa6eSSimon Glass
7499586aa6eSSimon Glass return esdhc_send_cmd_common(priv, mmc, cmd, data);
7509586aa6eSSimon Glass }
7519586aa6eSSimon Glass
esdhc_set_ios(struct mmc * mmc)7529586aa6eSSimon Glass static int esdhc_set_ios(struct mmc *mmc)
7539586aa6eSSimon Glass {
7549586aa6eSSimon Glass struct fsl_esdhc_priv *priv = mmc->priv;
7559586aa6eSSimon Glass
7569586aa6eSSimon Glass return esdhc_set_ios_common(priv, mmc);
7579586aa6eSSimon Glass }
7589586aa6eSSimon Glass
759ab769f22SPantelis Antoniou static const struct mmc_ops esdhc_ops = {
7609586aa6eSSimon Glass .getcd = esdhc_getcd,
7619586aa6eSSimon Glass .init = esdhc_init,
762ab769f22SPantelis Antoniou .send_cmd = esdhc_send_cmd,
763ab769f22SPantelis Antoniou .set_ios = esdhc_set_ios,
764ab769f22SPantelis Antoniou };
765653282b5SSimon Glass #endif
766ab769f22SPantelis Antoniou
fsl_esdhc_init(struct fsl_esdhc_priv * priv,struct fsl_esdhc_plat * plat)767e88e1d9cSSimon Glass static int fsl_esdhc_init(struct fsl_esdhc_priv *priv,
768e88e1d9cSSimon Glass struct fsl_esdhc_plat *plat)
76950586ef2SAndy Fleming {
770e88e1d9cSSimon Glass struct mmc_config *cfg;
771c67bee14SStefano Babic struct fsl_esdhc *regs;
772030955c2SLi Yang u32 caps, voltage_caps;
773446e077aSSimon Glass int ret;
77450586ef2SAndy Fleming
77596f0407bSPeng Fan if (!priv)
77696f0407bSPeng Fan return -EINVAL;
777c67bee14SStefano Babic
77896f0407bSPeng Fan regs = priv->esdhc_regs;
779c67bee14SStefano Babic
78048bb3bb5SJerry Huang /* First reset the eSDHC controller */
781446e077aSSimon Glass ret = esdhc_reset(regs);
782446e077aSSimon Glass if (ret)
783446e077aSSimon Glass return ret;
78448bb3bb5SJerry Huang
785f0b5f23fSEric Nelson #ifndef CONFIG_FSL_USDHC
786975324a7SJerry Huang esdhc_setbits32(®s->sysctl, SYSCTL_PEREN | SYSCTL_HCKEN
787975324a7SJerry Huang | SYSCTL_IPGEN | SYSCTL_CKEN);
78884ecdf6dSYe Li #else
78984ecdf6dSYe Li esdhc_setbits32(®s->vendorspec, VENDORSPEC_PEREN |
79084ecdf6dSYe Li VENDORSPEC_HCKEN | VENDORSPEC_IPGEN | VENDORSPEC_CKEN);
791f0b5f23fSEric Nelson #endif
792975324a7SJerry Huang
79332a9179fSPeng Fan if (priv->vs18_enable)
79432a9179fSPeng Fan esdhc_setbits32(®s->vendorspec, ESDHC_VENDORSPEC_VSELECT);
79532a9179fSPeng Fan
796a3d6e386SYe.Li writel(SDHCI_IRQ_EN_BITS, ®s->irqstaten);
797e88e1d9cSSimon Glass cfg = &plat->cfg;
798653282b5SSimon Glass #ifndef CONFIG_DM_MMC
799e88e1d9cSSimon Glass memset(cfg, '\0', sizeof(*cfg));
800653282b5SSimon Glass #endif
80193bfd616SPantelis Antoniou
802030955c2SLi Yang voltage_caps = 0;
80319060bd8SWang Huan caps = esdhc_read32(®s->hostcapblt);
8043b4456ecSRoy Zang
8053b4456ecSRoy Zang #ifdef CONFIG_SYS_FSL_ERRATUM_ESDHC135
8063b4456ecSRoy Zang caps = caps & ~(ESDHC_HOSTCAPBLT_SRS |
8073b4456ecSRoy Zang ESDHC_HOSTCAPBLT_VS18 | ESDHC_HOSTCAPBLT_VS30);
8083b4456ecSRoy Zang #endif
809ef38f3ffSHaijun.Zhang
810ef38f3ffSHaijun.Zhang /* T4240 host controller capabilities register should have VS33 bit */
811ef38f3ffSHaijun.Zhang #ifdef CONFIG_SYS_FSL_MMC_HAS_CAPBLT_VS33
812ef38f3ffSHaijun.Zhang caps = caps | ESDHC_HOSTCAPBLT_VS33;
813ef38f3ffSHaijun.Zhang #endif
814ef38f3ffSHaijun.Zhang
81550586ef2SAndy Fleming if (caps & ESDHC_HOSTCAPBLT_VS18)
816030955c2SLi Yang voltage_caps |= MMC_VDD_165_195;
81750586ef2SAndy Fleming if (caps & ESDHC_HOSTCAPBLT_VS30)
818030955c2SLi Yang voltage_caps |= MMC_VDD_29_30 | MMC_VDD_30_31;
81950586ef2SAndy Fleming if (caps & ESDHC_HOSTCAPBLT_VS33)
820030955c2SLi Yang voltage_caps |= MMC_VDD_32_33 | MMC_VDD_33_34;
821030955c2SLi Yang
822e88e1d9cSSimon Glass cfg->name = "FSL_SDHC";
823e7881d85SSimon Glass #if !CONFIG_IS_ENABLED(DM_MMC)
824e88e1d9cSSimon Glass cfg->ops = &esdhc_ops;
825653282b5SSimon Glass #endif
826030955c2SLi Yang #ifdef CONFIG_SYS_SD_VOLTAGE
827e88e1d9cSSimon Glass cfg->voltages = CONFIG_SYS_SD_VOLTAGE;
828030955c2SLi Yang #else
829e88e1d9cSSimon Glass cfg->voltages = MMC_VDD_32_33 | MMC_VDD_33_34;
830030955c2SLi Yang #endif
831e88e1d9cSSimon Glass if ((cfg->voltages & voltage_caps) == 0) {
832030955c2SLi Yang printf("voltage not supported by controller\n");
833030955c2SLi Yang return -1;
834030955c2SLi Yang }
83550586ef2SAndy Fleming
83696f0407bSPeng Fan if (priv->bus_width == 8)
837e88e1d9cSSimon Glass cfg->host_caps = MMC_MODE_4BIT | MMC_MODE_8BIT;
83896f0407bSPeng Fan else if (priv->bus_width == 4)
839e88e1d9cSSimon Glass cfg->host_caps = MMC_MODE_4BIT;
84096f0407bSPeng Fan
841e88e1d9cSSimon Glass cfg->host_caps = MMC_MODE_4BIT | MMC_MODE_8BIT;
8420e1bf614SVolodymyr Riazantsev #ifdef CONFIG_SYS_FSL_ESDHC_HAS_DDR_MODE
843e88e1d9cSSimon Glass cfg->host_caps |= MMC_MODE_DDR_52MHz;
8440e1bf614SVolodymyr Riazantsev #endif
84550586ef2SAndy Fleming
84696f0407bSPeng Fan if (priv->bus_width > 0) {
84796f0407bSPeng Fan if (priv->bus_width < 8)
848e88e1d9cSSimon Glass cfg->host_caps &= ~MMC_MODE_8BIT;
84996f0407bSPeng Fan if (priv->bus_width < 4)
850e88e1d9cSSimon Glass cfg->host_caps &= ~MMC_MODE_4BIT;
851aad4659aSAbbas Raza }
852aad4659aSAbbas Raza
85350586ef2SAndy Fleming if (caps & ESDHC_HOSTCAPBLT_HSS)
854e88e1d9cSSimon Glass cfg->host_caps |= MMC_MODE_HS_52MHz | MMC_MODE_HS;
85550586ef2SAndy Fleming
856d47e3d27SHaijun.Zhang #ifdef CONFIG_ESDHC_DETECT_8_BIT_QUIRK
857d47e3d27SHaijun.Zhang if (CONFIG_ESDHC_DETECT_8_BIT_QUIRK)
858e88e1d9cSSimon Glass cfg->host_caps &= ~MMC_MODE_8BIT;
859d47e3d27SHaijun.Zhang #endif
860d47e3d27SHaijun.Zhang
861e88e1d9cSSimon Glass cfg->f_min = 400000;
862e88e1d9cSSimon Glass cfg->f_max = min(priv->sdhc_clk, (u32)52000000);
86350586ef2SAndy Fleming
864e88e1d9cSSimon Glass cfg->b_max = CONFIG_SYS_MMC_MAX_BLK_COUNT;
86593bfd616SPantelis Antoniou
86696f0407bSPeng Fan return 0;
86796f0407bSPeng Fan }
86896f0407bSPeng Fan
8695248930eSSimon Glass #if !CONFIG_IS_ENABLED(DM_MMC)
fsl_esdhc_cfg_to_priv(struct fsl_esdhc_cfg * cfg,struct fsl_esdhc_priv * priv)8702e87c440SJagan Teki static int fsl_esdhc_cfg_to_priv(struct fsl_esdhc_cfg *cfg,
8712e87c440SJagan Teki struct fsl_esdhc_priv *priv)
8722e87c440SJagan Teki {
8732e87c440SJagan Teki if (!cfg || !priv)
8742e87c440SJagan Teki return -EINVAL;
8752e87c440SJagan Teki
8762e87c440SJagan Teki priv->esdhc_regs = (struct fsl_esdhc *)(unsigned long)(cfg->esdhc_base);
8772e87c440SJagan Teki priv->bus_width = cfg->max_bus_width;
8782e87c440SJagan Teki priv->sdhc_clk = cfg->sdhc_clk;
8792e87c440SJagan Teki priv->wp_enable = cfg->wp_enable;
88032a9179fSPeng Fan priv->vs18_enable = cfg->vs18_enable;
8812e87c440SJagan Teki
8822e87c440SJagan Teki return 0;
8832e87c440SJagan Teki };
8842e87c440SJagan Teki
fsl_esdhc_initialize(bd_t * bis,struct fsl_esdhc_cfg * cfg)88596f0407bSPeng Fan int fsl_esdhc_initialize(bd_t *bis, struct fsl_esdhc_cfg *cfg)
88696f0407bSPeng Fan {
887e88e1d9cSSimon Glass struct fsl_esdhc_plat *plat;
88896f0407bSPeng Fan struct fsl_esdhc_priv *priv;
889d6eb25e9SSimon Glass struct mmc *mmc;
89096f0407bSPeng Fan int ret;
89196f0407bSPeng Fan
89296f0407bSPeng Fan if (!cfg)
89396f0407bSPeng Fan return -EINVAL;
89496f0407bSPeng Fan
89596f0407bSPeng Fan priv = calloc(sizeof(struct fsl_esdhc_priv), 1);
89696f0407bSPeng Fan if (!priv)
89796f0407bSPeng Fan return -ENOMEM;
898e88e1d9cSSimon Glass plat = calloc(sizeof(struct fsl_esdhc_plat), 1);
899e88e1d9cSSimon Glass if (!plat) {
900e88e1d9cSSimon Glass free(priv);
901e88e1d9cSSimon Glass return -ENOMEM;
902e88e1d9cSSimon Glass }
90396f0407bSPeng Fan
90496f0407bSPeng Fan ret = fsl_esdhc_cfg_to_priv(cfg, priv);
90596f0407bSPeng Fan if (ret) {
90696f0407bSPeng Fan debug("%s xlate failure\n", __func__);
907e88e1d9cSSimon Glass free(plat);
90896f0407bSPeng Fan free(priv);
90996f0407bSPeng Fan return ret;
91096f0407bSPeng Fan }
91196f0407bSPeng Fan
912e88e1d9cSSimon Glass ret = fsl_esdhc_init(priv, plat);
91396f0407bSPeng Fan if (ret) {
91496f0407bSPeng Fan debug("%s init failure\n", __func__);
915e88e1d9cSSimon Glass free(plat);
91696f0407bSPeng Fan free(priv);
91796f0407bSPeng Fan return ret;
91896f0407bSPeng Fan }
91996f0407bSPeng Fan
920d6eb25e9SSimon Glass mmc = mmc_create(&plat->cfg, priv);
921d6eb25e9SSimon Glass if (!mmc)
922d6eb25e9SSimon Glass return -EIO;
923d6eb25e9SSimon Glass
924d6eb25e9SSimon Glass priv->mmc = mmc;
925d6eb25e9SSimon Glass
92650586ef2SAndy Fleming return 0;
92750586ef2SAndy Fleming }
92850586ef2SAndy Fleming
fsl_esdhc_mmc_init(bd_t * bis)92950586ef2SAndy Fleming int fsl_esdhc_mmc_init(bd_t *bis)
93050586ef2SAndy Fleming {
931c67bee14SStefano Babic struct fsl_esdhc_cfg *cfg;
932c67bee14SStefano Babic
93388227a1dSFabio Estevam cfg = calloc(sizeof(struct fsl_esdhc_cfg), 1);
934c67bee14SStefano Babic cfg->esdhc_base = CONFIG_SYS_FSL_ESDHC_ADDR;
935e9adeca3SSimon Glass cfg->sdhc_clk = gd->arch.sdhc_clk;
936c67bee14SStefano Babic return fsl_esdhc_initialize(bis, cfg);
93750586ef2SAndy Fleming }
9382e87c440SJagan Teki #endif
939b33433a6SAnton Vorontsov
9405a8dbdc6SYangbo Lu #ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT
mmc_adapter_card_type_ident(void)9415a8dbdc6SYangbo Lu void mmc_adapter_card_type_ident(void)
9425a8dbdc6SYangbo Lu {
9435a8dbdc6SYangbo Lu u8 card_id;
9445a8dbdc6SYangbo Lu u8 value;
9455a8dbdc6SYangbo Lu
9465a8dbdc6SYangbo Lu card_id = QIXIS_READ(present) & QIXIS_SDID_MASK;
9475a8dbdc6SYangbo Lu gd->arch.sdhc_adapter = card_id;
9485a8dbdc6SYangbo Lu
9495a8dbdc6SYangbo Lu switch (card_id) {
9505a8dbdc6SYangbo Lu case QIXIS_ESDHC_ADAPTER_TYPE_EMMC45:
951cdc69550SYangbo Lu value = QIXIS_READ(brdcfg[5]);
952cdc69550SYangbo Lu value |= (QIXIS_DAT4 | QIXIS_DAT5_6_7);
953cdc69550SYangbo Lu QIXIS_WRITE(brdcfg[5], value);
9545a8dbdc6SYangbo Lu break;
9555a8dbdc6SYangbo Lu case QIXIS_ESDHC_ADAPTER_TYPE_SDMMC_LEGACY:
956bf50be83SYangbo Lu value = QIXIS_READ(pwr_ctl[1]);
957bf50be83SYangbo Lu value |= QIXIS_EVDD_BY_SDHC_VS;
958bf50be83SYangbo Lu QIXIS_WRITE(pwr_ctl[1], value);
9595a8dbdc6SYangbo Lu break;
9605a8dbdc6SYangbo Lu case QIXIS_ESDHC_ADAPTER_TYPE_EMMC44:
9615a8dbdc6SYangbo Lu value = QIXIS_READ(brdcfg[5]);
9625a8dbdc6SYangbo Lu value |= (QIXIS_SDCLKIN | QIXIS_SDCLKOUT);
9635a8dbdc6SYangbo Lu QIXIS_WRITE(brdcfg[5], value);
9645a8dbdc6SYangbo Lu break;
9655a8dbdc6SYangbo Lu case QIXIS_ESDHC_ADAPTER_TYPE_RSV:
9665a8dbdc6SYangbo Lu break;
9675a8dbdc6SYangbo Lu case QIXIS_ESDHC_ADAPTER_TYPE_MMC:
9685a8dbdc6SYangbo Lu break;
9695a8dbdc6SYangbo Lu case QIXIS_ESDHC_ADAPTER_TYPE_SD:
9705a8dbdc6SYangbo Lu break;
9715a8dbdc6SYangbo Lu case QIXIS_ESDHC_NO_ADAPTER:
9725a8dbdc6SYangbo Lu break;
9735a8dbdc6SYangbo Lu default:
9745a8dbdc6SYangbo Lu break;
9755a8dbdc6SYangbo Lu }
9765a8dbdc6SYangbo Lu }
9775a8dbdc6SYangbo Lu #endif
9785a8dbdc6SYangbo Lu
979c67bee14SStefano Babic #ifdef CONFIG_OF_LIBFDT
esdhc_status_fixup(void * blob,const char * compat)980fce1e16cSYangbo Lu __weak int esdhc_status_fixup(void *blob, const char *compat)
981fce1e16cSYangbo Lu {
982fce1e16cSYangbo Lu #ifdef CONFIG_FSL_ESDHC_PIN_MUX
983fce1e16cSYangbo Lu if (!hwconfig("esdhc")) {
984fce1e16cSYangbo Lu do_fixup_by_compat(blob, compat, "status", "disabled",
985fce1e16cSYangbo Lu sizeof("disabled"), 1);
986fce1e16cSYangbo Lu return 1;
987fce1e16cSYangbo Lu }
988fce1e16cSYangbo Lu #endif
989fce1e16cSYangbo Lu return 0;
990fce1e16cSYangbo Lu }
991fce1e16cSYangbo Lu
fdt_fixup_esdhc(void * blob,bd_t * bd)992b33433a6SAnton Vorontsov void fdt_fixup_esdhc(void *blob, bd_t *bd)
993b33433a6SAnton Vorontsov {
994b33433a6SAnton Vorontsov const char *compat = "fsl,esdhc";
995b33433a6SAnton Vorontsov
996fce1e16cSYangbo Lu if (esdhc_status_fixup(blob, compat))
997a6da8b81SChenhui Zhao return;
998b33433a6SAnton Vorontsov
9992d9ca2c7SYangbo Lu #ifdef CONFIG_FSL_ESDHC_USE_PERIPHERAL_CLK
10002d9ca2c7SYangbo Lu do_fixup_by_compat_u32(blob, compat, "peripheral-frequency",
10012d9ca2c7SYangbo Lu gd->arch.sdhc_clk, 1);
10022d9ca2c7SYangbo Lu #else
1003b33433a6SAnton Vorontsov do_fixup_by_compat_u32(blob, compat, "clock-frequency",
1004e9adeca3SSimon Glass gd->arch.sdhc_clk, 1);
10052d9ca2c7SYangbo Lu #endif
10065a8dbdc6SYangbo Lu #ifdef CONFIG_FSL_ESDHC_ADAPTER_IDENT
10075a8dbdc6SYangbo Lu do_fixup_by_compat_u32(blob, compat, "adapter-type",
10085a8dbdc6SYangbo Lu (u32)(gd->arch.sdhc_adapter), 1);
10095a8dbdc6SYangbo Lu #endif
1010b33433a6SAnton Vorontsov }
1011c67bee14SStefano Babic #endif
101296f0407bSPeng Fan
1013653282b5SSimon Glass #if CONFIG_IS_ENABLED(DM_MMC)
101496f0407bSPeng Fan #include <asm/arch/clock.h>
init_clk_usdhc(u32 index)1015b60f1457SPeng Fan __weak void init_clk_usdhc(u32 index)
1016b60f1457SPeng Fan {
1017b60f1457SPeng Fan }
1018b60f1457SPeng Fan
fsl_esdhc_probe(struct udevice * dev)101996f0407bSPeng Fan static int fsl_esdhc_probe(struct udevice *dev)
102096f0407bSPeng Fan {
102196f0407bSPeng Fan struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
1022e88e1d9cSSimon Glass struct fsl_esdhc_plat *plat = dev_get_platdata(dev);
102396f0407bSPeng Fan struct fsl_esdhc_priv *priv = dev_get_priv(dev);
10249bb272e9SYork Sun #ifdef CONFIG_DM_REGULATOR
10254483b7ebSPeng Fan struct udevice *vqmmc_dev;
10269bb272e9SYork Sun #endif
102796f0407bSPeng Fan fdt_addr_t addr;
102896f0407bSPeng Fan unsigned int val;
1029653282b5SSimon Glass struct mmc *mmc;
103096f0407bSPeng Fan int ret;
103196f0407bSPeng Fan
10324aac33f5SSimon Glass addr = dev_read_addr(dev);
103396f0407bSPeng Fan if (addr == FDT_ADDR_T_NONE)
103496f0407bSPeng Fan return -EINVAL;
103596f0407bSPeng Fan
103696f0407bSPeng Fan priv->esdhc_regs = (struct fsl_esdhc *)addr;
103796f0407bSPeng Fan priv->dev = dev;
103896f0407bSPeng Fan
10394aac33f5SSimon Glass val = dev_read_u32_default(dev, "bus-width", -1);
104096f0407bSPeng Fan if (val == 8)
104196f0407bSPeng Fan priv->bus_width = 8;
104296f0407bSPeng Fan else if (val == 4)
104396f0407bSPeng Fan priv->bus_width = 4;
104496f0407bSPeng Fan else
104596f0407bSPeng Fan priv->bus_width = 1;
104696f0407bSPeng Fan
10474aac33f5SSimon Glass if (dev_read_bool(dev, "non-removable")) {
104896f0407bSPeng Fan priv->non_removable = 1;
104996f0407bSPeng Fan } else {
105096f0407bSPeng Fan priv->non_removable = 0;
1051fc8048a8SYangbo Lu #ifdef CONFIG_DM_GPIO
10524aac33f5SSimon Glass gpio_request_by_name(dev, "cd-gpios", 0, &priv->cd_gpio,
10534aac33f5SSimon Glass GPIOD_IS_IN);
1054fc8048a8SYangbo Lu #endif
105596f0407bSPeng Fan }
105696f0407bSPeng Fan
10571483151eSPeng Fan priv->wp_enable = 1;
10581483151eSPeng Fan
1059fc8048a8SYangbo Lu #ifdef CONFIG_DM_GPIO
10604aac33f5SSimon Glass ret = gpio_request_by_name(dev, "wp-gpios", 0, &priv->wp_gpio,
10614aac33f5SSimon Glass GPIOD_IS_IN);
10621483151eSPeng Fan if (ret)
10631483151eSPeng Fan priv->wp_enable = 0;
1064fc8048a8SYangbo Lu #endif
10654483b7ebSPeng Fan
10664483b7ebSPeng Fan priv->vs18_enable = 0;
10674483b7ebSPeng Fan
10684483b7ebSPeng Fan #ifdef CONFIG_DM_REGULATOR
10694483b7ebSPeng Fan /*
10704483b7ebSPeng Fan * If emmc I/O has a fixed voltage at 1.8V, this must be provided,
10714483b7ebSPeng Fan * otherwise, emmc will work abnormally.
10724483b7ebSPeng Fan */
10734483b7ebSPeng Fan ret = device_get_supply_regulator(dev, "vqmmc-supply", &vqmmc_dev);
10744483b7ebSPeng Fan if (ret) {
10754483b7ebSPeng Fan dev_dbg(dev, "no vqmmc-supply\n");
10764483b7ebSPeng Fan } else {
10774483b7ebSPeng Fan ret = regulator_set_enable(vqmmc_dev, true);
10784483b7ebSPeng Fan if (ret) {
10794483b7ebSPeng Fan dev_err(dev, "fail to enable vqmmc-supply\n");
10804483b7ebSPeng Fan return ret;
10814483b7ebSPeng Fan }
10824483b7ebSPeng Fan
10834483b7ebSPeng Fan if (regulator_get_value(vqmmc_dev) == 1800000)
10844483b7ebSPeng Fan priv->vs18_enable = 1;
10854483b7ebSPeng Fan }
10864483b7ebSPeng Fan #endif
10874483b7ebSPeng Fan
108896f0407bSPeng Fan /*
108996f0407bSPeng Fan * TODO:
109096f0407bSPeng Fan * Because lack of clk driver, if SDHC clk is not enabled,
109196f0407bSPeng Fan * need to enable it first before this driver is invoked.
109296f0407bSPeng Fan *
109396f0407bSPeng Fan * we use MXC_ESDHC_CLK to get clk freq.
109496f0407bSPeng Fan * If one would like to make this function work,
109596f0407bSPeng Fan * the aliases should be provided in dts as this:
109696f0407bSPeng Fan *
109796f0407bSPeng Fan * aliases {
109896f0407bSPeng Fan * mmc0 = &usdhc1;
109996f0407bSPeng Fan * mmc1 = &usdhc2;
110096f0407bSPeng Fan * mmc2 = &usdhc3;
110196f0407bSPeng Fan * mmc3 = &usdhc4;
110296f0407bSPeng Fan * };
110396f0407bSPeng Fan * Then if your board only supports mmc2 and mmc3, but we can
110496f0407bSPeng Fan * correctly get the seq as 2 and 3, then let mxc_get_clock
110596f0407bSPeng Fan * work as expected.
110696f0407bSPeng Fan */
1107b60f1457SPeng Fan
1108b60f1457SPeng Fan init_clk_usdhc(dev->seq);
1109b60f1457SPeng Fan
111096f0407bSPeng Fan priv->sdhc_clk = mxc_get_clock(MXC_ESDHC_CLK + dev->seq);
111196f0407bSPeng Fan if (priv->sdhc_clk <= 0) {
111296f0407bSPeng Fan dev_err(dev, "Unable to get clk for %s\n", dev->name);
111396f0407bSPeng Fan return -EINVAL;
111496f0407bSPeng Fan }
111596f0407bSPeng Fan
1116e88e1d9cSSimon Glass ret = fsl_esdhc_init(priv, plat);
111796f0407bSPeng Fan if (ret) {
111896f0407bSPeng Fan dev_err(dev, "fsl_esdhc_init failure\n");
111996f0407bSPeng Fan return ret;
112096f0407bSPeng Fan }
112196f0407bSPeng Fan
1122653282b5SSimon Glass mmc = &plat->mmc;
1123653282b5SSimon Glass mmc->cfg = &plat->cfg;
1124653282b5SSimon Glass mmc->dev = dev;
1125653282b5SSimon Glass upriv->mmc = mmc;
112696f0407bSPeng Fan
1127653282b5SSimon Glass return esdhc_init_common(priv, mmc);
112896f0407bSPeng Fan }
112996f0407bSPeng Fan
1130e7881d85SSimon Glass #if CONFIG_IS_ENABLED(DM_MMC)
fsl_esdhc_get_cd(struct udevice * dev)1131653282b5SSimon Glass static int fsl_esdhc_get_cd(struct udevice *dev)
1132653282b5SSimon Glass {
1133653282b5SSimon Glass struct fsl_esdhc_priv *priv = dev_get_priv(dev);
1134653282b5SSimon Glass
1135653282b5SSimon Glass return true;
1136653282b5SSimon Glass return esdhc_getcd_common(priv);
1137653282b5SSimon Glass }
1138653282b5SSimon Glass
fsl_esdhc_send_cmd(struct udevice * dev,struct mmc_cmd * cmd,struct mmc_data * data)1139653282b5SSimon Glass static int fsl_esdhc_send_cmd(struct udevice *dev, struct mmc_cmd *cmd,
1140653282b5SSimon Glass struct mmc_data *data)
1141653282b5SSimon Glass {
1142653282b5SSimon Glass struct fsl_esdhc_plat *plat = dev_get_platdata(dev);
1143653282b5SSimon Glass struct fsl_esdhc_priv *priv = dev_get_priv(dev);
1144653282b5SSimon Glass
1145653282b5SSimon Glass return esdhc_send_cmd_common(priv, &plat->mmc, cmd, data);
1146653282b5SSimon Glass }
1147653282b5SSimon Glass
fsl_esdhc_set_ios(struct udevice * dev)1148653282b5SSimon Glass static int fsl_esdhc_set_ios(struct udevice *dev)
1149653282b5SSimon Glass {
1150653282b5SSimon Glass struct fsl_esdhc_plat *plat = dev_get_platdata(dev);
1151653282b5SSimon Glass struct fsl_esdhc_priv *priv = dev_get_priv(dev);
1152653282b5SSimon Glass
1153653282b5SSimon Glass return esdhc_set_ios_common(priv, &plat->mmc);
1154653282b5SSimon Glass }
1155653282b5SSimon Glass
1156653282b5SSimon Glass static const struct dm_mmc_ops fsl_esdhc_ops = {
1157653282b5SSimon Glass .get_cd = fsl_esdhc_get_cd,
1158653282b5SSimon Glass .send_cmd = fsl_esdhc_send_cmd,
1159653282b5SSimon Glass .set_ios = fsl_esdhc_set_ios,
1160653282b5SSimon Glass };
1161653282b5SSimon Glass #endif
1162653282b5SSimon Glass
116396f0407bSPeng Fan static const struct udevice_id fsl_esdhc_ids[] = {
116496f0407bSPeng Fan { .compatible = "fsl,imx6ul-usdhc", },
116596f0407bSPeng Fan { .compatible = "fsl,imx6sx-usdhc", },
116696f0407bSPeng Fan { .compatible = "fsl,imx6sl-usdhc", },
116796f0407bSPeng Fan { .compatible = "fsl,imx6q-usdhc", },
116896f0407bSPeng Fan { .compatible = "fsl,imx7d-usdhc", },
1169b60f1457SPeng Fan { .compatible = "fsl,imx7ulp-usdhc", },
1170a6473f8eSYangbo Lu { .compatible = "fsl,esdhc", },
117196f0407bSPeng Fan { /* sentinel */ }
117296f0407bSPeng Fan };
117396f0407bSPeng Fan
1174653282b5SSimon Glass #if CONFIG_IS_ENABLED(BLK)
fsl_esdhc_bind(struct udevice * dev)1175653282b5SSimon Glass static int fsl_esdhc_bind(struct udevice *dev)
1176653282b5SSimon Glass {
1177653282b5SSimon Glass struct fsl_esdhc_plat *plat = dev_get_platdata(dev);
1178653282b5SSimon Glass
1179653282b5SSimon Glass return mmc_bind(dev, &plat->mmc, &plat->cfg);
1180653282b5SSimon Glass }
1181653282b5SSimon Glass #endif
1182653282b5SSimon Glass
118396f0407bSPeng Fan U_BOOT_DRIVER(fsl_esdhc) = {
118496f0407bSPeng Fan .name = "fsl-esdhc-mmc",
118596f0407bSPeng Fan .id = UCLASS_MMC,
118696f0407bSPeng Fan .of_match = fsl_esdhc_ids,
1187653282b5SSimon Glass .ops = &fsl_esdhc_ops,
1188653282b5SSimon Glass #if CONFIG_IS_ENABLED(BLK)
1189653282b5SSimon Glass .bind = fsl_esdhc_bind,
1190653282b5SSimon Glass #endif
119196f0407bSPeng Fan .probe = fsl_esdhc_probe,
1192e88e1d9cSSimon Glass .platdata_auto_alloc_size = sizeof(struct fsl_esdhc_plat),
119396f0407bSPeng Fan .priv_auto_alloc_size = sizeof(struct fsl_esdhc_priv),
119496f0407bSPeng Fan };
119596f0407bSPeng Fan #endif
1196