1d0ebbb8dSJaehoon Chung /*
2d0ebbb8dSJaehoon Chung * (C) Copyright 2012 SAMSUNG Electronics
3d0ebbb8dSJaehoon Chung * Jaehoon Chung <jh80.chung@samsung.com>
4d0ebbb8dSJaehoon Chung *
51a459660SWolfgang Denk * SPDX-License-Identifier: GPL-2.0+
6d0ebbb8dSJaehoon Chung */
7d0ebbb8dSJaehoon Chung
8d0ebbb8dSJaehoon Chung #include <common.h>
9d0ebbb8dSJaehoon Chung #include <dwmmc.h>
10a082a2ddSAmar #include <fdtdec.h>
11*0e00a84cSMasahiro Yamada #include <linux/libfdt.h>
12a082a2ddSAmar #include <malloc.h>
13ccd60a85SJaehoon Chung #include <errno.h>
14d0ebbb8dSJaehoon Chung #include <asm/arch/dwmmc.h>
15d0ebbb8dSJaehoon Chung #include <asm/arch/clk.h>
16a082a2ddSAmar #include <asm/arch/pinmux.h>
1764029f7aSPrzemyslaw Marczak #include <asm/arch/power.h>
18959198f7SJaehoon Chung #include <asm/gpio.h>
19d0ebbb8dSJaehoon Chung
20a082a2ddSAmar #define DWMMC_MAX_CH_NUM 4
21a082a2ddSAmar #define DWMMC_MAX_FREQ 52000000
22a082a2ddSAmar #define DWMMC_MIN_FREQ 400000
235dab81ceSJaehoon Chung #define DWMMC_MMC0_SDR_TIMING_VAL 0x03030001
245dab81ceSJaehoon Chung #define DWMMC_MMC2_SDR_TIMING_VAL 0x03020001
255dab81ceSJaehoon Chung
263537ee87SJaehoon Chung #ifdef CONFIG_DM_MMC
273537ee87SJaehoon Chung #include <dm.h>
283537ee87SJaehoon Chung DECLARE_GLOBAL_DATA_PTR;
293537ee87SJaehoon Chung
303537ee87SJaehoon Chung struct exynos_mmc_plat {
313537ee87SJaehoon Chung struct mmc_config cfg;
323537ee87SJaehoon Chung struct mmc mmc;
333537ee87SJaehoon Chung };
343537ee87SJaehoon Chung #endif
353537ee87SJaehoon Chung
365dab81ceSJaehoon Chung /* Exynos implmentation specific drver private data */
375dab81ceSJaehoon Chung struct dwmci_exynos_priv_data {
383537ee87SJaehoon Chung #ifdef CONFIG_DM_MMC
393537ee87SJaehoon Chung struct dwmci_host host;
403537ee87SJaehoon Chung #endif
415dab81ceSJaehoon Chung u32 sdr_timing;
425dab81ceSJaehoon Chung };
43d0ebbb8dSJaehoon Chung
44a082a2ddSAmar /*
45a082a2ddSAmar * Function used as callback function to initialise the
46a082a2ddSAmar * CLKSEL register for every mmc channel.
47a082a2ddSAmar */
exynos_dwmci_clksel(struct dwmci_host * host)48d0ebbb8dSJaehoon Chung static void exynos_dwmci_clksel(struct dwmci_host *host)
49d0ebbb8dSJaehoon Chung {
505dab81ceSJaehoon Chung struct dwmci_exynos_priv_data *priv = host->priv;
515dab81ceSJaehoon Chung
525dab81ceSJaehoon Chung dwmci_writel(host, DWMCI_CLKSEL, priv->sdr_timing);
53d0ebbb8dSJaehoon Chung }
54d0ebbb8dSJaehoon Chung
exynos_dwmci_get_clk(struct dwmci_host * host,uint freq)55e3563f2eSSimon Glass unsigned int exynos_dwmci_get_clk(struct dwmci_host *host, uint freq)
56a082a2ddSAmar {
57d3e016ccSRajeshwari S Shinde unsigned long sclk;
58d3e016ccSRajeshwari S Shinde int8_t clk_div;
59d3e016ccSRajeshwari S Shinde
60d3e016ccSRajeshwari S Shinde /*
61d3e016ccSRajeshwari S Shinde * Since SDCLKIN is divided inside controller by the DIVRATIO
62d3e016ccSRajeshwari S Shinde * value set in the CLKSEL register, we need to use the same output
63d3e016ccSRajeshwari S Shinde * clock value to calculate the CLKDIV value.
64d3e016ccSRajeshwari S Shinde * as per user manual:cclk_in = SDCLKIN / (DIVRATIO + 1)
65d3e016ccSRajeshwari S Shinde */
66d3e016ccSRajeshwari S Shinde clk_div = ((dwmci_readl(host, DWMCI_CLKSEL) >> DWMCI_DIVRATIO_BIT)
67d3e016ccSRajeshwari S Shinde & DWMCI_DIVRATIO_MASK) + 1;
68d3e016ccSRajeshwari S Shinde sclk = get_mmc_clk(host->dev_index);
69d3e016ccSRajeshwari S Shinde
70959198f7SJaehoon Chung /*
71959198f7SJaehoon Chung * Assume to know divider value.
72959198f7SJaehoon Chung * When clock unit is broken, need to set "host->div"
73959198f7SJaehoon Chung */
74959198f7SJaehoon Chung return sclk / clk_div / (host->div + 1);
75a082a2ddSAmar }
76a082a2ddSAmar
exynos_dwmci_board_init(struct dwmci_host * host)7718ab6755SJaehoon Chung static void exynos_dwmci_board_init(struct dwmci_host *host)
7818ab6755SJaehoon Chung {
795dab81ceSJaehoon Chung struct dwmci_exynos_priv_data *priv = host->priv;
805dab81ceSJaehoon Chung
8118ab6755SJaehoon Chung if (host->quirks & DWMCI_QUIRK_DISABLE_SMU) {
8218ab6755SJaehoon Chung dwmci_writel(host, EMMCP_MPSBEGIN0, 0);
8318ab6755SJaehoon Chung dwmci_writel(host, EMMCP_SEND0, 0);
8418ab6755SJaehoon Chung dwmci_writel(host, EMMCP_CTRL0,
8518ab6755SJaehoon Chung MPSCTRL_SECURE_READ_BIT |
8618ab6755SJaehoon Chung MPSCTRL_SECURE_WRITE_BIT |
8718ab6755SJaehoon Chung MPSCTRL_NON_SECURE_READ_BIT |
8818ab6755SJaehoon Chung MPSCTRL_NON_SECURE_WRITE_BIT | MPSCTRL_VALID);
8918ab6755SJaehoon Chung }
903a33bb18SJaehoon Chung
915dab81ceSJaehoon Chung /* Set to timing value at initial time */
925dab81ceSJaehoon Chung if (priv->sdr_timing)
933a33bb18SJaehoon Chung exynos_dwmci_clksel(host);
9418ab6755SJaehoon Chung }
9518ab6755SJaehoon Chung
exynos_dwmci_core_init(struct dwmci_host * host)96d956a67eSJaehoon Chung static int exynos_dwmci_core_init(struct dwmci_host *host)
97d0ebbb8dSJaehoon Chung {
98a082a2ddSAmar unsigned int div;
99a082a2ddSAmar unsigned long freq, sclk;
100959198f7SJaehoon Chung
101959198f7SJaehoon Chung if (host->bus_hz)
102959198f7SJaehoon Chung freq = host->bus_hz;
103959198f7SJaehoon Chung else
104959198f7SJaehoon Chung freq = DWMMC_MAX_FREQ;
105959198f7SJaehoon Chung
106a082a2ddSAmar /* request mmc clock vlaue of 52MHz. */
107d956a67eSJaehoon Chung sclk = get_mmc_clk(host->dev_index);
108a082a2ddSAmar div = DIV_ROUND_UP(sclk, freq);
109a082a2ddSAmar /* set the clock divisor for mmc */
110d956a67eSJaehoon Chung set_mmc_clk(host->dev_index, div);
111d0ebbb8dSJaehoon Chung
112a082a2ddSAmar host->name = "EXYNOS DWMMC";
1136f0b7caaSRajeshwari Shinde #ifdef CONFIG_EXYNOS5420
1146f0b7caaSRajeshwari Shinde host->quirks = DWMCI_QUIRK_DISABLE_SMU;
1156f0b7caaSRajeshwari Shinde #endif
11618ab6755SJaehoon Chung host->board_init = exynos_dwmci_board_init;
117a082a2ddSAmar
118e09bd853SJaehoon Chung host->caps = MMC_MODE_DDR_52MHz;
119d0ebbb8dSJaehoon Chung host->clksel = exynos_dwmci_clksel;
120b44fe83aSJaehoon Chung host->get_mmc_clk = exynos_dwmci_get_clk;
1213537ee87SJaehoon Chung
1223537ee87SJaehoon Chung #ifndef CONFIG_DM_MMC
123a082a2ddSAmar /* Add the mmc channel to be registered with mmc core */
124a082a2ddSAmar if (add_dwmci(host, DWMMC_MAX_FREQ, DWMMC_MIN_FREQ)) {
125d956a67eSJaehoon Chung printf("DWMMC%d registration failed\n", host->dev_index);
126a082a2ddSAmar return -1;
127a082a2ddSAmar }
1283537ee87SJaehoon Chung #endif
1293537ee87SJaehoon Chung
130d0ebbb8dSJaehoon Chung return 0;
131d0ebbb8dSJaehoon Chung }
132d0ebbb8dSJaehoon Chung
133959198f7SJaehoon Chung static struct dwmci_host dwmci_host[DWMMC_MAX_CH_NUM];
134959198f7SJaehoon Chung
do_dwmci_init(struct dwmci_host * host)135959198f7SJaehoon Chung static int do_dwmci_init(struct dwmci_host *host)
136959198f7SJaehoon Chung {
137d956a67eSJaehoon Chung int flag, err;
138959198f7SJaehoon Chung
139959198f7SJaehoon Chung flag = host->buswidth == 8 ? PINMUX_FLAG_8BIT_MODE : PINMUX_FLAG_NONE;
140959198f7SJaehoon Chung err = exynos_pinmux_config(host->dev_id, flag);
141a082a2ddSAmar if (err) {
142d956a67eSJaehoon Chung printf("DWMMC%d not configure\n", host->dev_index);
143a082a2ddSAmar return err;
144a082a2ddSAmar }
145a082a2ddSAmar
146d956a67eSJaehoon Chung return exynos_dwmci_core_init(host);
147959198f7SJaehoon Chung }
148a082a2ddSAmar
exynos_dwmci_get_config(const void * blob,int node,struct dwmci_host * host)149959198f7SJaehoon Chung static int exynos_dwmci_get_config(const void *blob, int node,
150959198f7SJaehoon Chung struct dwmci_host *host)
151959198f7SJaehoon Chung {
152959198f7SJaehoon Chung int err = 0;
1535dab81ceSJaehoon Chung u32 base, timing[3];
1545dab81ceSJaehoon Chung struct dwmci_exynos_priv_data *priv;
1555dab81ceSJaehoon Chung
1565dab81ceSJaehoon Chung priv = malloc(sizeof(struct dwmci_exynos_priv_data));
1575dab81ceSJaehoon Chung if (!priv) {
15890aa625cSMasahiro Yamada pr_err("dwmci_exynos_priv_data malloc fail!\n");
1595dab81ceSJaehoon Chung return -ENOMEM;
1605dab81ceSJaehoon Chung }
161959198f7SJaehoon Chung
162959198f7SJaehoon Chung /* Extract device id for each mmc channel */
163959198f7SJaehoon Chung host->dev_id = pinmux_decode_periph_id(blob, node);
164959198f7SJaehoon Chung
165959198f7SJaehoon Chung host->dev_index = fdtdec_get_int(blob, node, "index", host->dev_id);
166959198f7SJaehoon Chung if (host->dev_index == host->dev_id)
167959198f7SJaehoon Chung host->dev_index = host->dev_id - PERIPH_ID_SDMMC0;
168959198f7SJaehoon Chung
169ce757b18SJaehoon Chung if (host->dev_index > 4) {
170ce757b18SJaehoon Chung printf("DWMMC%d: Can't get the dev index\n", host->dev_index);
171ce757b18SJaehoon Chung return -EINVAL;
172ce757b18SJaehoon Chung }
173ce757b18SJaehoon Chung
17470f6d394SJaehoon Chung /* Get the bus width from the device node (Default is 4bit buswidth) */
17570f6d394SJaehoon Chung host->buswidth = fdtdec_get_int(blob, node, "samsung,bus-width", 4);
176dfcb683aSJaehoon Chung
177959198f7SJaehoon Chung /* Set the base address from the device node */
178a082a2ddSAmar base = fdtdec_get_addr(blob, node, "reg");
179a082a2ddSAmar if (!base) {
180dfcb683aSJaehoon Chung printf("DWMMC%d: Can't get base address\n", host->dev_index);
181959198f7SJaehoon Chung return -EINVAL;
182a082a2ddSAmar }
183959198f7SJaehoon Chung host->ioaddr = (void *)base;
184959198f7SJaehoon Chung
185a082a2ddSAmar /* Extract the timing info from the node */
186959198f7SJaehoon Chung err = fdtdec_get_int_array(blob, node, "samsung,timing", timing, 3);
187a082a2ddSAmar if (err) {
188dfcb683aSJaehoon Chung printf("DWMMC%d: Can't get sdr-timings for devider\n",
189dfcb683aSJaehoon Chung host->dev_index);
190959198f7SJaehoon Chung return -EINVAL;
191a082a2ddSAmar }
192a082a2ddSAmar
1935dab81ceSJaehoon Chung priv->sdr_timing = (DWMCI_SET_SAMPLE_CLK(timing[0]) |
194a082a2ddSAmar DWMCI_SET_DRV_CLK(timing[1]) |
195a082a2ddSAmar DWMCI_SET_DIV_RATIO(timing[2]));
1965dab81ceSJaehoon Chung
1975dab81ceSJaehoon Chung /* sdr_timing didn't assigned anything, use the default value */
1985dab81ceSJaehoon Chung if (!priv->sdr_timing) {
1995dab81ceSJaehoon Chung if (host->dev_index == 0)
2005dab81ceSJaehoon Chung priv->sdr_timing = DWMMC_MMC0_SDR_TIMING_VAL;
2015dab81ceSJaehoon Chung else if (host->dev_index == 2)
2025dab81ceSJaehoon Chung priv->sdr_timing = DWMMC_MMC2_SDR_TIMING_VAL;
2035dab81ceSJaehoon Chung }
204959198f7SJaehoon Chung
205959198f7SJaehoon Chung host->fifoth_val = fdtdec_get_int(blob, node, "fifoth_val", 0);
206959198f7SJaehoon Chung host->bus_hz = fdtdec_get_int(blob, node, "bus_hz", 0);
207959198f7SJaehoon Chung host->div = fdtdec_get_int(blob, node, "div", 0);
208959198f7SJaehoon Chung
2095dab81ceSJaehoon Chung host->priv = priv;
2105dab81ceSJaehoon Chung
211959198f7SJaehoon Chung return 0;
212959198f7SJaehoon Chung }
213959198f7SJaehoon Chung
exynos_dwmci_process_node(const void * blob,int node_list[],int count)214959198f7SJaehoon Chung static int exynos_dwmci_process_node(const void *blob,
215959198f7SJaehoon Chung int node_list[], int count)
216959198f7SJaehoon Chung {
217959198f7SJaehoon Chung struct dwmci_host *host;
218959198f7SJaehoon Chung int i, node, err;
219959198f7SJaehoon Chung
220959198f7SJaehoon Chung for (i = 0; i < count; i++) {
221959198f7SJaehoon Chung node = node_list[i];
222959198f7SJaehoon Chung if (node <= 0)
223959198f7SJaehoon Chung continue;
224959198f7SJaehoon Chung host = &dwmci_host[i];
225959198f7SJaehoon Chung err = exynos_dwmci_get_config(blob, node, host);
226959198f7SJaehoon Chung if (err) {
227dfcb683aSJaehoon Chung printf("%s: failed to decode dev %d\n", __func__, i);
228959198f7SJaehoon Chung return err;
229959198f7SJaehoon Chung }
230959198f7SJaehoon Chung
231959198f7SJaehoon Chung do_dwmci_init(host);
232a082a2ddSAmar }
233a082a2ddSAmar return 0;
234a082a2ddSAmar }
235959198f7SJaehoon Chung
exynos_dwmmc_init(const void * blob)236959198f7SJaehoon Chung int exynos_dwmmc_init(const void *blob)
237959198f7SJaehoon Chung {
238959198f7SJaehoon Chung int node_list[DWMMC_MAX_CH_NUM];
23964029f7aSPrzemyslaw Marczak int boot_dev_node;
240959198f7SJaehoon Chung int err = 0, count;
241959198f7SJaehoon Chung
242959198f7SJaehoon Chung count = fdtdec_find_aliases_for_id(blob, "mmc",
243d956a67eSJaehoon Chung COMPAT_SAMSUNG_EXYNOS_DWMMC, node_list,
244d956a67eSJaehoon Chung DWMMC_MAX_CH_NUM);
24564029f7aSPrzemyslaw Marczak
24664029f7aSPrzemyslaw Marczak /* For DWMMC always set boot device as mmc 0 */
24764029f7aSPrzemyslaw Marczak if (count >= 3 && get_boot_mode() == BOOT_MODE_SD) {
24864029f7aSPrzemyslaw Marczak boot_dev_node = node_list[2];
24964029f7aSPrzemyslaw Marczak node_list[2] = node_list[0];
25064029f7aSPrzemyslaw Marczak node_list[0] = boot_dev_node;
25164029f7aSPrzemyslaw Marczak }
25264029f7aSPrzemyslaw Marczak
253959198f7SJaehoon Chung err = exynos_dwmci_process_node(blob, node_list, count);
254959198f7SJaehoon Chung
255959198f7SJaehoon Chung return err;
256959198f7SJaehoon Chung }
2573537ee87SJaehoon Chung
2583537ee87SJaehoon Chung #ifdef CONFIG_DM_MMC
exynos_dwmmc_probe(struct udevice * dev)2593537ee87SJaehoon Chung static int exynos_dwmmc_probe(struct udevice *dev)
2603537ee87SJaehoon Chung {
2613537ee87SJaehoon Chung struct exynos_mmc_plat *plat = dev_get_platdata(dev);
2623537ee87SJaehoon Chung struct mmc_uclass_priv *upriv = dev_get_uclass_priv(dev);
2633537ee87SJaehoon Chung struct dwmci_exynos_priv_data *priv = dev_get_priv(dev);
2643537ee87SJaehoon Chung struct dwmci_host *host = &priv->host;
2653537ee87SJaehoon Chung int err;
2663537ee87SJaehoon Chung
267e160f7d4SSimon Glass err = exynos_dwmci_get_config(gd->fdt_blob, dev_of_offset(dev), host);
2683537ee87SJaehoon Chung if (err)
2693537ee87SJaehoon Chung return err;
2703537ee87SJaehoon Chung err = do_dwmci_init(host);
2713537ee87SJaehoon Chung if (err)
2723537ee87SJaehoon Chung return err;
2733537ee87SJaehoon Chung
274e5113c33SJaehoon Chung dwmci_setup_cfg(&plat->cfg, host, DWMMC_MAX_FREQ, DWMMC_MIN_FREQ);
2753537ee87SJaehoon Chung host->mmc = &plat->mmc;
2763537ee87SJaehoon Chung host->mmc->priv = &priv->host;
2773537ee87SJaehoon Chung host->priv = dev;
2783537ee87SJaehoon Chung upriv->mmc = host->mmc;
2793537ee87SJaehoon Chung
2803537ee87SJaehoon Chung return dwmci_probe(dev);
2813537ee87SJaehoon Chung }
2823537ee87SJaehoon Chung
exynos_dwmmc_bind(struct udevice * dev)2833537ee87SJaehoon Chung static int exynos_dwmmc_bind(struct udevice *dev)
2843537ee87SJaehoon Chung {
2853537ee87SJaehoon Chung struct exynos_mmc_plat *plat = dev_get_platdata(dev);
2863537ee87SJaehoon Chung
28724f5aec3SMasahiro Yamada return dwmci_bind(dev, &plat->mmc, &plat->cfg);
2883537ee87SJaehoon Chung }
2893537ee87SJaehoon Chung
2903537ee87SJaehoon Chung static const struct udevice_id exynos_dwmmc_ids[] = {
2913537ee87SJaehoon Chung { .compatible = "samsung,exynos4412-dw-mshc" },
2923537ee87SJaehoon Chung { }
2933537ee87SJaehoon Chung };
2943537ee87SJaehoon Chung
2953537ee87SJaehoon Chung U_BOOT_DRIVER(exynos_dwmmc_drv) = {
2963537ee87SJaehoon Chung .name = "exynos_dwmmc",
2973537ee87SJaehoon Chung .id = UCLASS_MMC,
2983537ee87SJaehoon Chung .of_match = exynos_dwmmc_ids,
2993537ee87SJaehoon Chung .bind = exynos_dwmmc_bind,
3003537ee87SJaehoon Chung .ops = &dm_dwmci_ops,
3013537ee87SJaehoon Chung .probe = exynos_dwmmc_probe,
3023537ee87SJaehoon Chung .priv_auto_alloc_size = sizeof(struct dwmci_exynos_priv_data),
3033537ee87SJaehoon Chung .platdata_auto_alloc_size = sizeof(struct exynos_mmc_plat),
3043537ee87SJaehoon Chung };
3053537ee87SJaehoon Chung #endif
306