157418d21SSandeep Paulraj /* 257418d21SSandeep Paulraj * Davinci MMC Controller Driver 357418d21SSandeep Paulraj * 457418d21SSandeep Paulraj * Copyright (C) 2010 Texas Instruments Incorporated 557418d21SSandeep Paulraj * 657418d21SSandeep Paulraj * This program is free software; you can redistribute it and/or modify 757418d21SSandeep Paulraj * it under the terms of the GNU General Public License as published by 857418d21SSandeep Paulraj * the Free Software Foundation; either version 2 of the License, or 957418d21SSandeep Paulraj * (at your option) any later version. 1057418d21SSandeep Paulraj * 1157418d21SSandeep Paulraj * This program is distributed in the hope that it will be useful, 1257418d21SSandeep Paulraj * but WITHOUT ANY WARRANTY; without even the implied warranty of 1357418d21SSandeep Paulraj * MERCHANTABILITY or FITNESS FOR A PARTICULAR PURPOSE. See the 1457418d21SSandeep Paulraj * GNU General Public License for more details. 1557418d21SSandeep Paulraj * 1657418d21SSandeep Paulraj * You should have received a copy of the GNU General Public License 1757418d21SSandeep Paulraj * along with this program; if not, write to the Free Software 1857418d21SSandeep Paulraj * Foundation, Inc., 675 Mass Ave, Cambridge, MA 02139, USA. 1957418d21SSandeep Paulraj */ 2057418d21SSandeep Paulraj 2157418d21SSandeep Paulraj #include <config.h> 2257418d21SSandeep Paulraj #include <common.h> 2357418d21SSandeep Paulraj #include <command.h> 2457418d21SSandeep Paulraj #include <mmc.h> 2557418d21SSandeep Paulraj #include <part.h> 2657418d21SSandeep Paulraj #include <malloc.h> 2757418d21SSandeep Paulraj #include <asm/io.h> 2857418d21SSandeep Paulraj #include <asm/arch/sdmmc_defs.h> 2957418d21SSandeep Paulraj 3057418d21SSandeep Paulraj #define DAVINCI_MAX_BLOCKS (32) 3157418d21SSandeep Paulraj #define WATCHDOG_COUNT (100000) 3257418d21SSandeep Paulraj 3357418d21SSandeep Paulraj #define get_val(addr) REG(addr) 3457418d21SSandeep Paulraj #define set_val(addr, val) REG(addr) = (val) 3557418d21SSandeep Paulraj #define set_bit(addr, val) set_val((addr), (get_val(addr) | (val))) 3657418d21SSandeep Paulraj #define clear_bit(addr, val) set_val((addr), (get_val(addr) & ~(val))) 3757418d21SSandeep Paulraj 3857418d21SSandeep Paulraj /* Set davinci clock prescalar value based on the required clock in HZ */ 3957418d21SSandeep Paulraj static void dmmc_set_clock(struct mmc *mmc, uint clock) 4057418d21SSandeep Paulraj { 4157418d21SSandeep Paulraj struct davinci_mmc *host = mmc->priv; 4257418d21SSandeep Paulraj struct davinci_mmc_regs *regs = host->reg_base; 4357418d21SSandeep Paulraj uint clkrt, sysclk2, act_clock; 4457418d21SSandeep Paulraj 4557418d21SSandeep Paulraj if (clock < mmc->f_min) 4657418d21SSandeep Paulraj clock = mmc->f_min; 4757418d21SSandeep Paulraj if (clock > mmc->f_max) 4857418d21SSandeep Paulraj clock = mmc->f_max; 4957418d21SSandeep Paulraj 5057418d21SSandeep Paulraj set_val(®s->mmcclk, 0); 5157418d21SSandeep Paulraj sysclk2 = host->input_clk; 5257418d21SSandeep Paulraj clkrt = (sysclk2 / (2 * clock)) - 1; 5357418d21SSandeep Paulraj 5457418d21SSandeep Paulraj /* Calculate the actual clock for the divider used */ 5557418d21SSandeep Paulraj act_clock = (sysclk2 / (2 * (clkrt + 1))); 5657418d21SSandeep Paulraj 5757418d21SSandeep Paulraj /* Adjust divider if actual clock exceeds the required clock */ 5857418d21SSandeep Paulraj if (act_clock > clock) 5957418d21SSandeep Paulraj clkrt++; 6057418d21SSandeep Paulraj 6157418d21SSandeep Paulraj /* check clock divider boundary and correct it */ 6257418d21SSandeep Paulraj if (clkrt > 0xFF) 6357418d21SSandeep Paulraj clkrt = 0xFF; 6457418d21SSandeep Paulraj 6557418d21SSandeep Paulraj set_val(®s->mmcclk, (clkrt | MMCCLK_CLKEN)); 6657418d21SSandeep Paulraj } 6757418d21SSandeep Paulraj 6857418d21SSandeep Paulraj /* Status bit wait loop for MMCST1 */ 6957418d21SSandeep Paulraj static int 7057418d21SSandeep Paulraj dmmc_wait_fifo_status(volatile struct davinci_mmc_regs *regs, uint status) 7157418d21SSandeep Paulraj { 72*79b05d59SHeiko Schocher uint wdog = WATCHDOG_COUNT; 73*79b05d59SHeiko Schocher 7457418d21SSandeep Paulraj while (--wdog && ((get_val(®s->mmcst1) & status) != status)) 7557418d21SSandeep Paulraj udelay(10); 7657418d21SSandeep Paulraj 7757418d21SSandeep Paulraj if (!(get_val(®s->mmcctl) & MMCCTL_WIDTH_4_BIT)) 7857418d21SSandeep Paulraj udelay(100); 7957418d21SSandeep Paulraj 8057418d21SSandeep Paulraj if (wdog == 0) 8157418d21SSandeep Paulraj return COMM_ERR; 8257418d21SSandeep Paulraj 8357418d21SSandeep Paulraj return 0; 8457418d21SSandeep Paulraj } 8557418d21SSandeep Paulraj 8657418d21SSandeep Paulraj /* Busy bit wait loop for MMCST1 */ 8757418d21SSandeep Paulraj static int dmmc_busy_wait(volatile struct davinci_mmc_regs *regs) 8857418d21SSandeep Paulraj { 89*79b05d59SHeiko Schocher uint wdog = WATCHDOG_COUNT; 9057418d21SSandeep Paulraj 9157418d21SSandeep Paulraj while (--wdog && (get_val(®s->mmcst1) & MMCST1_BUSY)) 9257418d21SSandeep Paulraj udelay(10); 9357418d21SSandeep Paulraj 9457418d21SSandeep Paulraj if (wdog == 0) 9557418d21SSandeep Paulraj return COMM_ERR; 9657418d21SSandeep Paulraj 9757418d21SSandeep Paulraj return 0; 9857418d21SSandeep Paulraj } 9957418d21SSandeep Paulraj 10057418d21SSandeep Paulraj /* Status bit wait loop for MMCST0 - Checks for error bits as well */ 10157418d21SSandeep Paulraj static int dmmc_check_status(volatile struct davinci_mmc_regs *regs, 10257418d21SSandeep Paulraj uint *cur_st, uint st_ready, uint st_error) 10357418d21SSandeep Paulraj { 10457418d21SSandeep Paulraj uint wdog = WATCHDOG_COUNT; 10557418d21SSandeep Paulraj uint mmcstatus = *cur_st; 10657418d21SSandeep Paulraj 10757418d21SSandeep Paulraj while (wdog--) { 10857418d21SSandeep Paulraj if (mmcstatus & st_ready) { 10957418d21SSandeep Paulraj *cur_st = mmcstatus; 11057418d21SSandeep Paulraj mmcstatus = get_val(®s->mmcst1); 11157418d21SSandeep Paulraj return 0; 11257418d21SSandeep Paulraj } else if (mmcstatus & st_error) { 11357418d21SSandeep Paulraj if (mmcstatus & MMCST0_TOUTRS) 11457418d21SSandeep Paulraj return TIMEOUT; 11557418d21SSandeep Paulraj printf("[ ST0 ERROR %x]\n", mmcstatus); 11657418d21SSandeep Paulraj /* 11757418d21SSandeep Paulraj * Ignore CRC errors as some MMC cards fail to 11857418d21SSandeep Paulraj * initialize on DM365-EVM on the SD1 slot 11957418d21SSandeep Paulraj */ 12057418d21SSandeep Paulraj if (mmcstatus & MMCST0_CRCRS) 12157418d21SSandeep Paulraj return 0; 12257418d21SSandeep Paulraj return COMM_ERR; 12357418d21SSandeep Paulraj } 12457418d21SSandeep Paulraj udelay(10); 12557418d21SSandeep Paulraj 12657418d21SSandeep Paulraj mmcstatus = get_val(®s->mmcst0); 12757418d21SSandeep Paulraj } 12857418d21SSandeep Paulraj 12957418d21SSandeep Paulraj printf("Status %x Timeout ST0:%x ST1:%x\n", st_ready, mmcstatus, 13057418d21SSandeep Paulraj get_val(®s->mmcst1)); 13157418d21SSandeep Paulraj return COMM_ERR; 13257418d21SSandeep Paulraj } 13357418d21SSandeep Paulraj 13457418d21SSandeep Paulraj /* 13557418d21SSandeep Paulraj * Sends a command out on the bus. Takes the mmc pointer, 13657418d21SSandeep Paulraj * a command pointer, and an optional data pointer. 13757418d21SSandeep Paulraj */ 13857418d21SSandeep Paulraj static int 13957418d21SSandeep Paulraj dmmc_send_cmd(struct mmc *mmc, struct mmc_cmd *cmd, struct mmc_data *data) 14057418d21SSandeep Paulraj { 14157418d21SSandeep Paulraj struct davinci_mmc *host = mmc->priv; 14257418d21SSandeep Paulraj volatile struct davinci_mmc_regs *regs = host->reg_base; 14357418d21SSandeep Paulraj uint mmcstatus, status_rdy, status_err; 14457418d21SSandeep Paulraj uint i, cmddata, bytes_left = 0; 14557418d21SSandeep Paulraj int fifo_words, fifo_bytes, err; 14657418d21SSandeep Paulraj char *data_buf = NULL; 14757418d21SSandeep Paulraj 14857418d21SSandeep Paulraj /* Clear status registers */ 14957418d21SSandeep Paulraj mmcstatus = get_val(®s->mmcst0); 15057418d21SSandeep Paulraj fifo_words = (host->version == MMC_CTLR_VERSION_2) ? 16 : 8; 15157418d21SSandeep Paulraj fifo_bytes = fifo_words << 2; 15257418d21SSandeep Paulraj 15357418d21SSandeep Paulraj /* Wait for any previous busy signal to be cleared */ 15457418d21SSandeep Paulraj dmmc_busy_wait(regs); 15557418d21SSandeep Paulraj 15657418d21SSandeep Paulraj cmddata = cmd->cmdidx; 15757418d21SSandeep Paulraj cmddata |= MMCCMD_PPLEN; 15857418d21SSandeep Paulraj 15957418d21SSandeep Paulraj /* Send init clock for CMD0 */ 16057418d21SSandeep Paulraj if (cmd->cmdidx == MMC_CMD_GO_IDLE_STATE) 16157418d21SSandeep Paulraj cmddata |= MMCCMD_INITCK; 16257418d21SSandeep Paulraj 16357418d21SSandeep Paulraj switch (cmd->resp_type) { 16457418d21SSandeep Paulraj case MMC_RSP_R1b: 16557418d21SSandeep Paulraj cmddata |= MMCCMD_BSYEXP; 16657418d21SSandeep Paulraj /* Fall-through */ 16757418d21SSandeep Paulraj case MMC_RSP_R1: /* R1, R1b, R5, R6, R7 */ 16857418d21SSandeep Paulraj cmddata |= MMCCMD_RSPFMT_R1567; 16957418d21SSandeep Paulraj break; 17057418d21SSandeep Paulraj case MMC_RSP_R2: 17157418d21SSandeep Paulraj cmddata |= MMCCMD_RSPFMT_R2; 17257418d21SSandeep Paulraj break; 17357418d21SSandeep Paulraj case MMC_RSP_R3: /* R3, R4 */ 17457418d21SSandeep Paulraj cmddata |= MMCCMD_RSPFMT_R3; 17557418d21SSandeep Paulraj break; 17657418d21SSandeep Paulraj } 17757418d21SSandeep Paulraj 17857418d21SSandeep Paulraj set_val(®s->mmcim, 0); 17957418d21SSandeep Paulraj 18057418d21SSandeep Paulraj if (data) { 18157418d21SSandeep Paulraj /* clear previous data transfer if any and set new one */ 18257418d21SSandeep Paulraj bytes_left = (data->blocksize * data->blocks); 18357418d21SSandeep Paulraj 18457418d21SSandeep Paulraj /* Reset FIFO - Always use 32 byte fifo threshold */ 18557418d21SSandeep Paulraj set_val(®s->mmcfifoctl, 18657418d21SSandeep Paulraj (MMCFIFOCTL_FIFOLEV | MMCFIFOCTL_FIFORST)); 18757418d21SSandeep Paulraj 18857418d21SSandeep Paulraj if (host->version == MMC_CTLR_VERSION_2) 18957418d21SSandeep Paulraj cmddata |= MMCCMD_DMATRIG; 19057418d21SSandeep Paulraj 19157418d21SSandeep Paulraj cmddata |= MMCCMD_WDATX; 19257418d21SSandeep Paulraj if (data->flags == MMC_DATA_READ) { 19357418d21SSandeep Paulraj set_val(®s->mmcfifoctl, MMCFIFOCTL_FIFOLEV); 19457418d21SSandeep Paulraj } else if (data->flags == MMC_DATA_WRITE) { 19557418d21SSandeep Paulraj set_val(®s->mmcfifoctl, 19657418d21SSandeep Paulraj (MMCFIFOCTL_FIFOLEV | 19757418d21SSandeep Paulraj MMCFIFOCTL_FIFODIR)); 19857418d21SSandeep Paulraj cmddata |= MMCCMD_DTRW; 19957418d21SSandeep Paulraj } 20057418d21SSandeep Paulraj 20157418d21SSandeep Paulraj set_val(®s->mmctod, 0xFFFF); 20257418d21SSandeep Paulraj set_val(®s->mmcnblk, (data->blocks & MMCNBLK_NBLK_MASK)); 20357418d21SSandeep Paulraj set_val(®s->mmcblen, (data->blocksize & MMCBLEN_BLEN_MASK)); 20457418d21SSandeep Paulraj 20557418d21SSandeep Paulraj if (data->flags == MMC_DATA_WRITE) { 20657418d21SSandeep Paulraj uint val; 20757418d21SSandeep Paulraj data_buf = (char *)data->src; 20857418d21SSandeep Paulraj /* For write, fill FIFO with data before issue of CMD */ 20957418d21SSandeep Paulraj for (i = 0; (i < fifo_words) && bytes_left; i++) { 21057418d21SSandeep Paulraj memcpy((char *)&val, data_buf, 4); 21157418d21SSandeep Paulraj set_val(®s->mmcdxr, val); 21257418d21SSandeep Paulraj data_buf += 4; 21357418d21SSandeep Paulraj bytes_left -= 4; 21457418d21SSandeep Paulraj } 21557418d21SSandeep Paulraj } 21657418d21SSandeep Paulraj } else { 21757418d21SSandeep Paulraj set_val(®s->mmcblen, 0); 21857418d21SSandeep Paulraj set_val(®s->mmcnblk, 0); 21957418d21SSandeep Paulraj } 22057418d21SSandeep Paulraj 22157418d21SSandeep Paulraj set_val(®s->mmctor, 0x1FFF); 22257418d21SSandeep Paulraj 22357418d21SSandeep Paulraj /* Send the command */ 22457418d21SSandeep Paulraj set_val(®s->mmcarghl, cmd->cmdarg); 22557418d21SSandeep Paulraj set_val(®s->mmccmd, cmddata); 22657418d21SSandeep Paulraj 22757418d21SSandeep Paulraj status_rdy = MMCST0_RSPDNE; 22857418d21SSandeep Paulraj status_err = (MMCST0_TOUTRS | MMCST0_TOUTRD | 22957418d21SSandeep Paulraj MMCST0_CRCWR | MMCST0_CRCRD); 23057418d21SSandeep Paulraj if (cmd->resp_type & MMC_RSP_CRC) 23157418d21SSandeep Paulraj status_err |= MMCST0_CRCRS; 23257418d21SSandeep Paulraj 23357418d21SSandeep Paulraj mmcstatus = get_val(®s->mmcst0); 23457418d21SSandeep Paulraj err = dmmc_check_status(regs, &mmcstatus, status_rdy, status_err); 23557418d21SSandeep Paulraj if (err) 23657418d21SSandeep Paulraj return err; 23757418d21SSandeep Paulraj 23857418d21SSandeep Paulraj /* For R1b wait for busy done */ 23957418d21SSandeep Paulraj if (cmd->resp_type == MMC_RSP_R1b) 24057418d21SSandeep Paulraj dmmc_busy_wait(regs); 24157418d21SSandeep Paulraj 24257418d21SSandeep Paulraj /* Collect response from controller for specific commands */ 24357418d21SSandeep Paulraj if (mmcstatus & MMCST0_RSPDNE) { 24457418d21SSandeep Paulraj /* Copy the response to the response buffer */ 24557418d21SSandeep Paulraj if (cmd->resp_type & MMC_RSP_136) { 24657418d21SSandeep Paulraj cmd->response[0] = get_val(®s->mmcrsp67); 24757418d21SSandeep Paulraj cmd->response[1] = get_val(®s->mmcrsp45); 24857418d21SSandeep Paulraj cmd->response[2] = get_val(®s->mmcrsp23); 24957418d21SSandeep Paulraj cmd->response[3] = get_val(®s->mmcrsp01); 25057418d21SSandeep Paulraj } else if (cmd->resp_type & MMC_RSP_PRESENT) { 25157418d21SSandeep Paulraj cmd->response[0] = get_val(®s->mmcrsp67); 25257418d21SSandeep Paulraj } 25357418d21SSandeep Paulraj } 25457418d21SSandeep Paulraj 25557418d21SSandeep Paulraj if (data == NULL) 25657418d21SSandeep Paulraj return 0; 25757418d21SSandeep Paulraj 25857418d21SSandeep Paulraj if (data->flags == MMC_DATA_READ) { 25957418d21SSandeep Paulraj /* check for DATDNE along with DRRDY as the controller might 26057418d21SSandeep Paulraj * set the DATDNE without DRRDY for smaller transfers with 26157418d21SSandeep Paulraj * less than FIFO threshold bytes 26257418d21SSandeep Paulraj */ 26357418d21SSandeep Paulraj status_rdy = MMCST0_DRRDY | MMCST0_DATDNE; 26457418d21SSandeep Paulraj status_err = MMCST0_TOUTRD | MMCST0_CRCRD; 26557418d21SSandeep Paulraj data_buf = data->dest; 26657418d21SSandeep Paulraj } else { 26757418d21SSandeep Paulraj status_rdy = MMCST0_DXRDY | MMCST0_DATDNE; 26857418d21SSandeep Paulraj status_err = MMCST0_CRCWR; 26957418d21SSandeep Paulraj } 27057418d21SSandeep Paulraj 27157418d21SSandeep Paulraj /* Wait until all of the blocks are transferred */ 27257418d21SSandeep Paulraj while (bytes_left) { 27357418d21SSandeep Paulraj err = dmmc_check_status(regs, &mmcstatus, status_rdy, 27457418d21SSandeep Paulraj status_err); 27557418d21SSandeep Paulraj if (err) 27657418d21SSandeep Paulraj return err; 27757418d21SSandeep Paulraj 27857418d21SSandeep Paulraj if (data->flags == MMC_DATA_READ) { 27957418d21SSandeep Paulraj /* 28057418d21SSandeep Paulraj * MMC controller sets the Data receive ready bit 28157418d21SSandeep Paulraj * (DRRDY) in MMCST0 even before the entire FIFO is 28257418d21SSandeep Paulraj * full. This results in erratic behavior if we start 28357418d21SSandeep Paulraj * reading the FIFO soon after DRRDY. Wait for the 28457418d21SSandeep Paulraj * FIFO full bit in MMCST1 for proper FIFO clearing. 28557418d21SSandeep Paulraj */ 28657418d21SSandeep Paulraj if (bytes_left > fifo_bytes) 28757418d21SSandeep Paulraj dmmc_wait_fifo_status(regs, 0x4a); 28857418d21SSandeep Paulraj else if (bytes_left == fifo_bytes) 28957418d21SSandeep Paulraj dmmc_wait_fifo_status(regs, 0x40); 29057418d21SSandeep Paulraj 29157418d21SSandeep Paulraj for (i = 0; bytes_left && (i < fifo_words); i++) { 29257418d21SSandeep Paulraj cmddata = get_val(®s->mmcdrr); 29357418d21SSandeep Paulraj memcpy(data_buf, (char *)&cmddata, 4); 29457418d21SSandeep Paulraj data_buf += 4; 29557418d21SSandeep Paulraj bytes_left -= 4; 29657418d21SSandeep Paulraj } 29757418d21SSandeep Paulraj } else { 29857418d21SSandeep Paulraj /* 29957418d21SSandeep Paulraj * MMC controller sets the Data transmit ready bit 30057418d21SSandeep Paulraj * (DXRDY) in MMCST0 even before the entire FIFO is 30157418d21SSandeep Paulraj * empty. This results in erratic behavior if we start 30257418d21SSandeep Paulraj * writing the FIFO soon after DXRDY. Wait for the 30357418d21SSandeep Paulraj * FIFO empty bit in MMCST1 for proper FIFO clearing. 30457418d21SSandeep Paulraj */ 30557418d21SSandeep Paulraj dmmc_wait_fifo_status(regs, MMCST1_FIFOEMP); 30657418d21SSandeep Paulraj for (i = 0; bytes_left && (i < fifo_words); i++) { 30757418d21SSandeep Paulraj memcpy((char *)&cmddata, data_buf, 4); 30857418d21SSandeep Paulraj set_val(®s->mmcdxr, cmddata); 30957418d21SSandeep Paulraj data_buf += 4; 31057418d21SSandeep Paulraj bytes_left -= 4; 31157418d21SSandeep Paulraj } 31257418d21SSandeep Paulraj dmmc_busy_wait(regs); 31357418d21SSandeep Paulraj } 31457418d21SSandeep Paulraj } 31557418d21SSandeep Paulraj 31657418d21SSandeep Paulraj err = dmmc_check_status(regs, &mmcstatus, MMCST0_DATDNE, status_err); 31757418d21SSandeep Paulraj if (err) 31857418d21SSandeep Paulraj return err; 31957418d21SSandeep Paulraj 32057418d21SSandeep Paulraj return 0; 32157418d21SSandeep Paulraj } 32257418d21SSandeep Paulraj 32357418d21SSandeep Paulraj /* Initialize Davinci MMC controller */ 32457418d21SSandeep Paulraj static int dmmc_init(struct mmc *mmc) 32557418d21SSandeep Paulraj { 32657418d21SSandeep Paulraj struct davinci_mmc *host = mmc->priv; 32757418d21SSandeep Paulraj struct davinci_mmc_regs *regs = host->reg_base; 32857418d21SSandeep Paulraj 32957418d21SSandeep Paulraj /* Clear status registers explicitly - soft reset doesn't clear it 33057418d21SSandeep Paulraj * If Uboot is invoked from UBL with SDMMC Support, the status 33157418d21SSandeep Paulraj * registers can have uncleared bits 33257418d21SSandeep Paulraj */ 33357418d21SSandeep Paulraj get_val(®s->mmcst0); 33457418d21SSandeep Paulraj get_val(®s->mmcst1); 33557418d21SSandeep Paulraj 33657418d21SSandeep Paulraj /* Hold software reset */ 33757418d21SSandeep Paulraj set_bit(®s->mmcctl, MMCCTL_DATRST); 33857418d21SSandeep Paulraj set_bit(®s->mmcctl, MMCCTL_CMDRST); 33957418d21SSandeep Paulraj udelay(10); 34057418d21SSandeep Paulraj 34157418d21SSandeep Paulraj set_val(®s->mmcclk, 0x0); 34257418d21SSandeep Paulraj set_val(®s->mmctor, 0x1FFF); 34357418d21SSandeep Paulraj set_val(®s->mmctod, 0xFFFF); 34457418d21SSandeep Paulraj 34557418d21SSandeep Paulraj /* Clear software reset */ 34657418d21SSandeep Paulraj clear_bit(®s->mmcctl, MMCCTL_DATRST); 34757418d21SSandeep Paulraj clear_bit(®s->mmcctl, MMCCTL_CMDRST); 34857418d21SSandeep Paulraj 34957418d21SSandeep Paulraj udelay(10); 35057418d21SSandeep Paulraj 35157418d21SSandeep Paulraj /* Reset FIFO - Always use the maximum fifo threshold */ 35257418d21SSandeep Paulraj set_val(®s->mmcfifoctl, (MMCFIFOCTL_FIFOLEV | MMCFIFOCTL_FIFORST)); 35357418d21SSandeep Paulraj set_val(®s->mmcfifoctl, MMCFIFOCTL_FIFOLEV); 35457418d21SSandeep Paulraj 35557418d21SSandeep Paulraj return 0; 35657418d21SSandeep Paulraj } 35757418d21SSandeep Paulraj 35857418d21SSandeep Paulraj /* Set buswidth or clock as indicated by the GENERIC_MMC framework */ 35957418d21SSandeep Paulraj static void dmmc_set_ios(struct mmc *mmc) 36057418d21SSandeep Paulraj { 36157418d21SSandeep Paulraj struct davinci_mmc *host = mmc->priv; 36257418d21SSandeep Paulraj struct davinci_mmc_regs *regs = host->reg_base; 36357418d21SSandeep Paulraj 36457418d21SSandeep Paulraj /* Set the bus width */ 36557418d21SSandeep Paulraj if (mmc->bus_width == 4) 36657418d21SSandeep Paulraj set_bit(®s->mmcctl, MMCCTL_WIDTH_4_BIT); 36757418d21SSandeep Paulraj else 36857418d21SSandeep Paulraj clear_bit(®s->mmcctl, MMCCTL_WIDTH_4_BIT); 36957418d21SSandeep Paulraj 37057418d21SSandeep Paulraj /* Set clock speed */ 37157418d21SSandeep Paulraj if (mmc->clock) 37257418d21SSandeep Paulraj dmmc_set_clock(mmc, mmc->clock); 37357418d21SSandeep Paulraj } 37457418d21SSandeep Paulraj 37557418d21SSandeep Paulraj /* Called from board_mmc_init during startup. Can be called multiple times 37657418d21SSandeep Paulraj * depending on the number of slots available on board and controller 37757418d21SSandeep Paulraj */ 37857418d21SSandeep Paulraj int davinci_mmc_init(bd_t *bis, struct davinci_mmc *host) 37957418d21SSandeep Paulraj { 38057418d21SSandeep Paulraj struct mmc *mmc; 38157418d21SSandeep Paulraj 38257418d21SSandeep Paulraj mmc = malloc(sizeof(struct mmc)); 38357418d21SSandeep Paulraj memset(mmc, 0, sizeof(struct mmc)); 38457418d21SSandeep Paulraj 38557418d21SSandeep Paulraj sprintf(mmc->name, "davinci"); 38657418d21SSandeep Paulraj mmc->priv = host; 38757418d21SSandeep Paulraj mmc->send_cmd = dmmc_send_cmd; 38857418d21SSandeep Paulraj mmc->set_ios = dmmc_set_ios; 38957418d21SSandeep Paulraj mmc->init = dmmc_init; 39057418d21SSandeep Paulraj 39157418d21SSandeep Paulraj mmc->f_min = 200000; 39257418d21SSandeep Paulraj mmc->f_max = 25000000; 39357418d21SSandeep Paulraj mmc->voltages = host->voltages; 39457418d21SSandeep Paulraj mmc->host_caps = host->host_caps; 39557418d21SSandeep Paulraj 39657418d21SSandeep Paulraj mmc->b_max = DAVINCI_MAX_BLOCKS; 3978feafcc4SJohn Rigby 39857418d21SSandeep Paulraj mmc_register(mmc); 39957418d21SSandeep Paulraj 40057418d21SSandeep Paulraj return 0; 40157418d21SSandeep Paulraj } 402