xref: /rk3399_rockchip-uboot/drivers/misc/mxc_ocotp.c (revision 39632b4a01210e329333d787d828157dcd2c7328)
1112fd2ecSBenoît Thébaudeau /*
2112fd2ecSBenoît Thébaudeau  * (C) Copyright 2013 ADVANSEE
3112fd2ecSBenoît Thébaudeau  * Benoît Thébaudeau <benoit.thebaudeau@advansee.com>
4112fd2ecSBenoît Thébaudeau  *
5112fd2ecSBenoît Thébaudeau  * Based on Dirk Behme's
6112fd2ecSBenoît Thébaudeau  * https://github.com/dirkbehme/u-boot-imx6/blob/28b17e9/drivers/misc/imx_otp.c,
7112fd2ecSBenoît Thébaudeau  * which is based on Freescale's
8112fd2ecSBenoît Thébaudeau  * http://git.freescale.com/git/cgit.cgi/imx/uboot-imx.git/tree/drivers/misc/imx_otp.c?h=imx_v2009.08_1.1.0&id=9aa74e6,
9112fd2ecSBenoît Thébaudeau  * which is:
10112fd2ecSBenoît Thébaudeau  * Copyright (C) 2011 Freescale Semiconductor, Inc.
11112fd2ecSBenoît Thébaudeau  *
121a459660SWolfgang Denk  * SPDX-License-Identifier:	GPL-2.0+
13112fd2ecSBenoît Thébaudeau  */
14112fd2ecSBenoît Thébaudeau 
15112fd2ecSBenoît Thébaudeau #include <common.h>
16112fd2ecSBenoît Thébaudeau #include <fuse.h>
171221ce45SMasahiro Yamada #include <linux/errno.h>
18112fd2ecSBenoît Thébaudeau #include <asm/io.h>
19112fd2ecSBenoît Thébaudeau #include <asm/arch/clock.h>
20112fd2ecSBenoît Thébaudeau #include <asm/arch/imx-regs.h>
21*552a848eSStefano Babic #include <asm/mach-imx/sys_proto.h>
22112fd2ecSBenoît Thébaudeau 
23112fd2ecSBenoît Thébaudeau #define BO_CTRL_WR_UNLOCK		16
24112fd2ecSBenoît Thébaudeau #define BM_CTRL_WR_UNLOCK		0xffff0000
25112fd2ecSBenoît Thébaudeau #define BV_CTRL_WR_UNLOCK_KEY		0x3e77
26112fd2ecSBenoît Thébaudeau #define BM_CTRL_ERROR			0x00000200
27112fd2ecSBenoît Thébaudeau #define BM_CTRL_BUSY			0x00000100
28112fd2ecSBenoît Thébaudeau #define BO_CTRL_ADDR			0
2942c91c10SAdrian Alonso #ifdef CONFIG_MX7
3042c91c10SAdrian Alonso #define BM_CTRL_ADDR                    0x0000000f
3142c91c10SAdrian Alonso #define BM_CTRL_RELOAD                  0x00000400
323ca0f0d2SPeng Fan #elif defined(CONFIG_MX7ULP)
333ca0f0d2SPeng Fan #define BM_CTRL_ADDR                    0x000000FF
343ca0f0d2SPeng Fan #define BM_CTRL_RELOAD                  0x00000400
353ca0f0d2SPeng Fan #define BM_OUT_STATUS_DED				0x00000400
363ca0f0d2SPeng Fan #define BM_OUT_STATUS_LOCKED			0x00000800
373ca0f0d2SPeng Fan #define BM_OUT_STATUS_PROGFAIL			0x00001000
3842c91c10SAdrian Alonso #else
39112fd2ecSBenoît Thébaudeau #define BM_CTRL_ADDR			0x0000007f
4042c91c10SAdrian Alonso #endif
41112fd2ecSBenoît Thébaudeau 
4242c91c10SAdrian Alonso #ifdef CONFIG_MX7
4342c91c10SAdrian Alonso #define BO_TIMING_FSOURCE               12
4442c91c10SAdrian Alonso #define BM_TIMING_FSOURCE               0x0007f000
4542c91c10SAdrian Alonso #define BV_TIMING_FSOURCE_NS            1001
4642c91c10SAdrian Alonso #define BO_TIMING_PROG                  0
4742c91c10SAdrian Alonso #define BM_TIMING_PROG                  0x00000fff
4842c91c10SAdrian Alonso #define BV_TIMING_PROG_US               10
4942c91c10SAdrian Alonso #else
50112fd2ecSBenoît Thébaudeau #define BO_TIMING_STROBE_READ		16
51112fd2ecSBenoît Thébaudeau #define BM_TIMING_STROBE_READ		0x003f0000
52112fd2ecSBenoît Thébaudeau #define BV_TIMING_STROBE_READ_NS	37
53112fd2ecSBenoît Thébaudeau #define BO_TIMING_RELAX			12
54112fd2ecSBenoît Thébaudeau #define BM_TIMING_RELAX			0x0000f000
55112fd2ecSBenoît Thébaudeau #define BV_TIMING_RELAX_NS		17
56112fd2ecSBenoît Thébaudeau #define BO_TIMING_STROBE_PROG		0
57112fd2ecSBenoît Thébaudeau #define BM_TIMING_STROBE_PROG		0x00000fff
58112fd2ecSBenoît Thébaudeau #define BV_TIMING_STROBE_PROG_US	10
5942c91c10SAdrian Alonso #endif
60112fd2ecSBenoît Thébaudeau 
61112fd2ecSBenoît Thébaudeau #define BM_READ_CTRL_READ_FUSE		0x00000001
62112fd2ecSBenoît Thébaudeau 
63112fd2ecSBenoît Thébaudeau #define BF(value, field)		(((value) << BO_##field) & BM_##field)
64112fd2ecSBenoît Thébaudeau 
65112fd2ecSBenoît Thébaudeau #define WRITE_POSTAMBLE_US		2
66112fd2ecSBenoît Thébaudeau 
677296a023SPeng Fan #if defined(CONFIG_MX6) || defined(CONFIG_VF610)
687296a023SPeng Fan #define FUSE_BANK_SIZE	0x80
697296a023SPeng Fan #ifdef CONFIG_MX6SL
707296a023SPeng Fan #define FUSE_BANKS	8
71b2ebdd85SPeng Fan #elif defined(CONFIG_MX6ULL) || defined(CONFIG_MX6SLL)
72f8b95731SPeng Fan #define FUSE_BANKS	9
737296a023SPeng Fan #else
747296a023SPeng Fan #define FUSE_BANKS	16
757296a023SPeng Fan #endif
767296a023SPeng Fan #elif defined CONFIG_MX7
777296a023SPeng Fan #define FUSE_BANK_SIZE	0x40
787296a023SPeng Fan #define FUSE_BANKS	16
793ca0f0d2SPeng Fan #elif defined(CONFIG_MX7ULP)
803ca0f0d2SPeng Fan #define FUSE_BANK_SIZE	0x80
813ca0f0d2SPeng Fan #define FUSE_BANKS	31
827296a023SPeng Fan #else
837296a023SPeng Fan #error "Unsupported architecture\n"
847296a023SPeng Fan #endif
857296a023SPeng Fan 
867296a023SPeng Fan #if defined(CONFIG_MX6)
877296a023SPeng Fan 
887296a023SPeng Fan /*
897296a023SPeng Fan  * There is a hole in shadow registers address map of size 0x100
90f8b95731SPeng Fan  * between bank 5 and bank 6 on iMX6QP, iMX6DQ, iMX6SDL, iMX6SX,
91b2ebdd85SPeng Fan  * iMX6UL, i.MX6ULL and i.MX6SLL.
927296a023SPeng Fan  * Bank 5 ends at 0x6F0 and Bank 6 starts at 0x800. When reading the fuses,
937296a023SPeng Fan  * we should account for this hole in address space.
947296a023SPeng Fan  *
957296a023SPeng Fan  * Similar hole exists between bank 14 and bank 15 of size
967296a023SPeng Fan  * 0x80 on iMX6QP, iMX6DQ, iMX6SDL and iMX6SX.
977296a023SPeng Fan  * Note: iMX6SL has only 0-7 banks and there is no hole.
987296a023SPeng Fan  * Note: iMX6UL doesn't have this one.
997296a023SPeng Fan  *
1007296a023SPeng Fan  * This function is to covert user input to physical bank index.
1017296a023SPeng Fan  * Only needed when read fuse, because we use register offset, so
1027296a023SPeng Fan  * need to calculate real register offset.
1037296a023SPeng Fan  * When write, no need to consider hole, always use the bank/word
1047296a023SPeng Fan  * index from fuse map.
1057296a023SPeng Fan  */
fuse_bank_physical(int index)1067296a023SPeng Fan u32 fuse_bank_physical(int index)
1077296a023SPeng Fan {
1087296a023SPeng Fan 	u32 phy_index;
1097296a023SPeng Fan 
1103ca0f0d2SPeng Fan 	if (is_mx6sl() || is_mx7ulp()) {
1117296a023SPeng Fan 		phy_index = index;
112b2ebdd85SPeng Fan 	} else if (is_mx6ul() || is_mx6ull() || is_mx6sll()) {
113b2ebdd85SPeng Fan 		if ((is_mx6ull() || is_mx6sll()) && index == 8)
114f8b95731SPeng Fan 			index = 7;
115f8b95731SPeng Fan 
1167296a023SPeng Fan 		if (index >= 6)
1177296a023SPeng Fan 			phy_index = fuse_bank_physical(5) + (index - 6) + 3;
1187296a023SPeng Fan 		else
1197296a023SPeng Fan 			phy_index = index;
1207296a023SPeng Fan 	} else {
1217296a023SPeng Fan 		if (index >= 15)
1227296a023SPeng Fan 			phy_index = fuse_bank_physical(14) + (index - 15) + 2;
1237296a023SPeng Fan 		else if (index >= 6)
1247296a023SPeng Fan 			phy_index = fuse_bank_physical(5) + (index - 6) + 3;
1257296a023SPeng Fan 		else
1267296a023SPeng Fan 			phy_index = index;
1277296a023SPeng Fan 	}
1287296a023SPeng Fan 	return phy_index;
1297296a023SPeng Fan }
130f8b95731SPeng Fan 
fuse_word_physical(u32 bank,u32 word_index)131f8b95731SPeng Fan u32 fuse_word_physical(u32 bank, u32 word_index)
132f8b95731SPeng Fan {
133b2ebdd85SPeng Fan 	if (is_mx6ull() || is_mx6sll()) {
134f8b95731SPeng Fan 		if (bank == 8)
135f8b95731SPeng Fan 			word_index = word_index + 4;
136f8b95731SPeng Fan 	}
137f8b95731SPeng Fan 
138f8b95731SPeng Fan 	return word_index;
139f8b95731SPeng Fan }
1407296a023SPeng Fan #else
fuse_bank_physical(int index)1417296a023SPeng Fan u32 fuse_bank_physical(int index)
1427296a023SPeng Fan {
1437296a023SPeng Fan 	return index;
1447296a023SPeng Fan }
145f8b95731SPeng Fan 
fuse_word_physical(u32 bank,u32 word_index)146f8b95731SPeng Fan u32 fuse_word_physical(u32 bank, u32 word_index)
147f8b95731SPeng Fan {
148f8b95731SPeng Fan 	return word_index;
149f8b95731SPeng Fan }
150f8b95731SPeng Fan 
1517296a023SPeng Fan #endif
1527296a023SPeng Fan 
wait_busy(struct ocotp_regs * regs,unsigned int delay_us)153112fd2ecSBenoît Thébaudeau static void wait_busy(struct ocotp_regs *regs, unsigned int delay_us)
154112fd2ecSBenoît Thébaudeau {
155112fd2ecSBenoît Thébaudeau 	while (readl(&regs->ctrl) & BM_CTRL_BUSY)
156112fd2ecSBenoît Thébaudeau 		udelay(delay_us);
157112fd2ecSBenoît Thébaudeau }
158112fd2ecSBenoît Thébaudeau 
clear_error(struct ocotp_regs * regs)159112fd2ecSBenoît Thébaudeau static void clear_error(struct ocotp_regs *regs)
160112fd2ecSBenoît Thébaudeau {
161112fd2ecSBenoît Thébaudeau 	writel(BM_CTRL_ERROR, &regs->ctrl_clr);
162112fd2ecSBenoît Thébaudeau }
163112fd2ecSBenoît Thébaudeau 
prepare_access(struct ocotp_regs ** regs,u32 bank,u32 word,int assert,const char * caller)164112fd2ecSBenoît Thébaudeau static int prepare_access(struct ocotp_regs **regs, u32 bank, u32 word,
165112fd2ecSBenoît Thébaudeau 				int assert, const char *caller)
166112fd2ecSBenoît Thébaudeau {
167112fd2ecSBenoît Thébaudeau 	*regs = (struct ocotp_regs *)OCOTP_BASE_ADDR;
168112fd2ecSBenoît Thébaudeau 
1697296a023SPeng Fan 	if (bank >= FUSE_BANKS ||
170112fd2ecSBenoît Thébaudeau 	    word >= ARRAY_SIZE((*regs)->bank[0].fuse_regs) >> 2 ||
171112fd2ecSBenoît Thébaudeau 	    !assert) {
172112fd2ecSBenoît Thébaudeau 		printf("mxc_ocotp %s(): Invalid argument\n", caller);
173112fd2ecSBenoît Thébaudeau 		return -EINVAL;
174112fd2ecSBenoît Thébaudeau 	}
175112fd2ecSBenoît Thébaudeau 
176b2ebdd85SPeng Fan 	if (is_mx6ull() || is_mx6sll()) {
177f8b95731SPeng Fan 		if ((bank == 7 || bank == 8) &&
178f8b95731SPeng Fan 		    word >= ARRAY_SIZE((*regs)->bank[0].fuse_regs) >> 3) {
179b2ebdd85SPeng Fan 			printf("mxc_ocotp %s(): Invalid argument\n", caller);
180f8b95731SPeng Fan 			return -EINVAL;
181f8b95731SPeng Fan 		}
182f8b95731SPeng Fan 	}
183f8b95731SPeng Fan 
184112fd2ecSBenoît Thébaudeau 	enable_ocotp_clk(1);
185112fd2ecSBenoît Thébaudeau 
186112fd2ecSBenoît Thébaudeau 	wait_busy(*regs, 1);
187112fd2ecSBenoît Thébaudeau 	clear_error(*regs);
188112fd2ecSBenoît Thébaudeau 
189112fd2ecSBenoît Thébaudeau 	return 0;
190112fd2ecSBenoît Thébaudeau }
191112fd2ecSBenoît Thébaudeau 
finish_access(struct ocotp_regs * regs,const char * caller)192112fd2ecSBenoît Thébaudeau static int finish_access(struct ocotp_regs *regs, const char *caller)
193112fd2ecSBenoît Thébaudeau {
194112fd2ecSBenoît Thébaudeau 	u32 err;
195112fd2ecSBenoît Thébaudeau 
196112fd2ecSBenoît Thébaudeau 	err = !!(readl(&regs->ctrl) & BM_CTRL_ERROR);
197112fd2ecSBenoît Thébaudeau 	clear_error(regs);
198112fd2ecSBenoît Thébaudeau 
1993ca0f0d2SPeng Fan #ifdef CONFIG_MX7ULP
2003ca0f0d2SPeng Fan 	/* Need to power down the OTP memory */
2013ca0f0d2SPeng Fan 	writel(1, &regs->pdn);
2023ca0f0d2SPeng Fan #endif
203112fd2ecSBenoît Thébaudeau 	if (err) {
204112fd2ecSBenoît Thébaudeau 		printf("mxc_ocotp %s(): Access protect error\n", caller);
205112fd2ecSBenoît Thébaudeau 		return -EIO;
206112fd2ecSBenoît Thébaudeau 	}
207112fd2ecSBenoît Thébaudeau 
208112fd2ecSBenoît Thébaudeau 	return 0;
209112fd2ecSBenoît Thébaudeau }
210112fd2ecSBenoît Thébaudeau 
prepare_read(struct ocotp_regs ** regs,u32 bank,u32 word,u32 * val,const char * caller)211112fd2ecSBenoît Thébaudeau static int prepare_read(struct ocotp_regs **regs, u32 bank, u32 word, u32 *val,
212112fd2ecSBenoît Thébaudeau 			const char *caller)
213112fd2ecSBenoît Thébaudeau {
214112fd2ecSBenoît Thébaudeau 	return prepare_access(regs, bank, word, val != NULL, caller);
215112fd2ecSBenoît Thébaudeau }
216112fd2ecSBenoît Thébaudeau 
fuse_read(u32 bank,u32 word,u32 * val)217112fd2ecSBenoît Thébaudeau int fuse_read(u32 bank, u32 word, u32 *val)
218112fd2ecSBenoît Thébaudeau {
219112fd2ecSBenoît Thébaudeau 	struct ocotp_regs *regs;
220112fd2ecSBenoît Thébaudeau 	int ret;
2217296a023SPeng Fan 	u32 phy_bank;
222f8b95731SPeng Fan 	u32 phy_word;
223112fd2ecSBenoît Thébaudeau 
224112fd2ecSBenoît Thébaudeau 	ret = prepare_read(&regs, bank, word, val, __func__);
225112fd2ecSBenoît Thébaudeau 	if (ret)
226112fd2ecSBenoît Thébaudeau 		return ret;
227112fd2ecSBenoît Thébaudeau 
2287296a023SPeng Fan 	phy_bank = fuse_bank_physical(bank);
229f8b95731SPeng Fan 	phy_word = fuse_word_physical(bank, word);
2307296a023SPeng Fan 
231f8b95731SPeng Fan 	*val = readl(&regs->bank[phy_bank].fuse_regs[phy_word << 2]);
232112fd2ecSBenoît Thébaudeau 
2333ca0f0d2SPeng Fan #ifdef CONFIG_MX7ULP
2343ca0f0d2SPeng Fan 	if (readl(&regs->out_status) & BM_OUT_STATUS_DED) {
2353ca0f0d2SPeng Fan 		writel(BM_OUT_STATUS_DED, &regs->out_status_clr);
2363ca0f0d2SPeng Fan 		printf("mxc_ocotp %s(): fuse read wrong\n", __func__);
2373ca0f0d2SPeng Fan 		return -EIO;
2383ca0f0d2SPeng Fan 	}
2393ca0f0d2SPeng Fan #endif
240112fd2ecSBenoît Thébaudeau 	return finish_access(regs, __func__);
241112fd2ecSBenoît Thébaudeau }
242112fd2ecSBenoît Thébaudeau 
24342c91c10SAdrian Alonso #ifdef CONFIG_MX7
set_timing(struct ocotp_regs * regs)24442c91c10SAdrian Alonso static void set_timing(struct ocotp_regs *regs)
24542c91c10SAdrian Alonso {
24642c91c10SAdrian Alonso 	u32 ipg_clk;
24742c91c10SAdrian Alonso 	u32 fsource, prog;
24842c91c10SAdrian Alonso 	u32 timing;
24942c91c10SAdrian Alonso 
25042c91c10SAdrian Alonso 	ipg_clk = mxc_get_clock(MXC_IPG_CLK);
25142c91c10SAdrian Alonso 
25242c91c10SAdrian Alonso 	fsource = DIV_ROUND_UP((ipg_clk / 1000) * BV_TIMING_FSOURCE_NS,
25342c91c10SAdrian Alonso 			+       1000000) + 1;
25442c91c10SAdrian Alonso 	prog = DIV_ROUND_CLOSEST(ipg_clk * BV_TIMING_PROG_US, 1000000) + 1;
25542c91c10SAdrian Alonso 
25642c91c10SAdrian Alonso 	timing = BF(fsource, TIMING_FSOURCE) | BF(prog, TIMING_PROG);
25742c91c10SAdrian Alonso 
25842c91c10SAdrian Alonso 	clrsetbits_le32(&regs->timing, BM_TIMING_FSOURCE | BM_TIMING_PROG,
25942c91c10SAdrian Alonso 			timing);
26042c91c10SAdrian Alonso }
2613ca0f0d2SPeng Fan #elif defined(CONFIG_MX7ULP)
set_timing(struct ocotp_regs * regs)2623ca0f0d2SPeng Fan static void set_timing(struct ocotp_regs *regs)
2633ca0f0d2SPeng Fan {
2643ca0f0d2SPeng Fan 	/* No timing set for MX7ULP */
2653ca0f0d2SPeng Fan }
2663ca0f0d2SPeng Fan 
26742c91c10SAdrian Alonso #else
set_timing(struct ocotp_regs * regs)268112fd2ecSBenoît Thébaudeau static void set_timing(struct ocotp_regs *regs)
269112fd2ecSBenoît Thébaudeau {
270112fd2ecSBenoît Thébaudeau 	u32 ipg_clk;
271112fd2ecSBenoît Thébaudeau 	u32 relax, strobe_read, strobe_prog;
272112fd2ecSBenoît Thébaudeau 	u32 timing;
273112fd2ecSBenoît Thébaudeau 
274112fd2ecSBenoît Thébaudeau 	ipg_clk = mxc_get_clock(MXC_IPG_CLK);
275112fd2ecSBenoît Thébaudeau 
276112fd2ecSBenoît Thébaudeau 	relax = DIV_ROUND_UP(ipg_clk * BV_TIMING_RELAX_NS, 1000000000) - 1;
277112fd2ecSBenoît Thébaudeau 	strobe_read = DIV_ROUND_UP(ipg_clk * BV_TIMING_STROBE_READ_NS,
278112fd2ecSBenoît Thébaudeau 					1000000000) + 2 * (relax + 1) - 1;
2794515992fSMasahiro Yamada 	strobe_prog = DIV_ROUND_CLOSEST(ipg_clk * BV_TIMING_STROBE_PROG_US,
2804515992fSMasahiro Yamada 						1000000) + 2 * (relax + 1) - 1;
281112fd2ecSBenoît Thébaudeau 
282112fd2ecSBenoît Thébaudeau 	timing = BF(strobe_read, TIMING_STROBE_READ) |
283112fd2ecSBenoît Thébaudeau 			BF(relax, TIMING_RELAX) |
284112fd2ecSBenoît Thébaudeau 			BF(strobe_prog, TIMING_STROBE_PROG);
285112fd2ecSBenoît Thébaudeau 
286112fd2ecSBenoît Thébaudeau 	clrsetbits_le32(&regs->timing, BM_TIMING_STROBE_READ | BM_TIMING_RELAX |
287112fd2ecSBenoît Thébaudeau 			BM_TIMING_STROBE_PROG, timing);
288112fd2ecSBenoît Thébaudeau }
28942c91c10SAdrian Alonso #endif
290112fd2ecSBenoît Thébaudeau 
setup_direct_access(struct ocotp_regs * regs,u32 bank,u32 word,int write)291112fd2ecSBenoît Thébaudeau static void setup_direct_access(struct ocotp_regs *regs, u32 bank, u32 word,
292112fd2ecSBenoît Thébaudeau 				int write)
293112fd2ecSBenoît Thébaudeau {
294112fd2ecSBenoît Thébaudeau 	u32 wr_unlock = write ? BV_CTRL_WR_UNLOCK_KEY : 0;
29542c91c10SAdrian Alonso #ifdef CONFIG_MX7
29642c91c10SAdrian Alonso 	u32 addr = bank;
29742c91c10SAdrian Alonso #else
298f8b95731SPeng Fan 	u32 addr;
299f8b95731SPeng Fan 	/* Bank 7 and Bank 8 only supports 4 words each for i.MX6ULL */
300b2ebdd85SPeng Fan 	if ((is_mx6ull() || is_mx6sll()) && (bank > 7)) {
301f8b95731SPeng Fan 		bank = bank - 1;
302f8b95731SPeng Fan 		word += 4;
303f8b95731SPeng Fan 	}
304f8b95731SPeng Fan 	addr = bank << 3 | word;
30542c91c10SAdrian Alonso #endif
306112fd2ecSBenoît Thébaudeau 
307112fd2ecSBenoît Thébaudeau 	set_timing(regs);
308112fd2ecSBenoît Thébaudeau 	clrsetbits_le32(&regs->ctrl, BM_CTRL_WR_UNLOCK | BM_CTRL_ADDR,
309112fd2ecSBenoît Thébaudeau 			BF(wr_unlock, CTRL_WR_UNLOCK) |
310112fd2ecSBenoît Thébaudeau 			BF(addr, CTRL_ADDR));
311112fd2ecSBenoît Thébaudeau }
312112fd2ecSBenoît Thébaudeau 
fuse_sense(u32 bank,u32 word,u32 * val)313112fd2ecSBenoît Thébaudeau int fuse_sense(u32 bank, u32 word, u32 *val)
314112fd2ecSBenoît Thébaudeau {
315112fd2ecSBenoît Thébaudeau 	struct ocotp_regs *regs;
316112fd2ecSBenoît Thébaudeau 	int ret;
317112fd2ecSBenoît Thébaudeau 
318112fd2ecSBenoît Thébaudeau 	ret = prepare_read(&regs, bank, word, val, __func__);
319112fd2ecSBenoît Thébaudeau 	if (ret)
320112fd2ecSBenoît Thébaudeau 		return ret;
321112fd2ecSBenoît Thébaudeau 
322112fd2ecSBenoît Thébaudeau 	setup_direct_access(regs, bank, word, false);
323112fd2ecSBenoît Thébaudeau 	writel(BM_READ_CTRL_READ_FUSE, &regs->read_ctrl);
324112fd2ecSBenoît Thébaudeau 	wait_busy(regs, 1);
32542c91c10SAdrian Alonso #ifdef CONFIG_MX7
32642c91c10SAdrian Alonso 	*val = readl((&regs->read_fuse_data0) + (word << 2));
32742c91c10SAdrian Alonso #else
328112fd2ecSBenoît Thébaudeau 	*val = readl(&regs->read_fuse_data);
32942c91c10SAdrian Alonso #endif
330112fd2ecSBenoît Thébaudeau 
3313ca0f0d2SPeng Fan #ifdef CONFIG_MX7ULP
3323ca0f0d2SPeng Fan 	if (readl(&regs->out_status) & BM_OUT_STATUS_DED) {
3333ca0f0d2SPeng Fan 		writel(BM_OUT_STATUS_DED, &regs->out_status_clr);
3343ca0f0d2SPeng Fan 		printf("mxc_ocotp %s(): fuse read wrong\n", __func__);
3353ca0f0d2SPeng Fan 		return -EIO;
3363ca0f0d2SPeng Fan 	}
3373ca0f0d2SPeng Fan #endif
3383ca0f0d2SPeng Fan 
339112fd2ecSBenoît Thébaudeau 	return finish_access(regs, __func__);
340112fd2ecSBenoît Thébaudeau }
341112fd2ecSBenoît Thébaudeau 
prepare_write(struct ocotp_regs ** regs,u32 bank,u32 word,const char * caller)342112fd2ecSBenoît Thébaudeau static int prepare_write(struct ocotp_regs **regs, u32 bank, u32 word,
343112fd2ecSBenoît Thébaudeau 				const char *caller)
344112fd2ecSBenoît Thébaudeau {
345112fd2ecSBenoît Thébaudeau 	return prepare_access(regs, bank, word, true, caller);
346112fd2ecSBenoît Thébaudeau }
347112fd2ecSBenoît Thébaudeau 
fuse_prog(u32 bank,u32 word,u32 val)348112fd2ecSBenoît Thébaudeau int fuse_prog(u32 bank, u32 word, u32 val)
349112fd2ecSBenoît Thébaudeau {
350112fd2ecSBenoît Thébaudeau 	struct ocotp_regs *regs;
351112fd2ecSBenoît Thébaudeau 	int ret;
352112fd2ecSBenoît Thébaudeau 
353112fd2ecSBenoît Thébaudeau 	ret = prepare_write(&regs, bank, word, __func__);
354112fd2ecSBenoît Thébaudeau 	if (ret)
355112fd2ecSBenoît Thébaudeau 		return ret;
356112fd2ecSBenoît Thébaudeau 
357112fd2ecSBenoît Thébaudeau 	setup_direct_access(regs, bank, word, true);
35842c91c10SAdrian Alonso #ifdef CONFIG_MX7
35942c91c10SAdrian Alonso 	switch (word) {
36042c91c10SAdrian Alonso 	case 0:
36142c91c10SAdrian Alonso 		writel(0, &regs->data1);
36242c91c10SAdrian Alonso 		writel(0, &regs->data2);
36342c91c10SAdrian Alonso 		writel(0, &regs->data3);
36442c91c10SAdrian Alonso 		writel(val, &regs->data0);
36542c91c10SAdrian Alonso 		break;
36642c91c10SAdrian Alonso 	case 1:
36742c91c10SAdrian Alonso 		writel(val, &regs->data1);
36842c91c10SAdrian Alonso 		writel(0, &regs->data2);
36942c91c10SAdrian Alonso 		writel(0, &regs->data3);
37042c91c10SAdrian Alonso 		writel(0, &regs->data0);
37142c91c10SAdrian Alonso 		break;
37242c91c10SAdrian Alonso 	case 2:
37342c91c10SAdrian Alonso 		writel(0, &regs->data1);
37442c91c10SAdrian Alonso 		writel(val, &regs->data2);
37542c91c10SAdrian Alonso 		writel(0, &regs->data3);
37642c91c10SAdrian Alonso 		writel(0, &regs->data0);
37742c91c10SAdrian Alonso 		break;
37842c91c10SAdrian Alonso 	case 3:
37942c91c10SAdrian Alonso 		writel(0, &regs->data1);
38042c91c10SAdrian Alonso 		writel(0, &regs->data2);
38142c91c10SAdrian Alonso 		writel(val, &regs->data3);
38242c91c10SAdrian Alonso 		writel(0, &regs->data0);
38342c91c10SAdrian Alonso 		break;
38442c91c10SAdrian Alonso 	}
38542c91c10SAdrian Alonso 	wait_busy(regs, BV_TIMING_PROG_US);
38642c91c10SAdrian Alonso #else
387112fd2ecSBenoît Thébaudeau 	writel(val, &regs->data);
388112fd2ecSBenoît Thébaudeau 	wait_busy(regs, BV_TIMING_STROBE_PROG_US);
38942c91c10SAdrian Alonso #endif
390112fd2ecSBenoît Thébaudeau 	udelay(WRITE_POSTAMBLE_US);
391112fd2ecSBenoît Thébaudeau 
3923ca0f0d2SPeng Fan #ifdef CONFIG_MX7ULP
3933ca0f0d2SPeng Fan 	if (readl(&regs->out_status) & (BM_OUT_STATUS_PROGFAIL | BM_OUT_STATUS_LOCKED)) {
3943ca0f0d2SPeng Fan 		writel((BM_OUT_STATUS_PROGFAIL | BM_OUT_STATUS_LOCKED), &regs->out_status_clr);
3953ca0f0d2SPeng Fan 		printf("mxc_ocotp %s(): fuse write is failed\n", __func__);
3963ca0f0d2SPeng Fan 		return -EIO;
3973ca0f0d2SPeng Fan 	}
3983ca0f0d2SPeng Fan #endif
3993ca0f0d2SPeng Fan 
400112fd2ecSBenoît Thébaudeau 	return finish_access(regs, __func__);
401112fd2ecSBenoît Thébaudeau }
402112fd2ecSBenoît Thébaudeau 
fuse_override(u32 bank,u32 word,u32 val)403112fd2ecSBenoît Thébaudeau int fuse_override(u32 bank, u32 word, u32 val)
404112fd2ecSBenoît Thébaudeau {
405112fd2ecSBenoît Thébaudeau 	struct ocotp_regs *regs;
406112fd2ecSBenoît Thébaudeau 	int ret;
4077296a023SPeng Fan 	u32 phy_bank;
408f8b95731SPeng Fan 	u32 phy_word;
409112fd2ecSBenoît Thébaudeau 
410112fd2ecSBenoît Thébaudeau 	ret = prepare_write(&regs, bank, word, __func__);
411112fd2ecSBenoît Thébaudeau 	if (ret)
412112fd2ecSBenoît Thébaudeau 		return ret;
413112fd2ecSBenoît Thébaudeau 
4147296a023SPeng Fan 	phy_bank = fuse_bank_physical(bank);
415f8b95731SPeng Fan 	phy_word = fuse_word_physical(bank, word);
4167296a023SPeng Fan 
417f8b95731SPeng Fan 	writel(val, &regs->bank[phy_bank].fuse_regs[phy_word << 2]);
418112fd2ecSBenoît Thébaudeau 
4193ca0f0d2SPeng Fan #ifdef CONFIG_MX7ULP
4203ca0f0d2SPeng Fan 	if (readl(&regs->out_status) & (BM_OUT_STATUS_PROGFAIL | BM_OUT_STATUS_LOCKED)) {
4213ca0f0d2SPeng Fan 		writel((BM_OUT_STATUS_PROGFAIL | BM_OUT_STATUS_LOCKED), &regs->out_status_clr);
4223ca0f0d2SPeng Fan 		printf("mxc_ocotp %s(): fuse write is failed\n", __func__);
4233ca0f0d2SPeng Fan 		return -EIO;
4243ca0f0d2SPeng Fan 	}
4253ca0f0d2SPeng Fan #endif
4263ca0f0d2SPeng Fan 
427112fd2ecSBenoît Thébaudeau 	return finish_access(regs, __func__);
428112fd2ecSBenoît Thébaudeau }
429